



Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT     |
| Number of I/O              | 28                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 11x16b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 32-UFQFN Exposed Pad                                                  |
| Supplier Device Package    | 32-QFN (5x5)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mkl17z128vfm4 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Symbol           | Description                                                                                         | Min. | Max.  | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------------------|------|-------|------|-------|
|                  | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}, \text{ I}_{\text{OL}} = 18 \text{ mA}$ | —    | 0.5   | V    |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 6 \text{ mA}$ |      |       |      |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                              | _    | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature                                                | —    | 1     | μA   | 2     |
|                  |                                                                                                     |      |       |      |       |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                            |      | 0.025 | μA   | 2     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                                   | —    | 64    | μΑ   | 2     |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                          |      | 1     | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                           | 20   | 50    | kΩ   | 3     |

Table 7. Voltage and current operating behaviors (continued)

1. PTB0, PTB1, PTC3, PTC4, PTD6, and PTD7 I/O have both high drive and normal drive capability selected by the associated PTx\_PCRn[DSE] control bit. All other GPIOs are normal drive only.

2. Measured at  $V_{DD} = 3.6$  V

3. Measured at  $V_{\text{DD}}$  supply voltage =  $V_{\text{DD}}$  min and Vinput =  $V_{\text{SS}}$ 

## 2.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 48 MHz
- Bus and flash clock = 24 MHz
- HIRC clock mode

| Table 8. | Power mode | transition | operating | behaviors |
|----------|------------|------------|-----------|-----------|
|----------|------------|------------|-----------|-----------|

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | —    | —    | 300  | μs   | 1     |
|                  | • VLLS0 $\rightarrow$ RUN                                                                                                                                         | _    | 152  | 166  | μs   |       |
|                  | • VLLS1 $\rightarrow$ RUN                                                                                                                                         | _    | 152  | 166  | μs   |       |
|                  | • VLLS3 $\rightarrow$ RUN                                                                                                                                         | _    | 93   | 104  | μs   |       |
|                  | • LLS → RUN                                                                                                                                                       |      | 7.5  | 8    | μs   |       |

Table continues on the next page...

| Symbol | Description                            | Min. | Тур.  | Max.  | Unit | Notes |
|--------|----------------------------------------|------|-------|-------|------|-------|
|        | <ul> <li>at 25 °C and below</li> </ul> | —    | 0.18  | 0.28  |      |       |
|        | • at 50 °C                             | _    | 1.09  | 1.31  | μA   |       |
|        | • at 70 °C                             | —    | 2.25  | 2.94  |      |       |
|        | • at 85 °C                             | _    | 4.25  | 5.10  |      |       |
|        | • at 105 °C                            | _    | 15.95 | 19.10 |      |       |

Table 9. Power consumption operating behaviors

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. MCG\_Lite configured for HIRC mode. CoreMark benchmark compiled using IAR 7.10 with optimization level high, optimized for balanced.
- 3. RTC uses external 32 kHz crystal as clock source, and the current includes ERCLK32K power consumption.

## Table 10. Low power mode peripheral adders — typical value

| Symbol                    | Description                                                                                                                                                                           | Temperature (°C) |     |     |     | Unit |     |    |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------|-----|----|
|                           |                                                                                                                                                                                       | -40              | 25  | 50  | 70  | 85   | 105 |    |
| I <sub>IRC8MHz</sub>      | 8 MHz internal reference clock (IRC)<br>adder. Measured by entering STOP or<br>VLPS mode with 8 MHz IRC enabled,<br>MCG_SC[FCRDIV]=000b,<br>MCG_MC[LIRC_DIV2]=000b.                   | 93               | 93  | 93  | 93  | 93   | 93  | μA |
| I <sub>IRC2MHz</sub>      | 2 MHz internal reference clock (IRC)<br>adder. Measured by entering STOP mode<br>with the 2 MHz IRC enabled,<br>MCG_SC[FCRDIV]=000b,<br>MCG_MC[LIRC_DIV2]=000b.                       | 29               | 29  | 29  | 29  | 29   | 29  | μA |
| I <sub>EREFSTEN4MHz</sub> | External 4 MHz crystal clock adder.<br>Measured by entering STOP or VLPS<br>mode with the crystal enabled.                                                                            | 206              | 224 | 230 | 238 | 245  | 253 | μA |
| IEREFSTEN32KHz            | I <sub>EREFSTEN32KHz</sub> External 32 kHz crystal clock adder by<br>means of the OSC0_CR[EREFSTEN and<br>EREFSTEN] bits. Measured by entering all<br>modes with the crystal enabled. |                  | 400 | 540 | 560 | 570  | 590 |    |
|                           | • VLLS3                                                                                                                                                                               | 440              | 490 | 540 | 560 | 570  | 580 |    |
|                           | • LLS                                                                                                                                                                                 | 490              | 490 | 540 | 560 | 570  | 680 |    |
|                           | • VLPS                                                                                                                                                                                | 510              | 560 | 560 | 560 | 610  | 680 | nA |
|                           | • STOP                                                                                                                                                                                | 510              | 560 | 560 | 560 | 610  | 680 |    |
| ILPTMR                    | LPTMR peripheral adder measured by<br>placing the device in VLLS1 mode with<br>LPTMR enabled using LPO.                                                                               | 30               | 30  | 30  | 85  | 100  | 200 |    |

Table continues on the next page...

### General



| Symbol                   | Description                                                                                     | Min. | Max. | Unit |
|--------------------------|-------------------------------------------------------------------------------------------------|------|------|------|
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock                                                                  | —    | 16   | MHz  |
| f <sub>osc_hi_2</sub>    | Oscillator crystal or resonator frequency — high frequency mode (high range) (MCG_C2[RANGE]=1x) |      | 16   | MHz  |
| f <sub>TPM</sub>         | TPM asynchronous clock                                                                          | —    | 8    | MHz  |
| f <sub>LPUART0/1</sub>   | LPUART0/1 asynchronous clock                                                                    |      | 8    | MHz  |

Table 13. Device clock specifications (continued)

1. The maximum value of system clock, core clock, bus clock, and flash clock under normal run mode can be 3% higher than the specified maximum frequency when IRC 48MHz is used as the clock source.

 The frequency limitations in VLPR and VLPS modes here override any frequency specification listed in the timing specification for any other module. These same frequency limits apply to VLPS, whether VLPS was entered from RUN or from VLPR.

3. The LPTMR can be clocked at this speed in VLPR or VLPS only when the source is an external pin.

## 2.3.2 General switching specifications

These general-purpose specifications apply to all signals configured for GPIO and UART signals.

Table 14. General switching specifications

| Description                                                                        | Min. | Max. | Unit                | Notes |
|------------------------------------------------------------------------------------|------|------|---------------------|-------|
| GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5  | —    | Bus clock<br>cycles | 1     |
| External RESET and NMI pin interrupt pulse width — Asynchronous path               | 100  |      | ns                  | 2     |
| GPIO pin interrupt pulse width — Asynchronous path                                 | 16   | _    | ns                  | 2     |
| Port rise and fall time                                                            | _    | 36   | ns                  | 3     |

1. The synchronous and asynchronous timing must be met.

2. This is the shortest pulse that is guaranteed to be recognized.

3. 75 pF load

# 2.4 Thermal specifications

## 2.4.1 Thermal operating requirements

Table 15. Thermal operating requirements for WLCSP package

| Symbol         | Description              | Min. | Max. | Unit | Notes |
|----------------|--------------------------|------|------|------|-------|
| TJ             | Die junction temperature | -40  | 95   | °C   |       |
| T <sub>A</sub> | Ambient temperature      | -40  | 85   | °C   | 1     |

22

#### Flash timing specifications — program and erase 3.4.1.1

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

|                       | ······································ |      | 3 -1 |      | -    | -     |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
| t <sub>hvpgm4</sub>   | Longword Program high-voltage time     | —    | 7.5  | 18   | μs   | —     |
| t <sub>hversscr</sub> | Sector Erase high-voltage time         | _    | 13   | 113  | ms   | 1     |

52

452

ms

Table 23. NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

t<sub>hversblk128k</sub>

Erase Block high-voltage time for 128 KB

### Flash timing specifications — commands 3.4.1.2 Table 24. Flash command timing specifications

| Symbol                  | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-------------------------|-----------------------------------------------|------|------|------|------|-------|
|                         | Read 1s Block execution time                  |      |      |      |      | 1     |
| t <sub>rd1blk128k</sub> | 128 KB program flash                          | _    |      | 1.7  | ms   |       |
| t <sub>rd1sec1k</sub>   | Read 1s Section execution time (flash sector) | —    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>     | Program Check execution time                  | —    | —    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>     | Read Resource execution time                  | —    | —    | 30   | μs   | 1     |
| t <sub>pgm4</sub>       | Program Longword execution time               | —    | 65   | 145  | μs   | —     |
|                         | Erase Flash Block execution time              |      |      |      |      | 2     |
| t <sub>ersblk128k</sub> | 128 KB program flash                          | _    | 88   | 600  | ms   |       |
| t <sub>ersscr</sub>     | Erase Flash Sector execution time             | —    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>     | Read 1s All Blocks execution time             | —    | —    | 1.8  | ms   | 1     |
| t <sub>rdonce</sub>     | Read Once execution time                      | —    | —    | 25   | μs   | 1     |
| t <sub>pgmonce</sub>    | Program Once execution time                   | —    | 65   | _    | μs   | —     |
| t <sub>ersall</sub>     | Erase All Blocks execution time               | —    | 175  | 1300 | ms   | 2     |
| t <sub>vfykey</sub>     | Verify Backdoor Access Key execution time     | —    | —    | 30   | μs   | 1     |
| t <sub>ersallu</sub>    | Erase All Blocks Unsecure execution time      | —    | 175  | 1300 | ms   | 2     |

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

1

## 3.6.1.1 16-bit ADC operating conditions Table 27. 16-bit ADC operating conditions

| Symbol            | Description                       | Conditions                                                       | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                         | 1.71             | _                 | 3.6              | V    | _     |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> – V <sub>SSA</sub> )   | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                  | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    | 3     |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                  | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    | 3     |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                         | VREFL            | _                 | 31/32 ×<br>VREFH | V    | _     |
|                   |                                   | All other modes                                                  | VREFL            | _                 | VREFH            |      |       |
| C <sub>ADIN</sub> | Input                             | 16-bit mode                                                      | _                | 8                 | 10               | pF   | _     |
|                   | capacitance                       | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>            | _                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input series<br>resistance        |                                                                  | —                | 2                 | 5                | kΩ   | _     |
| R <sub>AS</sub>   | Analog source                     | 13-bit / 12-bit modes                                            |                  |                   |                  |      | 4     |
|                   | resistance<br>(external)          | f <sub>ADCK</sub> < 4 MHz                                        | _                | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                    | 1.0              | _                 | 24               | MHz  | 5     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                      | 2.0              |                   | 12.0             | MHz  | 5     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13-bit modes                                                   |                  |                   |                  |      | 6     |
|                   | rate                              | No ADC hardware averaging                                        | 20.000           | _                 | 1200             | ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |
| C <sub>rate</sub> | ADC conversion                    | 16-bit mode                                                      |                  |                   |                  |      | 6     |
|                   | rate                              | No ADC hardware averaging                                        | 37.037           | _                 | 461.467          | ksps |       |
|                   |                                   | Continuous conversions<br>enabled, subsequent<br>conversion time |                  |                   |                  |      |       |

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- 3. VREFH can act as VREF\_OUT when VREFV1 module is enabled.
- 4. This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</p>
- 5. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 6. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.

32



Figure 7. ADC input impedance equivalency diagram

## 3.6.1.2 16-bit ADC electrical characteristics

|                      |                                        |                                      |            |                   |                 | 00/0             |                    |
|----------------------|----------------------------------------|--------------------------------------|------------|-------------------|-----------------|------------------|--------------------|
| Symbol               | Description                            | Conditions <sup>1</sup>              | Min.       | Typ. <sup>2</sup> | Max.            | Unit             | Notes              |
| I <sub>DDA_ADC</sub> | Supply current                         |                                      | 0.215      | —                 | 1.7             | mA               | 3                  |
|                      | ADC asynchronous                       | • ADLPC = 1, ADHSC = 0               | 1.2        | 2.4               | 3.9             | MHz              | $t_{ADACK} = 1/$   |
|                      | clock source                           | • ADLPC = 1, ADHSC = 1               | 2.4        | 4.0               | 6.1             | MHz              | f <sub>ADACK</sub> |
| f <sub>ADACK</sub>   |                                        | • ADLPC = 0, ADHSC = 0               | 3.0        | 5.2               | 7.3             | MHz              |                    |
|                      |                                        | • ADLPC = 0, ADHSC = 1               | 4.4        | 6.2               | 9.5             | MHz              |                    |
|                      | Sample Time                            | See Reference Manual chapter         | for sample | times             |                 |                  |                    |
| TUE                  | Total unadjusted                       | 12-bit modes                         |            | ±4                | ±6.8            | LSB <sup>4</sup> | 5                  |
|                      | error                                  | <ul> <li>&lt;12-bit modes</li> </ul> | _          | ±1.4              | ±2.1            |                  |                    |
| DNL                  | Differential non-                      | 12-bit modes                         |            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                  |
|                      | ······································ | <ul> <li>&lt;12-bit modes</li> </ul> | —          | ±0.2              | -0.3 to<br>0.5  |                  |                    |
| INL                  | Integral non-linearity                 | 12-bit modes                         | —          | ±1.0              | –2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                  |

| Table 28. | 16-bit ADC | characteristics | (V <sub>REFH</sub> = | V <sub>DDA</sub> , | V <sub>REFL</sub> = | : V <sub>SSA</sub> ) |
|-----------|------------|-----------------|----------------------|--------------------|---------------------|----------------------|
|-----------|------------|-----------------|----------------------|--------------------|---------------------|----------------------|

Table continues on the next page...

- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 8. ADC conversion clock < 3 MHz







Figure 9. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

### Table 31. VREF limited-range operating requirements

| Table 32. | VREF limited-range | operating | behaviors |
|-----------|--------------------|-----------|-----------|
|-----------|--------------------|-----------|-----------|

| Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

# 3.6.3 CMP and 6-bit DAC electrical specifications

 Table 33.
 Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | —    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | —                     | —    | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | —                     | —    | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 | —    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | —                     | —    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | —                     | 5    | —               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 01</li> </ul>               | —                     | 10   | —               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | —                     | 20   | —               | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>               | —                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 | —    | _               | V                |
| V <sub>CMPOI</sub> | Output low                                          | _                     | —    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | —                     | —    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _                     | 7    | _               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  |      | 0.3             | LSB              |

1. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.

 Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to CMP\_DACCR[DACEN], CMP\_DACCR[VRSEL], CMP\_DACCR[VOSEL], CMP\_MUXCR[PSEL], and CMP\_MUXCR[MSEL]) and the comparator output settling to a stable level.

3. 1 LSB = V<sub>reference</sub>/64



Figure 13. Offset at half scale vs. temperature

# 3.7 Timers

See General switching specifications.

# 3.8 Communication interfaces

| Num. | Symbol          | Description                   | Min. | Max.                     | Unit | Note |
|------|-----------------|-------------------------------|------|--------------------------|------|------|
| 8    | t <sub>v</sub>  | Data valid (after SPSCK edge) | —    | 52                       | ns   | —    |
| 9    | t <sub>HO</sub> | Data hold time (outputs)      | 0    | —                        | ns   | —    |
| 10   | t <sub>RI</sub> | Rise time input               | —    | t <sub>periph</sub> - 25 | ns   | —    |
|      | t <sub>FI</sub> | Fall time input               |      |                          |      |      |
| 11   | t <sub>RO</sub> | Rise time output              | —    | 36                       | ns   | —    |
|      | t <sub>FO</sub> | Fall time output              |      |                          |      |      |

 Table 37. SPI master mode timing on slew rate enabled pads (continued)

1. For SPI0  $f_{periph}$  is the bus clock ( $f_{BUS}$ ). For SPI1  $f_{periph}$  is the system clock ( $f_{SYS}$ ).

2.  $t_{periph} = 1/f_{periph}$ 



1. If configured as an output.

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

## Figure 14. SPI master mode timing (CPHA = 0)



1.If configured as output

2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB.

### Figure 15. SPI master mode timing (CPHA = 1)

| Num. | Symbol              | Description                    | Min.                     | Max.                     | Unit                | Note |
|------|---------------------|--------------------------------|--------------------------|--------------------------|---------------------|------|
| 1    | f <sub>op</sub>     | Frequency of operation         | 0                        | f <sub>periph</sub> /4   | Hz                  | 1    |
| 2    | t <sub>SPSCK</sub>  | SPSCK period                   | 4 x t <sub>periph</sub>  | —                        | ns                  | 2    |
| 3    | t <sub>Lead</sub>   | Enable lead time               | 1                        | —                        | t <sub>periph</sub> | —    |
| 4    | t <sub>Lag</sub>    | Enable lag time                | 1                        | —                        | t <sub>periph</sub> | —    |
| 5    | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>periph</sub> - 30 | —                        | ns                  | —    |
| 6    | t <sub>SU</sub>     | Data setup time (inputs)       | 2.5                      | —                        | ns                  | —    |
| 7    | t <sub>HI</sub>     | Data hold time (inputs)        | 3.5                      | —                        | ns                  | —    |
| 8    | t <sub>a</sub>      | Slave access time              | —                        | t <sub>periph</sub>      | ns                  | 3    |
| 9    | t <sub>dis</sub>    | Slave MISO disable time        | —                        | t <sub>periph</sub>      | ns                  | 4    |
| 10   | t <sub>v</sub>      | Data valid (after SPSCK edge)  | —                        | 31                       | ns                  | —    |
| 11   | t <sub>HO</sub>     | Data hold time (outputs)       | 0                        | —                        | ns                  | —    |
| 12   | t <sub>RI</sub>     | Rise time input                | —                        | t <sub>periph</sub> - 25 | ns                  | —    |
|      | t <sub>FI</sub>     | Fall time input                |                          |                          |                     |      |
| 13   | t <sub>RO</sub>     | Rise time output               | —                        | 25                       | ns                  | _    |
|      | t <sub>FO</sub>     | Fall time output               |                          |                          |                     |      |

### Table 38. SPI slave mode timing on slew rate disabled pads

1. For SPI0 f<sub>periph</sub> is the bus clock (f<sub>BUS</sub>). For SPI1 f<sub>periph</sub> is the system clock (f<sub>SYS</sub>).

- 2.  $t_{periph} = 1/f_{periph}$ 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state



Figure 21. I2S/SAI timing — master modes

# Table 45. I2S/SAI slave mode timing in VLPR, VLPW, and VLPS modes (full voltage range)

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 250  | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 30   | _    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | _    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 87   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 30   | —    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    |      | 72   | ns          |

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 22. I2S/SAI timing — slave modes

# 4 Dimensions

## 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin QFN                               | 98ASA00615D                   |
| 36-pin WLCSP                             | 98ASA00949D                   |
| 48-pin QFN                               | 98ASA00616D                   |
| 64-pin LQFP                              | 98ASS23234W                   |
| 64-pin MAPBGA                            | 98ASA00420D                   |

### **Pinouts and Packaging**

| 64<br>Map<br>Bga | 64<br>LQFP | 48<br>QFN | 36<br>WLC<br>SP | 32<br>QFN | Pin Name                       | Default   | ALT0      | ALT1                           | ALT2      | ALT3                 | ALT4                 | ALT5      | ALT6             | ALT7 |
|------------------|------------|-----------|-----------------|-----------|--------------------------------|-----------|-----------|--------------------------------|-----------|----------------------|----------------------|-----------|------------------|------|
| E8               | 38         | 30        | _               | _         | PTB3                           | ADC0_SE13 | ADC0_SE13 | PTB3                           | I2C0_SDA  | TPM2_CH1             |                      |           |                  |      |
| E6               | 39         | 31        | -               | _         | PTB16                          | DISABLED  |           | PTB16                          | SPI1_MOSI | LPUART0_<br>RX       | TPM_<br>CLKIN0       | SPI1_MISO |                  |      |
| D7               | 40         | 32        | _               | -         | PTB17                          | DISABLED  |           | PTB17                          | SPI1_MISO | LPUART0_<br>TX       | TPM_<br>CLKIN1       | SPI1_MOSI |                  |      |
| D6               | 41         |           | _               | -         | PTB18                          | DISABLED  |           | PTB18                          |           | TPM2_CH0             | I2S0_TX_<br>BCLK     |           |                  |      |
| C7               | 42         | -         | -               | -         | PTB19                          | DISABLED  |           | PTB19                          |           | TPM2_CH1             | I2S0_TX_<br>FS       |           |                  |      |
| D8               | 43         | 33        | _               | _         | PTC0                           | ADC0_SE14 | ADC0_SE14 | PTC0                           |           | EXTRG_IN             | audioUSB_<br>SOF_OUT | CMP0_OUT  | I2S0_TXD0        |      |
| C6               | 44         | 34        | B1              | 22        | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | ADC0_SE15 | ADC0_SE15 | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | I2C1_SCL  |                      | TPM0_CH0             |           | I2S0_TXD0        |      |
| B7               | 45         | 35        | B2              | 23        | PTC2                           | ADC0_SE11 | ADC0_SE11 | PTC2                           | I2C1_SDA  |                      | TPM0_CH1             |           | I2S0_TX_<br>FS   |      |
| C8               | 46         | 36        | A1              | 24        | PTC3/<br>LLWU_P7               | DISABLED  |           | PTC3/<br>LLWU_P7               | SPI1_SCK  | lpuart1_<br>RX       | TPM0_CH2             | CLKOUT    | I2S0_TX_<br>BCLK |      |
| E3               | 47         | —         | C4              | —         | VSS                            | VSS       | VSS       |                                |           |                      |                      |           |                  |      |
| E4               | 48         | —         | B3              | _         | VDD                            | VDD       | VDD       |                                |           |                      |                      |           |                  |      |
| B8               | 49         | 37        | A2              | 25        | PTC4/<br>LLWU_P8               | DISABLED  |           | PTC4/<br>LLWU_P8               | SPI0_PCS0 | LPUART1_<br>TX       | TPM0_CH3             | I2S0_MCLK |                  |      |
| A8               | 50         | 38        | A3              | 26        | PTC5/<br>LLWU_P9               | DISABLED  |           | PTC5/<br>LLWU_P9               | SPI0_SCK  | LPTMR0_<br>ALT2      | 12S0_RXD0            |           | CMP0_OUT         |      |
| A7               | 51         | 39        | B4              | 27        | PTC6/<br>LLWU_P10              | CMP0_IN0  | CMP0_IN0  | PTC6/<br>LLWU_P10              | SPI0_MOSI | EXTRG_IN             | I2S0_RX_<br>BCLK     | SPI0_MISO | I2S0_MCLK        |      |
| B6               | 52         | 40        | A4              | 28        | PTC7                           | CMP0_IN1  | CMP0_IN1  | PTC7                           | SPI0_MISO | audioUSB_<br>SOF_OUT | I2S0_RX_<br>FS       | SPI0_MOSI |                  |      |
| A6               | 53         | _         | _               | _         | PTC8                           | CMP0_IN2  | CMP0_IN2  | PTC8                           | I2C0_SCL  | TPM0_CH4             | I2S0_MCLK            |           |                  |      |
| B5               | 54         | —         | -               | _         | PTC9                           | CMP0_IN3  | CMP0_IN3  | PTC9                           | I2C0_SDA  | TPM0_CH5             | I2S0_RX_<br>BCLK     |           |                  |      |
| B4               | 55         | —         | -               | _         | PTC10                          | DISABLED  |           | PTC10                          | I2C1_SCL  |                      | I2S0_RX_<br>FS       |           |                  |      |
| A5               | 56         | -         | —               | _         | PTC11                          | DISABLED  |           | PTC11                          | I2C1_SDA  |                      | I2S0_RXD0            |           |                  |      |
| C3               | 57         | 41        | _               | _         | PTD0                           | DISABLED  |           | PTD0                           | SPI0_PCS0 |                      | TPM0_CH0             |           | FXI00_D0         |      |
| A4               | 58         | 42        | _               | _         | PTD1                           | ADC0_SE5b | ADC0_SE5b | PTD1                           | SPI0_SCK  |                      | TPM0_CH1             |           | FXIO0_D1         |      |
| C2               | 59         | 43        | -               | -         | PTD2                           | DISABLED  |           | PTD2                           | SPI0_MOSI | UART2_RX             | TPM0_CH2             | SPI0_MISO | FXIO0_D2         |      |
| B3               | 60         | 44        | -               | -         | PTD3                           | DISABLED  |           | PTD3                           | SPI0_MISO | UART2_TX             | TPM0_CH3             | SPI0_MOSI | FXIO0_D3         |      |
| A3               | 61         | 45        | A5              | 29        | PTD4/<br>LLWU_P14              | DISABLED  |           | PTD4/<br>LLWU_P14              | SPI1_PCS0 | UART2_RX             | TPM0_CH4             |           | FXI00_D4         |      |
| C1               | 62         | 46        | B5              | 30        | PTD5                           | ADC0_SE6b | ADC0_SE6b | PTD5                           | SPI1_SCK  | UART2_TX             | TPM0_CH5             |           | FXIO0_D5         |      |
| B2               | 63         | 47        | A6              | 31        | PTD6/<br>LLWU_P15              | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15              | SPI1_MOSI | LPUART0_<br>RX       |                      | SPI1_MISO | FXIO0_D6         |      |

| 64<br>MAP<br>BGA | 64<br>LQFP | 48<br>QFN | 36<br>WLC<br>SP | 32<br>QFN | Pin Name | Default  | ALT0     | ALT1 | ALT2      | ALT3           | ALT4 | ALT5      | ALT6     | ALT7 |
|------------------|------------|-----------|-----------------|-----------|----------|----------|----------|------|-----------|----------------|------|-----------|----------|------|
| A2               | 64         | 48        | B6              | 32        | PTD7     | DISABLED |          | PTD7 | SPI1_MISO | LPUART0_<br>TX |      | SPI1_MOSI | FXIO0_D7 |      |
| C5               | _          | _         | C5              | _         | Reserved | Reserved | Reserved |      |           |                |      |           |          |      |
| _                | _          | _         | C6              | _         | Reserved | Reserved | Reserved |      |           |                |      |           |          |      |
| _                | _          | _         | D5              | _         | Reserved | Reserved | Reserved |      |           |                |      |           |          |      |
| _                | _          | _         | D6              | _         | Reserved | Reserved | Reserved |      |           |                |      |           |          |      |

## 5.2 KL17 Family Pinouts

Figure below shows the 32 QFN pinouts:



## Figure 23. 32 QFN Pinout diagram

Figure below shows the 36 WLCSP pinouts:



## Figure 25. 48 QFN Pinout diagram

Figure below shows the 64 MAPBGA pinouts:

### **Pinouts and Packaging**

|   | 1     | 2                 | 3                 | 4     | 5     | 6                              | 7                 | 8                | _ |
|---|-------|-------------------|-------------------|-------|-------|--------------------------------|-------------------|------------------|---|
| A | PTE0  | PTD7              | PTD4/<br>LLWU_P14 | PTD1  | PTC11 | PTC8                           | PTC6/<br>LLWU_P10 | PTC5/<br>LLWU_P9 | А |
| в | PTE1  | PTD6/<br>LLWU_P15 | PTD3              | PTC10 | PTC9  | PTC7                           | PTC2              | PTC4/<br>LLWU_P8 | в |
| С | PTD5  | PTD2              | PTD0              | VSS   | NC    | PTC1/<br>LLWU_P6/<br>RTC_CLKIN | PTB19             | PTC3/<br>LLWU_P7 | с |
| D | PTE17 | PTE19             | PTA0              | PTA1  | PTA3  | PTB18                          | PTB17             | PTC0             | D |
| E | PTE16 | PTE18             | VSS               | VDD   | PTA2  | PTB16                          | PTB2              | PTB3             | E |
| F | PTE21 | PTE23             | VSSA              | VDDA  | PTA5  | PTB1                           | PTB0/<br>LLWU_P5  | PTA20            | F |
| G | PTE20 | PTE22             | VREFL             | VREFH | PTA4  | PTA13                          | VDD               | PTA19            | G |
| Н | PTE29 | PTE30             | PTE31             | PTE24 | PTE25 | PTA12                          | VSS               | PTA18            | н |
|   | 1     | 2                 | 3                 | 4     | 5     | 6                              | 7                 | 8                |   |

Figure 26. 64 MAPBGA Pinout diagram:

Figure below shows the 64 LQFP pinouts:

# 7.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 7.2 Format

Part numbers for this device have the following format:

Q KL## A FFF R T PP CC N

# 7.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                 | Values                                                                                                                                                                                                |
|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q     | Qualification status        | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul>                                                                                                            |
| KL##  | Kinetis family              | • KL17                                                                                                                                                                                                |
| A     | Key attribute               | • Z = Cortex-M0+                                                                                                                                                                                      |
| FFF   | Program flash memory size   | <ul> <li>128 = 128 KB</li> <li>256 = 256 KB</li> </ul>                                                                                                                                                |
| R     | Silicon revision            | <ul> <li>(Blank) = Main</li> <li>A = Revision after main</li> </ul>                                                                                                                                   |
| Т     | Temperature range (°C)      | <ul> <li>V = -40 to 105</li> <li>C = -40 to 85</li> </ul>                                                                                                                                             |
| PP    | Package identifier          | <ul> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>AL = 36 WLCSP (2.8 mm x 2.7 mm)</li> <li>FT = 48 QFN (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> <li>MP = 64 MAPBGA (5 mm x 5 mm)</li> </ul> |
| CC    | Maximum CPU frequency (MHz) | • 4 = 48 MHz                                                                                                                                                                                          |
| N     | Packaging type              | R = Tape and reel                                                                                                                                                                                     |

 Table 47. Part number fields descriptions

# 7.4 Example

This is an example part number:

## 8.2 Examples

## Operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |  |
|-----------------|------------------------------|------|------|------|--|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |  |
|                 | -                            |      |      |      |  |

## Operating requirement:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | v    |

4.

## Operating behavior that includes a typical value:

| Symbol          | Description                                    | Min.  | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|-------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10 AM | 70   | 130  | μA   |

## 8.3 Typical-value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description         | Value | Unit |
|-----------------|---------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature | 25    | Ο°   |
| V <sub>DD</sub> | Supply voltage      | 3.3   | V    |