# E·XFL

# AMD Xilinx - XC4013L-5PQ208C Datasheet



Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| 2 0 0 0 0 0                    |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Obsolete                                                    |
| Number of LABs/CLBs            | 576                                                         |
| Number of Logic Elements/Cells | 1368                                                        |
| Total RAM Bits                 | 18432                                                       |
| Number of I/O                  | 160                                                         |
| Number of Gates                | 13000                                                       |
| Voltage - Supply               | 3V ~ 3.6V                                                   |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 208-BFQFP                                                   |
| Supplier Device Package        | 208-PQFP (28x28)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/xilinx/xc4013l-5pq208c |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

The buffer enable is an active-High 3-state (i.e. an active-Low enable), as shown in Table 15.

Another 3-state buffer with similar access is located near each I/O block along the right and left edges of the array. (See Figure 33 on page 39.)

The horizontal longlines driven by the 3-state buffers have a weak keeper at each end. This circuit prevents undefined floating levels. However, it is overridden by any driver, even a pull-up resistor.

Special longlines running along the perimeter of the array can be used to wire-AND signals coming from nearby IOBs or from internal longlines. These longlines form the wide edge decoders discussed in "Wide Edge Decoders" on page 31.

### Three-State Buffer Modes

The 3-state buffers can be configured in three modes:

- Standard 3-state buffer
- Wired-AND with input on the I pin
- Wired OR-AND

#### Standard 3-State Buffer

All three pins are used. Place the library element BUFT. Connect the input to the I pin and the output to the O pin. The T pin is an active-High 3-state (i.e. an active-Low enable). Tie the T pin to Ground to implement a standard buffer.

#### Wired-AND with Input on the I Pin

The buffer can be used as a Wired-AND. Use the WAND1 library symbol, which is essentially an open-drain buffer.

WAND4, WAND8, and WAND16 are also available. See the *XACT Libraries Guide* for further information.

The T pin is internally tied to the I pin. Connect the input to the I pin and the output to the O pin. Connect the outputs of all the WAND1s together and attach a PULLUP symbol.

#### Wired OR-AND

The buffer can be configured as a Wired OR-AND. A High level on either input turns off the output. Use the WOR2AND library symbol, which is essentially an opendrain 2-input OR gate. The two input pins are functionally equivalent. Attach the two inputs to the I0 and I1 pins and tie the output to the O pin. Tie the outputs of all the WOR2ANDs together and attach a PULLUP symbol.

#### Three-State Buffer Examples

Figure 22 shows how to use the 3-state buffers to implement a wired-AND function. When all the buffer inputs are High, the pull-up resistor(s) provide the High output.

Figure 23 shows how to use the 3-state buffers to implement a multiplexer. The selection is accomplished by the buffer 3-state signal.

Pay particular attention to the polarity of the T pin when using these buffers in a design. Active-High 3-state (T) is identical to an active-Low output enable, as shown in Table 15.

#### Table 15: Three-State Buffer Functionality

| IN | Т | OUT |
|----|---|-----|
| Х  | 1 | Z   |
| IN | 0 | IN  |







Figure 23: 3-State Buffers Implement a Multiplexer



Common to XC4000E and XC4000EX

XC4000EX only



**XILINX** 

## Table 18: Pin Descriptions

|               | I/O       | I/O                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|-----------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | During    | After                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Pin Name      | Config.   | Config.                      | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Permanently D | Dedicated | Pins                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| VCC           | I         | I                            | Eight or more (depending on package) connections to the nominal +5 V supply voltage (+3.3 V for low-voltage devices). All must be connected, and each must be decoupled with a 0.01 - 0.1 $\mu$ F capacitor to Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GND           | I         | I                            | Eight or more (depending on package type) connections to Ground. All must be con-<br>nected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CCLK          | l or O    | I                            | During configuration, Configuration Clock (CCLK) is an output in Master modes or Asyn-<br>chronous Peripheral mode, but is an input in Slave mode, Synchronous Peripheral<br>mode, and Express mode. After configuration, CCLK has a weak pull-up resistor and<br>can be selected as the Readback Clock. There is no CCLK High time restriction on<br>XC4000-Series devices, except during Readback. See "Violating the Maximum High<br>and Low Time Specification for the Readback Clock" on page 65 for an explanation of<br>this exception.                                                                                                                                                                                                                                                                                                                                          |
| DONE          | I/O       | 0                            | DONE is a bidirectional signal with an optional internal pull-up resistor. As an output, it indicates the completion of the configuration process. As an input, a Low level on DONE can be configured to delay the global logic initialization and the enabling of outputs. The optional pull-up resistor is selected as an option in MakeBits, the XACT <i>step</i> program that creates the configuration bitstream. The resistor is included by default.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PROGRAM       | I         | I                            | PROGRAM is an active Low input that forces the FPGA to clear its configuration mem-<br>ory. It is used to initiate a configuration cycle. When PROGRAM goes High, the FPGA<br>finishes the current clear cycle and executes another complete clear cycle, before it<br>goes into a WAIT state and releases INIT.<br>The PROGRAM pin has a permanent weak pull-up, so it need not be externally pulled<br>up to Vcc.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| User I/O Pins | That Can  | Have Spe                     | ecial Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RDY/BUSY      | 0         | I/O                          | During Peripheral mode configuration, this pin indicates when it is appropriate to write<br>another byte of data into the FPGA. The same status is also available on D7 in Asyn-<br>chronous Peripheral mode, if a read operation is performed when the device is selected.<br>After configuration, RDY/BUSY is a user-programmable I/O pin.<br>RDY/BUSY is pulled High with a high-impedance pull-up prior to INIT going High.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RCLK          | о         | I/O                          | During Master Parallel configuration, each change on the A0-A17 outputs (A0 - A21 for XC4000EX) is preceded by a rising edge on RCLK, a redundant output signal. RCLK is useful for clocked PROMs. It is rarely used during configuration. After configuration, RCLK is a user-programmable I/O pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| M0, M1, M2    | I         | I (M0),<br>O (M1),<br>I (M2) | As Mode inputs, these pins are sampled after $\overline{\text{INIT}}$ goes High to determine the configuration mode to be used. After configuration, M0 and M2 can be used as inputs, and M1 can be used as a 3-state output. These three pins have no associated input or output registers. During configuration, these pins have weak pull-up resistors. For the most popular configuration mode, Slave Serial, the mode pins can thus be left unconnected. The three mode inputs can be individually configured with or without weak pull-up or pull-down resistors. A pull-down resistor value of 4.7 k $\Omega$ is recommended. These pins can only be used as inputs or outputs when called out by special schematic definitions. To use these pins, place the library components MD0, MD1, and MD2 instead of the usual pad symbols. Input or output buffers must still be used. |

## Table 18: Pin Descriptions (Continued)

| Din Nome                               | I/O<br>During   | I/O<br>After          | Din Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------|-----------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                        | coning.         | coning.               | Fill Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| TDO                                    | Ο               | 0                     | It boundary scan is used, this pin is the Test Data Output. If boundary scan is not used,<br>this pin is a 3-state output without a register, after configuration is completed.<br>This pin can be user output only when called out by special schematic definitions. To<br>use this pin, place the library component TDO instead of the usual pad symbol. An out-<br>put buffer must still be used.                                                                                                                                                                                                                                                                                                                                                     |
| TDI, TCK,<br>TMS                       | I               | I/O<br>or I<br>(JTAG) | If boundary scan is used, these pins are Test Data In, Test Clock, and Test Mode Select<br>inputs respectively. They come directly from the pads, bypassing the IOBs. These pins<br>can also be used as inputs to the CLB logic after configuration is completed.<br>If the BSCAN symbol is not placed in the design, all boundary scan functions are inhib-<br>ited once configuration is completed, and these pins become user-programmable I/O.<br>In this case, they must be called out by special schematic definitions. To use these pins,<br>place the library components TDI, TCK, and TMS instead of the usual pad symbols. In-<br>put or output buffers must still be used.                                                                    |
| HDC                                    | ο               | I/O                   | a control output indicating that configuration is not yet completed. After configuration, HDC is a user-programmable I/O pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| LDC                                    | 0               | I/O                   | Low During Configuration (LDC) is driven Low until the I/O go active. It is available as a control output indicating that configuration is not yet completed. After configuration, LDC is a user-programmable I/O pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ĪNĪT                                   | I/O             | I/O                   | Before and during configuration, $\overline{\text{INIT}}$ is a bidirectional signal. A 1 k $\Omega$ - 10 k $\Omega$ external pull-up resistor is recommended.<br>As an active-Low open-drain output, $\overline{\text{INIT}}$ is held Low during the power stabilization and internal clearing of the configuration memory. As an active-Low input, it can be used to hold the FPGA in the internal WAIT state before the start of configuration. Master mode devices stay in a WAIT state an additional 30 to 300 µs after $\overline{\text{INIT}}$ has gone High. During configuration, a Low on this output indicates that a configuration data error has occurred. After the I/O go active, $\overline{\text{INIT}}$ is a user-programmable I/O pin. |
| PGCK1 -<br>PGCK4<br>(XC4000E<br>only)  | Weak<br>Pull-up | l or I/O              | Four Primary Global inputs each drive a dedicated internal global net with short delay<br>and minimal skew. If not used to drive a global buffer, any of these pins is a user-pro-<br>grammable I/O.<br>The PGCK1-PGCK4 pins drive the four Primary Global Buffers. Any input pad symbol<br>connected directly to the input of a BUFGP symbol is automatically placed on one of<br>these pins.                                                                                                                                                                                                                                                                                                                                                           |
| SGCK1 -<br>SGCK4<br>(XC4000E<br>only)  | Weak<br>Pull-up | l or I/O              | Four Secondary Global inputs each drive a dedicated internal global net with short delay<br>and minimal skew. These internal global nets can also be driven from internal logic. If<br>not used to drive a global net, any of these pins is a user-programmable I/O pin.<br>The SGCK1-SGCK4 pins provide the shortest path to the four Secondary Global Buff-<br>ers. Any input pad symbol connected directly to the input of a BUFGS symbol is auto-<br>matically placed on one of these pins.                                                                                                                                                                                                                                                          |
| GCK1 -<br>GCK8<br>(XC4000EX<br>only)   | Weak<br>Pull-up | l or I/O              | Eight inputs can each drive a Global Low-Skew buffer. In addition, each can drive a Global Early buffer. Each pair of global buffers can also be driven from internal logic, but must share an input signal. If not used to drive a global buffer, any of these pins is a user-programmable I/O.<br>Any input pad symbol connected directly to the input of a BUFGLS or BUFGE symbol is automatically placed on one of these pins.                                                                                                                                                                                                                                                                                                                       |
| FCLK1 -<br>FCLK4<br>(XC4000EX<br>only) | Weak<br>Pull-up | l or I/O              | Four FCLK inputs can each drive a FastCLK buffer. The FastCLK buffers cannot be driven from internal logic. If not used to drive a global buffer, any of these pins is a user-programmable I/O.<br>Any input pad symbol connected directly to the input of a BUFFCLK symbol is automatically placed on one of these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                |

# Configuration

Configuration is the process of loading design-specific programming data into one or more FPGAs to define the functional operation of the internal blocks and their interconnections. This is somewhat like loading the command registers of a programmable peripheral chip. XC4000-Series devices use several hundred bits of configuration data per CLB and its associated interconnects. Each configuration bit defines the state of a static memory cell that controls either a function look-up table bit, a multiplexer input, or an interconnect pass transistor. The XACT*step* development system translates the design into a netlist file. It automatically partitions, places and routes the logic and generates the configuration data in PROM format.

# **Special Purpose Pins**

Three configuration mode pins (M2, M1, M0) are sampled prior to configuration to determine the configuration mode. After configuration, these pins can be used as auxiliary connections. M2 and M0 can be used as inputs, and M1 can be used as an output. The XACT*step* development system does not use these resources unless they are explicitly specified in the design entry. This is done by placing a special pad symbol called MD2, MD1, or MD0 instead of the input or output pad symbol.

In XC4000-Series devices, the mode pins have weak pullup resistors during configuration. With all three mode pins High, Slave Serial mode is selected, which is the most popular configuration mode. Therefore, for the most common configuration mode, the mode pins can be left unconnected. (Note, however, that the internal pull-up resistor value can be as high as 100 k $\Omega$ .) After configuration, these pins can individually have weak pull-up or pull-down resistors, as specified in the design. A pull-down resistor value of 4.7 k $\Omega$  is recommended.

These pins are located in the lower left chip corner and are near the readback nets. This location allows convenient routing if compatibility with the XC2000 and XC3000 family conventions of M0/RT, M1/RD is desired.

# **Configuration Modes**

XC4000E devices have six configuration modes. XC4000EX devices have the same six modes, plus an additional configuration mode. These modes are selected by a 3-bit input code applied to the M2, M1, and M0 inputs. There are three self-loading Master modes, two Peripheral modes, and a Serial Slave mode, which is used primarily for daisy-chained devices. The seventh mode, called Express mode, is an additional slave mode that allows high-speed parallel configuration of the high-capacity XC4000EX devices. The coding for mode selection is shown in Table 20.

#### **Table 20: Configuration Modes**

| Mode                          | M2 | M1 | MO | CCLK   | Data                                  |
|-------------------------------|----|----|----|--------|---------------------------------------|
| Master Serial                 | 0  | 0  | 0  | output | Bit-Serial                            |
| Slave Serial                  | 1  | 1  | 1  | input  | Bit-Serial                            |
| Master<br>Parallel Up         | 1  | 0  | 0  | output | Byte-Wide,<br>increment<br>from 00000 |
| Master<br>Parallel Down       | 1  | 1  | 0  | output | Byte-Wide,<br>decrement<br>from 3FFFF |
| Peripheral<br>Synchronous*    | 0  | 1  | 1  | input  | Byte-Wide                             |
| Peripheral<br>Asynchronous    | 1  | 0  | 1  | output | Byte-Wide                             |
| Express<br>(XC4000EX<br>only) | 0  | 1  | 0  | input  | Byte-Wide                             |
| Reserved                      | 0  | 0  | 1  | —      | —                                     |

Note: \* Peripheral Synchronous can be considered bytewide Slave Parallel

A detailed description of each configuration mode, with timing information, is included later in this data sheet. During configuration, some of the I/O pins are used temporarily for the configuration process. All pins used during configuration are shown in Table 24 on page 78.

### Master Modes

The three Master modes use an internal oscillator to generate a Configuration Clock (CCLK) for driving potential slave devices. They also generate address and timing for external PROM(s) containing the configuration data.

Master Parallel (Up or Down) modes generate the CCLK signal and PROM addresses and receive byte parallel data. The data is internally serialized into the FPGA data-frame format. The up and down selection generates starting addresses at either zero or 3FFFF, for compatibility with different microprocessor addressing conventions. The Master Serial mode generates CCLK and receives the configuration data in serial form from a Xilinx serial-configuration PROM.

CCLK speed is selectable as either 1 MHz (default) or 8 MHz (up to 10% lower for low-voltage devices). Configuration always starts at the default slow frequency, then can switch to the higher frequency during the first frame. Frequency tolerance is -50% to +25%.

### Peripheral Modes

The two Peripheral modes accept byte-wide data from a bus. A RDY/BUSY status is available as a handshake signal. In Asynchronous Peripheral mode, the internal oscillator generates a CCLK burst signal that serializes the bytewide data. CCLK can also drive slave devices. In the syn-

#### Table 22: XC4000E Program Data

| Device              | XC4003E   | XC4005E/L | XC4006E   | XC4008E   | XC4010E/L | XC4013E/L | XC4020E   | XC4025E   |
|---------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| Max Logic Gates     | 3,000     | 5,000     | 6,000     | 8,000     | 10,000    | 13,000    | 20,000    | 25,000    |
| CLBs                | 100       | 196       | 256       | 324       | 400       | 576       | 784       | 1,024     |
| (Row x Col.)        | (10 x 10) | (14 x 14) | (16 x 16) | (18 x 18) | (20 x 20) | (24 x 24) | (28 x 28) | (32 x 32) |
| IOBs                | 80        | 112       | 128       | 144       | 160       | 192       | 224       | 256       |
| Flip-Flops          | 360       | 616       | 768       | 936       | 1,120     | 1,536     | 2,016     | 2,560     |
| Horizontal          | 20        | 28        | 32        | 36        | 40        | 48        | 56        | 64        |
| Longlines           |           |           |           |           |           |           |           |           |
| TBUFs per           | 12        | 16        | 18        | 20        | 22        | 26        | 30        | 34        |
| Longline            |           |           |           |           |           |           |           |           |
| Bits per Frame      | 126       | 166       | 186       | 206       | 226       | 266       | 306       | 346       |
| Frames              | 428       | 572       | 644       | 716       | 788       | 932       | 1,076     | 1,220     |
| Program Data        | 53,936    | 94,960    | 119,792   | 147,504   | 178,096   | 247,920   | 329,264   | 422,128   |
| PROM Size<br>(bits) | 53,984    | 95,008    | 119,840   | 147,552   | 178,144   | 247,968   | 329,312   | 422,176   |

 Notes:
 1. Bits per Frame = (10 x number of rows) + 7 for the top + 13 for the bottom + 1 + 1 start bit + 4 error check bits

 Number of Frames = (36 x number of columns) + 26 for the left edge + 41 for the right edge + 1

 Program Data = (Bits per Frame x Number of Frames) + 8 postamble bits

 PROM Size = Program Data + 40

2. The user can add more "one" bits as leading dummy bits in the header, or, if CRC = off, as trailing dummy bits at the end of any frame, following the four error check bits. However, the Length Count value **must** be adjusted for all such extra "one" bits, even for extra leading ones at the beginning of the header.

The MakeBits software creates the configuration bitstream. In Express mode, only non-CRC error checking is supported. In all other modes, MakeBits allows a selection of CRC or non-CRC error checking. The non-CRC error checking tests for a designated end-of-frame field for each frame. For CRC error checking, MakeBits calculates a running CRC and inserts a unique four-bit partial check at the end of each frame. The 11-bit CRC check of the last frame of an FPGA includes the last seven data bits.

Detection of an error results in the suspension of data loading and the pulling down of the  $\overline{INIT}$  pin. In Master modes, CCLK and address signals continue to operate externally. The user must detect  $\overline{INIT}$  and initialize a new configuration by pulsing the PROGRAM pin Low or cycling Vcc.

# Cyclic Redundancy Check (CRC) for Configuration and Readback

The Cyclic Redundancy Check is a method of error detection in data transmission applications. Generally, the transmitting system performs a calculation on the serial bitstream. The result of this calculation is tagged onto the data stream as additional check bits. The receiving system performs an identical calculation on the bitstream and compares the result with the received checksum.

Each data frame of the configuration bitstream has four error bits at the end, as shown in Table 21. If a frame data error is detected during the loading of the FPGA, the configuration process with a potentially corrupted bitstream is terminated. The FPGA pulls the INIT pin Low and goes into a Wait state.

During Readback, 11 bits of the 16-bit checksum are added to the end of the Readback data stream. The checksum is computed using the CRC-16 CCITT polynomial, as shown in Figure 47. The checksum consists of the 11 most significant bits of the 16-bit code. A change in the checksum indicates a change in the Readback bitstream. A comparison to a previous checksum is meaningful only if the readback data is independent of the current device state. CLB outputs should not be included (Read Capture MakeBits option not used), and if RAM is present, the RAM content must be unchanged.

Statistically, one error out of 2048 might go undetected.

### Configuration

The 0010 preamble code, included for all modes except Express mode, indicates that the following 24 bits represent the length count. The length count is the total number of configuration clocks needed to load the complete configuration data. (Four additional configuration clocks are required to complete the configuration process, as discussed below.) After the preamble and the length count have been passed through to all devices in the daisy chain, DOUT is held High to prevent frame start bits from reaching any daisy-chained devices. In Express mode, the length count bits are ignored, and DOUT is held Low, to disable the next device in the pseudo daisy chain.

A specific configuration bit, early in the first frame of a master device, controls the configuration-clock rate and can increase it by a factor of eight. Therefore, if a fast configuration clock is selected by the bitstream, the slower clock rate is used until this configuration bit is detected.

Each frame has a start field followed by the frame-configuration data bits and a frame error field. If a frame data error is detected, the FPGA halts loading, and signals the error by pulling the open-drain INIT pin Low. After all configuration frames have been loaded into an FPGA, DOUT again follows the input data so that the remaining data is passed on to the next device. In Express mode, when the first device is fully programmed, DOUT goes High to enable the next device in the chain.

### **Delaying Configuration After Power-Up**

There are two methods of delaying configuration after power-up: put a logic Low on the PROGRAM input, or pull the bidirectional INIT pin Low, using an open-collector (open-drain) driver. (See Figure 48 on page 59.)

A Low on the PROGRAM input is the more radical approach, and is recommended when the power-supply rise time is excessive or poorly defined. As long as PRO-GRAM is Low, the FPGA keeps clearing its configuration memory. When PROGRAM goes High, the configuration memory is cleared one more time, followed by the beginning of configuration, provided the INIT input is not externally held Low. Note that a Low on the PROGRAM input automatically forces a Low on the INIT output. The XC4000-Series PROGRAM pin has a permanent weak pull-up.

Using an open-collector or open-drain driver to hold INIT Low before the beginning of configuration causes the FPGA to wait after completing the configuration memory clear operation. When INIT is no longer held Low externally, the device determines its configuration mode by capturing its mode pins, and is ready to start the configuration process. A master device waits up to an additional 250 µs to make sure that any slaves in the optional daisy chain have seen that  $\overline{\text{INIT}}$  is High.

#### Start-Up

Start-up is the transition from the configuration process to the intended user operation. This transition involves a change from one clock source to another, and a change from interfacing parallel or serial configuration data where most outputs are 3-stated, to normal operation with I/O pins active in the user-system. Start-up must make sure that the user-logic 'wakes up' gracefully, that the outputs become active without causing contention with the configuration signals, and that the internal flip-flops are released from the global Reset or Set at the right time.

Figure 49 describes start-up timing for the three Xilinx families in detail. Express mode configuration always uses either CCLK\_SYNC or UCLK\_SYNC timing, the other configuration modes can use any of the four timing sequences.

To access the internal start-up signals, place the STARTUP library symbol.

#### Start-up Timing

Different FPGA families have different start-up sequences.

The XC2000 family goes through a fixed sequence. DONE goes High and the internal global Reset is de-activated one CCLK period after the I/O become active.

The XC3000A family offers some flexibility. DONE can be programmed to go High one CCLK period before or after the I/O become active. Independent of DONE, the internal global Reset is de-activated one CCLK period before or after the I/O become active.

The XC4000 Series offers additional flexibility. The three events — DONE going High, the internal Set/Reset being de-activated, and the user I/O going active — can all occur in any arbitrary sequence. Each of them can occur one CCLK period before or after, or simultaneous with, any of the others. This relative timing is selected by means of software options in MakeBits, the bitstream generation software.

The default option, and the most practical one, is for DONE to go High first, disconnecting the configuration data source and avoiding any contention when the I/Os become active one clock later. Reset/Set is then released another clock period later to make sure that user-operation starts from stable internal conditions. This is the most common sequence, shown with heavy lines in Figure 49, but the designer can modify it to meet particular requirements.

Normally, the start-up sequence is controlled by the internal device oscillator output (CCLK), which is asynchronous to the system clock.

The XC4000 Series offers another start-up clocking option, UCLK\_NOSYNC. The three events described above need not be triggered by CCLK. They can, as a configuration option, be triggered by a user clock. This means that the device can wake up in synchronism with the user system.

When the UCLK\_SYNC option is enabled, the user can externally hold the open-drain DONE output Low, and thus stall all further progress in the start-up sequence until DONE is released and has gone High. This option can be used to force synchronization of several FPGAs to a common user clock, or to guarantee that all devices are successfully configured before any I/Os go active.

If either of these two options is selected, and no user clock is specified in the design or attached to the device, the chip could reach a point where the configuration of the device is complete and the Done pin is asserted, but the outputs do not become active. The solution is either to recreate the bitstream specifying the start-up clock as CCLK, or to supply the appropriate user clock.

#### Start-up Sequence

The Start-up sequence begins when the configuration memory is full, and the total number of configuration clocks received since  $\overline{\text{INIT}}$  went High equals the loaded value of the length count.

The next rising clock edge sets a flip-flop Q0, shown in Figure 50. Q0 is the leading bit of a 5-bit shift register. The outputs of this register can be programmed to control three events.

- The release of the open-drain DONE output
- The change of configuration-related pins to the user function, activating all IOBs.
- The termination of the global Set/Reset initialization of all CLB and IOB storage elements.

The DONE pin can also be wire-ANDed with DONE pins of other FPGAs or with other external signals, and can then be used as input to bit Q3 of the start-up register. This is called "Start-up Timing Synchronous to Done In" and is selected by the CCLK\_SYNC and UCLK\_SYNC MakeBits options.

When DONE is not used as an input, the operation is called "Start-up Timing Not Synchronous to DONE In," and is selected by the CCLK\_NOSYNC and UCLK\_NOSYNC MakeBits options.

As a configuration option, the start-up control register beyond Q0 can be clocked either by subsequent CCLK pulses or from an on-chip user net called STARTUP.CLK. These signals can be accessed by placing the STARTUP library symbol.

#### Start-up from CCLK

If CCLK is used to drive the start-up, Q0 through Q3 provide the timing. Heavy lines in Figure 49 show the default timing, which is compatible with XC2000 and XC3000 devices using early DONE and late Reset. The thin lines indicate all other possible timing options.

#### Start-up from a User Clock (STARTUP.CLK)

When, instead of CCLK, a user-supplied start-up clock is selected, Q1 is used to bridge the unknown phase relationship between CCLK and the user clock. This arbitration causes an unavoidable one-cycle uncertainty in the timing of the rest of the start-up sequence.

## DONE Goes High to Signal End of Configuration

In all configuration modes except Express mode, XC4000-Series devices read the expected length count from the bitstream and store it in an internal register. The length count varies according to the number of devices and the composition of the daisy chain. Each device also counts the number of CCLKs during configuration.

Two conditions have to be met in order for the DONE pin to go high:

- the chip's internal memory must be full, and
- the configuration length count must be met, exactly.

This is important because the counter that determines when the length count is met begins with the very first CCLK, not the first one after the preamble.

Therefore, if a stray bit is inserted before the preamble, or the data source is not ready at the time of the first CCLK, the internal counter that holds the number of CCLKs will be one ahead of the actual number of data bits read. At the end of configuration, the configuration memory will be full, but the number of bits in the internal counter will not match the expected length count.

As a consequence, a Master mode device will continue to send out CCLKs until the internal counter turns over to zero, and then reaches the correct length count a second time. This will take several seconds  $[2^{24} * CCLK \text{ period}]$  — which is sometimes interpreted as the device not configuring at all.

If it is not possible to have the data ready at the time of the first CCLK, the problem can be avoided by increasing the number in the length count by the appropriate value. The *XACT User Guide* includes detailed information about manually altering the length count.

In Express mode, there is no length count. The DONE pin for each device goes High when the device has received its quota of configuration data. Wiring the DONE pins of several devices together delays start-up of all devices until all are fully configured.



#### Figure 50: Start-up Logic

Note that DONE is an open-drain output and does not go High unless an internal pull-up is activated or an external pull-up is attached. The internal pull-up is activated as the default by MakeBits, the bitstream generation software.

#### Release of User I/O After DONE Goes High

By default, the user I/O are released one CCLK cycle after the DONE pin goes High. If CCLK is not clocked after DONE goes High, the outputs remain in their initial state — 3-stated, with a 50 k $\Omega$  - 100 k $\Omega$  pull-up. The delay from DONE High to active user I/O is controlled by a MakeBits option.

### Release of Global Set/Reset After DONE Goes High

By default, Global Set/Reset (GSR) is released two CCLK cycles after the DONE pin goes High. If CCLK is not clocked twice after DONE goes High, all flip-flops are held in their initial set or reset state. The delay from DONE High to GSR inactive is controlled by a MakeBits option.

### Configuration Complete After DONE Goes High

Three full CCLK cycles are required after the DONE pin goes High, as shown in Figure 49 on page 61. If CCLK is not clocked three times after DONE goes High, readback cannot be initiated and most boundary scan instructions cannot be used.

# Configuration Through the Boundary Scan Pins

XC4000-Series devices can be configured through the boundary scan pins. The basic procedure is as follows:

- Power up the FPGA with INIT held Low (or drive the PROGRAM pin Low for more than 300 ns followed by a High while holding INIT Low). Holding INIT Low allows enough time to issue the CONFIG command to the FPGA. The pin can be used as I/O after configuration if a resistor is used to hold INIT Low.
- · Issue the CONFIG command to the TMS input
- Wait for INIT to go High
- Sequence the boundary scan Test Access Port to the SHIFT-DR state
- Toggle TCK to clock data into TDI pin.

The user must account for all TCK clock cycles after INIT goes High, as all of these cycles affect the Length Count compare.

For more detailed information, refer to the Xilinx application note XAPP017, "*Boundary Scan in XC4000 Devices*." This application note also applies to XC4000E and XC4000EX devices.

# Readback

The user can read back the content of configuration memory and the level of certain internal nodes without interfering with the normal operation of the device.

Readback not only reports the downloaded configuration bits, but can also include the present state of the device, represented by the content of all flip-flops and latches in CLBs and IOBs, as well as the content of function generators used as RAMs.

Note that in XC4000-Series devices, configuration data is *not* inverted with respect to configuration as it is in XC2000 and XC3000 families.

Readback of Express mode bitstreams results in data that does not resemble the original bitstream, because the bitstream format differs from other modes.

XC4000-Series Readback does not use any dedicated pins, but uses four internal nets (RDBK.TRIG, RDBK.DATA, RDBK.RIP and RDBK.CLK) that can be routed to any IOB. To access the internal Readback signals, place the READ-BACK library symbol and attach the appropriate pad symbols, as shown in Figure 51.

After Readback has been initiated by a Low-to-High transition on RDBK.TRIG, the RDBK.RIP (Read In Progress) output goes High on the next rising edge of RDBK.CLK. Subsequent rising edges of this clock shift out Readback data on the RDBK.DATA net.

Readback data does not include the preamble, but starts with five dummy bits (all High) followed by the Start bit (Low) of the first frame. The first two data bits of the first frame are always High.

Each frame ends with four error check bits. They are read back as High. The last seven bits of the last frame are also read back as High. An additional Start bit (Low) and an 11-bit Cyclic Redundancy Check (CRC) signature follow, before RDBK.RIP returns Low.



Figure 51: Readback Schematic Example

## **Master Parallel Modes**

In the two Master Parallel modes, the lead FPGA directly addresses an industry-standard byte-wide EPROM, and accepts eight data bits just before incrementing or decrementing the address outputs.

The eight data bits are serialized in the lead FPGA, which then presents the preamble data—and all data that overflows the lead device—on its DOUT pin. There is an internal delay of 1.5 CCLK periods, after the rising CCLK edge that accepts a byte of data (and also changes the EPROM address) until the falling CCLK edge that makes the LSB (D0) of this byte appear at DOUT. This means that DOUT changes on the falling CCLK edge, and the next FPGA in the daisy chain accepts data on the subsequent rising CCLK edge. The PROM address pins can be incremented or decremented, depending on the mode pin settings. This option allows the FPGA to share the PROM with a wide variety of microprocessors and microcontrollers. Some processors must boot from the bottom of memory (all zeros) while others must boot from the top. The FPGA is flexible and can load its configuration bitstream from either end of the memory.

Master Parallel Up mode is selected by a <100> on the mode pins (M2, M1, M0). The EPROM addresses start at 00000 and increment.

Master Parallel Down mode is selected by a <110> on the mode pins. The EPROM addresses start at 3FFFF and decrement.



Figure 57: Master Parallel Mode Circuit Diagram

# **XC4000E Switching Characteristics**

## **Definition of Terms**

In the following tables, some specifications may be designated as Advance or Preliminary. These terms are defined as follows:

Advance: Initial estimates based on simulation and/or extrapolation from other speed grades, devices, or device families. Use as estimates, not for production.

Preliminary: Based on preliminary characterization. Further changes are not expected.

Unmarked: Specifications not identified as either Advance or Preliminary are to be considered Final.<sup>1</sup>

## **XC4000E Operating Conditions**

| Symbol          | Description                                                             |             | Min  | Max             | Units           |
|-----------------|-------------------------------------------------------------------------|-------------|------|-----------------|-----------------|
| V <sub>CC</sub> | Supply voltage relative to GND, $T_J = -0$ °C to +85°C                  | Commercial  | 4.75 | 5.25            | V               |
|                 | Supply voltage relative to GND, $T_J = -40^{\circ}C$ to $+100^{\circ}C$ | Industrial  | 4.5  | 5.5             | V               |
|                 | Supply voltage relative to GND, $T_C = -55^{\circ}C$ to $+125^{\circ}C$ | Military    | 4.5  | 5.5             | V               |
| V <sub>IH</sub> | High-level input voltage                                                | TTL inputs  | 2.0  | V <sub>CC</sub> | V               |
|                 |                                                                         | CMOS inputs | 70%  | 100%            | V <sub>CC</sub> |
| V <sub>IL</sub> | Low-level input voltage                                                 | TTL inputs  | 0    | 0.8             | V               |
|                 |                                                                         | CMOS inputs | 0    | 20%             | V <sub>CC</sub> |
| T <sub>IN</sub> | Input signal transition time (Note 2)                                   |             |      | 250             | ns              |

Note 1: At junction temperatures above those listed as Operating Conditions, all delay parameters increase by 0.35% per °C.

Note 2: Typical value only. Not tested or characterized.

Note 3: Input and output measurement thresholds for TTL are 1.5 V. Input and output measurement thresholds for CMOS are 2.5 V.

## **XC4000E DC Characteristics Over Operating Conditions**

| Symbol           | Description                                                               |                   | Min                  | Max  | Units |
|------------------|---------------------------------------------------------------------------|-------------------|----------------------|------|-------|
| V <sub>OH</sub>  | High-level output voltage @ I <sub>OH</sub> = -4.0mA, V <sub>CC</sub> min | TTL outputs       | 2.4                  |      | V     |
|                  | High-level output voltage @ I <sub>OH</sub> = -1.0mA, V <sub>CC</sub> min | CMOS outputs      | V <sub>CC</sub> -0.5 |      | V     |
| V <sub>OL</sub>  | Low-level output voltage @ I <sub>OL</sub> = 12.0mA, V <sub>CC</sub> min  | TTL outputs       |                      | 0.4  | V     |
|                  | (Note 1)                                                                  | CMOS outputs      |                      | 0.4  | V     |
| I <sub>CCO</sub> | Quiescent FPGA supply current (Note 2)                                    | TTL input levels  |                      | 10   | mA    |
|                  |                                                                           | CMOS input levels |                      | 1    | mA    |
| IL               | Input or output leakage current                                           |                   | -10                  | +10  | μΑ    |
| C <sub>IN</sub>  | Input capacitance (sample tested)                                         | PQFP and MQFP     |                      | 10   | pF    |
|                  |                                                                           | packages          |                      |      |       |
|                  |                                                                           | Other packages    |                      | 16   | pF    |
| I <sub>RIN</sub> | Pad pull-up (when selected) @ V <sub>IN</sub> = 0V (sample tested)        |                   | 0.02                 | 0.25 | mA    |
| I <sub>RLL</sub> | Horizontal Longline pull-up (when selected) @ logic Low                   |                   | 0.2                  | 2.5  | mA    |

Note 1: With 50% of the outputs simultaneously sinking 12mA, up to a maximum of 64 pins.

Note 2: With no output current loads, no active input or Longline pull-up resistors, all package pins at Vcc or GND, and the FPGA configured with a MakeBits Tie option.

<sup>1.</sup> Notwithstanding the definition of the above terms, all specifications are subject to change without notice.

## XC4000E Horizontal Longline Switching Characteristic Guidelines

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Internal timing parameters are not measured directly. They are derived from benchmark timing patterns that are taken at device introduction, prior to any process improvements. For more detailed, more precise, and more up-to-date information, use the values provided by the XACT timing calculator and used in the simulator. These values can be printed in tabular format by running LCA2XNF -S.

The following guidelines reflect worst-case values over the recommended operating conditions.

|                                         | Sp               | eed Grade   | -4         | -4 -3 |             |           |        |
|-----------------------------------------|------------------|-------------|------------|-------|-------------|-----------|--------|
| Description                             | Symbol           | Device      | Max        | Max   | Max         | Unit      | ts     |
| TBUF driving a Horizontal Longline      | T <sub>IO1</sub> | XC4003E     | 5.0        | 4.2   | 3.4         | ns        | 5      |
| (LL):                                   |                  | XC4005E     | 5.0        | 5.0   | 4.0         | ns        | ;      |
| I going High or Low to LL going High or |                  | XC4006E     | 6.0        | 5.9   | 4.7         | ns        | \$     |
| Low while T is Low                      |                  | XC4008E     | 7.0        | 6.3   | 5.0         | ns        | ;      |
| Puffer is constantly active             |                  | XC4010E     | 8.0        | 0.4   | 5.1<br>5.7  | ns        | ;      |
|                                         |                  | XC4013E     | 9.0        | 8.2   | 5.7<br>73   | lis<br>ns | ,<br>2 |
| (Note1)                                 |                  | XC4025E     | 11.0       | 9.1   | 7.3         | ns        | ,<br>5 |
| I going Low to LL going from resistive  | Tioa             | XC4003E     | 5.0        | 4.2   | 3.6         | ns        |        |
| null-up High to active Low              | 102              | XC4005E     | 6.0        | 5.3   | 4.5         | ns        | 5      |
| TPLIE configured on open drain          |                  | XC4006E     | 7.8        | 6.4   | 5.4         | ns        | 3      |
| TBOF configured as open-drain.          |                  | XC4008E     | 8.1        | 6.8   | 5.8         | ns        | ;      |
|                                         |                  | XC4010E     | 10.5       | 6.9   | 5.9         | ns        | ;      |
| (Note1)                                 |                  | XC4013E     | 11.0       | 7.7   | 6.5         | ns        | ;      |
|                                         |                  | XC4020E     | 12.0       | 8.7   | 8.7         | ns        | \$     |
|                                         |                  | XC4025E     | 12.0       | 9.6   | 9.6         | ns        | ;      |
| T going Low to LL going from resistive  | T <sub>ON</sub>  | XC4003E     | 5.5        | 4.6   | 3.9         | ns        | ;      |
| pull-up or floating High to active Low. |                  | XC4005E     | 7.0        | 6.0   | 5.7         | ns        | \$     |
| TBUF configured as open-drain or active |                  | XC4006E     | 7.5        | 6.7   | 5.7         | ns        | ,      |
| buffer with L = Low                     |                  | XC4008E     | 8.0        | 7.1   | 6.0         | ns        | ;      |
|                                         |                  | XC4010E     | 8.3<br>9.7 | 7.3   | 0.2         | ns        | ;      |
|                                         |                  | XC4013L     | 11.0       | 8.4   | 7.0         | ns        | ,<br>, |
| (Note1)                                 |                  | XC4025E     | 11.0       | 8.4   | 7.1         | ns        | ,<br>; |
| T going High to TBUE going inactive     | Тогг             | All devices | 1.8        | 1.5   | 1.3         | ns        |        |
| not driving LL                          | 'OFF             | /           |            |       |             |           |        |
| T going High to LL going from Low to    | T <sub>PUS</sub> | XC4003E     | 20.0       | 14.0  | 14.0        | ns        | ;      |
| High, pulled up by a single resistor.   |                  | XC4005E     | 23.0       | 16.0  | 16.0        | ns        | ;      |
|                                         |                  | XC4006E     | 25.0       | 18.0  | 18.0        | ns        | \$     |
| (Noto 2)                                |                  | XC4008E     | 27.0       | 20.0  | 20.0        | ns        | ,      |
|                                         |                  | XC4010E     | 29.0       | 22.0  | 22.0        | ns        | ;      |
|                                         |                  | XC4013E     | 32.0       | 20.0  | 20.0        | ns        | ;      |
|                                         |                  | XC4020E     | 42 0       | 39.1  | 32.5        | lis<br>ns | ,<br>: |
| T going High to LL going from Low to    | Τ                | XC4003E     | 9.0        | 7.0   | 6.0         | ne        |        |
|                                         | 'PUF             | XC4005E     | 10.0       | 8.0   | 6.8         | ns        | ;      |
| High, pulled up by two resistors.       |                  | XC4006F     | 11.5       | 9.0   | 77          | ns        |        |
|                                         |                  | XC4008E     | 12.5       | 10.0  | 8.5         | ns        | 5      |
| (Note1)                                 |                  | XC4010E     | 13.5       | 11.0  | 9.4         | ns        | ;      |
|                                         |                  | XC4013E     | 15.0       | 13.0  | 11.7        | ns        | ;      |
|                                         |                  | XC4020E     | 16.0       | 14.8  | 14.8        | ns        | ;      |
|                                         |                  | XC4025E     | 18.0       | 16.5  | 16.5        | ns        | ;      |
|                                         |                  |             |            |       | Preliminary |           |        |

Note 1: These values include a minimum load. The values reported by LCA2XNF -S include only a portion of this delay, therefore the values cannot be directly compared. Use XDelay to determine the delay for each destination.

Note 2: This value includes a minimum load. The value reported by LCA2XNF -S is increased to allow for potentially heavy loading, therefore the values cannot be directly compared. Use XDelay to determine the delay for each destination.



## XC4000E CLB Edge-Triggered (Synchronous) RAM Switching Characteristic Guidelines

Testing of the switching parameters is modeled after testing methods specified by MIL-M-38510/605. All devices are 100% functionally tested. Internal timing parameters are not measured directly. They are derived from benchmark timing patterns that are taken at device introduction, prior to any process improvements. For more detailed, more precise, and more up-to-date information, use the values provided by the XACT timing calculator and used in the simulator. These values can be printed in tabular format by running LCA2XNF -S.

The following guidelines reflect worst-case values over the recommended operating conditions. They are expressed in units of nanoseconds and apply to all XC4000E devices unless otherwise noted.

| S                        | Speed G | rade              | -4   |      | -3   |      | -2     |        |  |
|--------------------------|---------|-------------------|------|------|------|------|--------|--------|--|
| Description              | Size    | Symbol            | Min  | Max  | Min  | Max  | Min    | Max    |  |
| Write Operation          |         |                   |      |      |      |      |        |        |  |
| Address write cycle time | 16x2    | T <sub>WCS</sub>  | 15.0 |      | 14.4 |      | 11.6   |        |  |
| (clock K period)         | 32x1    | T <sub>WCTS</sub> | 15.0 |      | 14.4 |      | 11.6   |        |  |
| Clock K pulse width      | 16x2    | T <sub>WPS</sub>  | 7.5  | 1 ms | 7.2  | 1 ms | 5.8    | 1 ms   |  |
| (active edge)            | 32x1    | T <sub>WPTS</sub> | 7.5  | 1 ms | 7.2  | 1 ms | 5.8    | 1 ms   |  |
| Address setup time       | 16x2    | T <sub>ASS</sub>  | 2.8  |      | 2.4  |      | 2.0    |        |  |
| before clock K           | 32x1    | T <sub>ASTS</sub> | 2.8  |      | 2.4  |      | 2.0    |        |  |
| Address hold time        | 16x2    | T <sub>AHS</sub>  | 0    |      | 0    |      | 0      |        |  |
| after clock K            | 32x1    | T <sub>AHTS</sub> | 0    |      | 0    |      | 0      |        |  |
| DIN setup time           | 16x2    | T <sub>DSS</sub>  | 3.5  |      | 3.2  |      | 2.7    |        |  |
| before clock K           | 32x1    | T <sub>DSTS</sub> | 2.5  |      | 1.9  |      | 1.7    |        |  |
| DIN hold time            | 16x2    | T <sub>DHS</sub>  | 0    |      | 0    |      | 0      |        |  |
| after clock K            | 32x1    | T <sub>DHTS</sub> | 0    |      | 0    |      | 0      |        |  |
| WE setup time            | 16x2    | T <sub>WSS</sub>  | 2.2  |      | 2.0  |      | 1.6    |        |  |
| before clock K           | 32x1    | T <sub>WSTS</sub> | 2.2  |      | 2.0  |      | 1.6    |        |  |
| WE hold time             | 16x2    | T <sub>WHS</sub>  | 0    |      | 0    |      | 0      |        |  |
| after clock K            | 32x1    | T <sub>WHTS</sub> | 0    |      | 0    |      | 0      |        |  |
| Data valid               | 16x2    | T <sub>WOS</sub>  |      | 10.3 |      | 8.8  |        | 7.9    |  |
| after clock K            | 32x1    | T <sub>WOTS</sub> |      | 11.6 |      | 10.3 |        | 9.3    |  |
|                          |         |                   |      |      |      |      | Drolin | ninary |  |

Note 1: Timing for the 16x1 RAM option is identical to 16x2 RAM timing.

Note 2: Applicable Read timing specifications are identical to Level-Sensitive Read timing.



| XC4025E,<br>/28EX/XL<br>Pad Name | HQ<br>208 | PG<br>223 | HQ<br>240 | PG<br>299 | HQ<br>304 | BG<br>352 | Bndry<br>Scan |
|----------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|---------------|
| I/O                              | -         | -         | -         | R4        | P68       | B5        | 20            |
| I/O                              | -         | -         | -         | P5        | P67       | A4        | 23            |
| VCC                              | -         | -         | -         | -         | -         | VCC*      | -             |
| GND                              | -         | -         | -         | -         | -         | GND*      | -             |
| I/O                              | -         | P4        | P189      | U2        | P66       | C7        | 26            |
| I/O                              | -         | N4        | P190      | T3        | P65       | B6        | 29            |
| I/O                              | P167      | P2        | P191      | U1        | P64       | A6        | 32            |
| I/O                              | P168      | T1        | P192      | P4        | P63       | D8        | 35            |
| I/O                              | P169      | R1        | P193      | R3        | P62       | B7        | 38            |
| I/O                              | P170      | N2        | P194      | N5        | P61       | A7        | 41            |
| I/O                              | -         | -         | P195      | T2        | P60       | D9        | 44            |
| I/O                              | -         | -         | -         | R2        | P59       | C9        | 47            |
| GND                              | P171      | M3        | P196      | T1        | P58       | GND*      | -             |
| I/O                              | P172      | P1        | P197      | N4        | P57       | B8        | 50            |
| I/O                              | P173      | N1        | P198      | P3        | P56       | D10       | 53            |
| I/O                              | -         | M4        | P199      | P2        | P55       | C10       | 56            |
| I/O                              | -         | L4        | P200      | N3        | P54       | B9        | 59            |
| VCC                              | -         | -         | P201      | R1        | P52       | VCC*      | -             |
| I/O                              | -         | -         | -         | M5        | P51       | A9        | 62            |
| I/O                              | -         | -         | -         | P1        | P50       | D11       | 65            |
| I/O                              | -         | -         | -         | M4        | P49       | B11       | 68            |
| I/O                              | -         | -         | -         | N2        | P48       | A11       | 71            |
| GND                              | -         | -         | -         | -         | -         | GND*      | -             |
| I/O (A4)                         | P174      | M2        | P202      | N1        | P47       | D12       | 74            |
| I/O (A5)                         | P175      | M1        | P203      | M3        | P46       | C12       | 77            |
| I/O                              | P176      | L3        | P205      | M2        | P45       | B12       | 80            |
| I/O                              | P177      | L2        | P206      | L5        | P44       | A12       | 83            |
| I/O (A21)                        | P178      | L1        | P207      | M1        | P43       | C13       | 86            |
| I/O (A20)                        | P179      | K1        | P208      | L4        | P42       | B13       | 89            |
| I/O (A6)                         | P180      | K2        | P209      | L3        | P41       | A13       | 92            |
| I/O (A7)                         | P181      | K3        | P210      | L2        | P40       | B14       | 95            |
| GND                              | P182      | K4        | P211      | L1        | P39       | GND*      | -             |

#### 4/2/96

Pads labelled GND\* are internally bonded to a Ground plane within the BG352 package. They have no direct connection to any specific package pin.

Pads labelled VCC\* are internally bonded to a Vcc plane within the BG352 package. They have no direct connection to any specific package pin.

Pads labelled GND‡ should be connected to Ground if possible; however, they can be left unconnected if necessary for compatibility with other devices.

# Additional No Connect (N.C.) Connections on HQ208 Package

| N.C. | N.C. |
|------|------|
| P1   | P107 |
| P3   | P155 |
| P51  | P156 |
| P52  | P157 |
| P53  | P158 |
| P54  | P206 |
| P102 | P207 |
| P104 | P208 |
| P105 |      |

3/15/96

# Additional Ground (GND) Connections on HQ240 Package

| GND  |
|------|
| P204 |
| P219 |

3/21/96

The Ground (GND) package pins in the above table should be externally connected to Ground if possible; however, they can be left unconnected if necessary for compatibility with other devices.

# Additional No Connect (N.C.) Connections on HQ304 Package

| N.C. |
|------|
| P11  |
| P24  |
| P53  |
| P100 |
| P128 |
| P176 |
| P205 |
| P254 |
| P281 |
|      |

#### 3/21/96

Note: In XC4025 (no extension) devices in the HQ304 package, P101 is a No Connect (N.C.) pin. P101 is Vcc in XC4025E/L and XC4028EX/XL devices. Where necessary for compatibility, this pin can be left unconnected.

# Package-Specific Pinout Tables

# **PC84 Package Pinouts**

The following table may contain pinout information for unsupported device/package combinations. Please see the availability charts elsewhere in the XC4000 Series data sheet for availability information.

| Pin  | XC4003E       | XC4005E<br>XC4005L | XC4006E       | XC4008E       | XC4010E<br>XC4010L |
|------|---------------|--------------------|---------------|---------------|--------------------|
| P1   | GND           | GND                | GND           | GND           | GND                |
| P2   | VCC           | VCC                | VCC           | VCC           | VCC                |
| P3   | I/O (A8)      | I/O (A8)           | I/O (A8)      | I/O (A8)      | I/O (A8)           |
| P4   | I/O (A9)      | I/O (A9)           | I/O (A9)      | I/O (A9)      | I/O (A9)           |
| P5   | I/O (A10)     | I/O (A10)          | I/O (A10)     | I/O (A10)     | I/O (A10)          |
| P6   | I/O (A11)     | I/O (A11)          | I/O (A11)     | I/O (A11)     | I/O (A11)          |
| P7   | I/O (A12)     | I/O (A12)          | I/O (A12)     | I/O (A12)     | I/O (A12)          |
| P8   | I/O (A13)     | I/O (A13)          | I/O (A13)     | I/O (A13)     | I/O (A13)          |
| P9   | I/O (A14)     | I/O (A14)          | I/O (A14)     | I/O (A14)     | I/O (A14)          |
| P10  | I/O,          | I/O,               | I/O,          | I/O,          | I/O,               |
|      | SGCK1         | SGCK1              | SGCK1         | SGCK1         | SGCK1              |
| D11  |               | VCC                | VCC           | VCC           | (AIS)              |
| P12  | GND           |                    | GND           |               | GND                |
| D13  |               |                    |               |               |                    |
| 1 13 | PGCK1         | PGCK1              | PGCK1         | PGCK1         | PGCK1              |
|      | (A16)         | (A16)              | (A16)         | (A16)         | (A16)              |
| P14  | I/O (A17)     | I/O (A17)          | I/O (A17)     | I/O (A17)     | I/O (A17)          |
| P15  | I/O, TDI      | I/O, TDI           | I/O, TDI      | I/O, TDI      | I/O, TDI           |
| P16  | I/O, TCK      | I/O, TCK           | I/O, TCK      | I/O, TCK      | I/O, TCK           |
| P17  | I/O, TMS      | I/O, TMS           | I/O, TMS      | I/O, TMS      | I/O, TMS           |
| P18  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P19  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P20  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P21  | GND           | GND                | GND           | GND           | GND                |
| P22  | VCC           | VCC                | VCC           | VCC           | VCC                |
| P23  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P24  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P25  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P26  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P27  | I/O           | I/O                | I/O           | I/O           | I/O                |
| P28  | 1/0           | 1/0                | 1/0           | 1/0           | I/O                |
| P29  | I/O,<br>SCGK2 | I/O,<br>SCGK2      | I/O,<br>SCGK2 | I/O,<br>SCGK2 | I/O,<br>SCGK2      |
| P30  | O (M1)        | O (M1)             | O (M1)        | O (M1)        | O (M1)             |
| P31  | GND           | GND                | GND           | GND           | GND                |
| P32  | I (M0)        | I (M0)             | I (M0)        | I (M0)        | I (M0)             |
| P33  | VCC           | VCC                | VCC           | VCC           | VCC                |
| P34  | I (M2)        | I (M2)             | I (M2)        | I (M2)        | I (M2)             |
| P35  | I/O,          | I/O,               | I/O,          | I/O,          | I/O,               |
|      | PGCK2         | PGCK2              | PGCK2         | PGCK2         | PGCK2              |
| P36  | IVO (HDC)     |                    | 1/0 (HDC)     |               | I/O (HDC)          |
| P37  | I/O (LDC)     | I/O (LDC)          | I/O (LDC)     | I/O (LDC)     | I/O (LDC)          |
| P38  | 1/0           | 1/0                | 1/0           | 1/0           | 1/0                |
| P39  | 1/0           | 1/0                | 1/0           | 1/0           | 1/0                |
| P40  |               |                    |               |               |                    |
| P41  | 1/U (INIT)    | 1/U (INIT)         | 1/U (INIT)    | 1/U (INIT)    | 1/U (INIT)         |
| P42  | VCC           | VCC                | VCC           | VCC           | VCC                |

| Pin    | XC4003E   | XC4005E<br>XC4005L | XC4006E   | XC4008E   | XC4010E<br>XC4010L |
|--------|-----------|--------------------|-----------|-----------|--------------------|
| P43    | GND       | GND                | GND       | GND       | GND                |
| P44    | I/O       | I/O                | I/O       | I/O       | I/O                |
| P45    | I/O       | I/O                | I/O       | I/O       | I/O                |
| P46    | I/O       | I/O                | I/O       | I/O       | I/O                |
| P47    | I/O       | I/O                | I/O       | I/O       | I/O                |
| P48    | I/O       | I/O                | I/O       | I/O       | I/O                |
| P49    | I/O       | I/O                | I/O       | I/O       | I/O                |
| P50    | I/O       | I/O                | I/O       | I/O       | I/O                |
| P51    | I/O,      | I/O,               | I/O,      | I/O,      | I/O,               |
|        | SGCK3     | SGCK3              | SGCK3     | SGCK3     | SGCK3              |
| P52    | GND       | GND                | GND       | GND       | GND                |
| P53    | DONE      | DONE               | DONE      | DONE      | DONE               |
| P54    | VCC       | VCC                | VCC       | VCC       | VCC                |
| P55    | PRO-      | PRO-               | PRO-      | PRO-      | PRO-               |
| _      | GRAM      | GRAM               | GRAM      | GRAM      | GRAM               |
| P56    | I/O (D7)  | I/O (D7)           | I/O (D7)  | I/O (D7)  | I/O (D7)           |
| P57    |           |                    |           |           |                    |
| DEO    |           | PGCK3              | PGCK3     | PGCK3     |                    |
| P30    |           |                    |           |           |                    |
| P39    |           |                    |           |           |                    |
| P60    | 1/0 (050) | 1/0 (CS0)          | 1/0 (CS0) | 1/0 (CS0) | 1/0 (CS0)          |
| P61    | 1/O (D4)  | 1/O (D4)           | 1/O (D4)  | 1/O (D4)  | I/O (D4)           |
| P62    | 1/0       | 1/0                | 1/0       | 1/0       | 1/0                |
| P63    |           |                    |           |           |                    |
| P64    | GND       | GND                | GND       | GND       | GND                |
| P65    | 1/O (D3)  | I/O (D3)           | I/O (D3)  | I/O (D3)  | I/O (D3)           |
| P66    | 1/0 (RS)  | 1/0 (RS)           | 1/0 (RS)  | 1/0 (RS)  | 1/0 (RS)           |
| P67    | I/O (D2)  | I/O (D2)           | I/O (D2)  | I/O (D2)  | I/O (D2)           |
| P68    | 1/0       |                    | 1/0       | 1/0       | 1/0                |
| P69    |           |                    |           |           | 1/0 (D1)           |
| P70    |           |                    |           |           | I/O (RCLK,         |
|        | BUSY)     | BUSY)              | BUSY)     | BUSY)     | BUSY)              |
| P71    | 1/0       | 1/0                | 1/0       | 1/0       | 1/0                |
|        | (D0, DIN) | (D0, DIN)          | (D0, DIN) | (D0, DIN) | (D0, DIN)          |
| P72    | I/O,      | I/O,               | I/O,      | I/O,      | I/O,               |
|        | SGCK4     | SGCK4              | SGCK4     | SGCK4     | SGCK4              |
|        | (DOUT)    | (DOUT)             | (DOUT)    | (DOUT)    | (DOUT)             |
| P73    | CCLK      | CCLK               | CCLK      | CCLK      | CCLK               |
| P74    |           |                    |           |           |                    |
| P75    | O, IDO    | O, IDO             | O, IDO    | O, IDO    | O, IDO             |
| P/6    |           |                    | GND       |           | GND                |
|        | (A0, WS)  | (A0, WS)           | (A0, WS)  | (A0, WS)  | (A0, WS)           |
| P78    | I/O,      | I/O,               | I/O,      | I/O,      | I/O,               |
|        | PGCK4     | PGCK4              | PGCK4     | PGCK4     | PGCK4              |
|        | (A1)      | (A1)               | (A1)      | (A1)      | (A1)               |
| P/9    | (CS1, A2) | (CS1, A2)          | (CS1, A2) | (CS1, A2) | (CS1, A2)          |
| P80    | I/O (A3)  | I/O (A3)           | I/O (A3)  | I/O (A3)  | I/O (A3)           |
| P81    | I/O (A4)  | I/O (A4)           | I/O (A4)  | I/O (A4)  | I/O (A4)           |
| P82    | I/O (A5)  | I/O (A5)           | I/O (A5)  | I/O (A5)  | I/O (A5)           |
| P83    | I/O (A6)  | I/O (A6)           | I/O (A6)  | I/O (A6)  | I/O (A6)           |
| P84    | I/O (A7)  | I/O (A7)           | I/O (A7)  | I/O (A7)  | I/O (A7)           |
| 2/28/9 | 6         | ,                  | ,         |           | · · · · ·          |



# **BG225 Package Pinouts**

The following table may contain pinout information for unsupported device/package combinations. Please see the availability charts elsewhere in the XC4000 Series data sheet for availability information.

| BG225 Pin | XC4010E    | XC4013E/L  |
|-----------|------------|------------|
| R1        | VCC        | VCC        |
| R2        | I/O, PGCK2 | I/O, PGCK2 |
| R3        | I/O        | I/O        |
| R4        | I/O        | I/O        |
| R5        | I/O        | I/O        |
| R6        | I/O        | I/O        |
| R7        | I/O        | I/O        |
| R8        | VCC        | VCC        |
| R9        | I/O        | I/O        |
| R10       | N.C.       | I/O        |
| R11       | I/O        | I/O        |
| R12       | I/O        | I/O        |
| R13       | I/O        | I/O        |
| R14       | I/O        | I/O        |
| R15       | VCC        | VCC        |
| P1        | I/O, SCGK2 | I/O, SCGK2 |
| P2        | I (M0)     | I (M0)     |
| P3        | I/O (HDC)  | I/O (HDC)  |
| P4        | I/O (LDC)  | I/O (LDC)  |
| P5        | N.C.       | I/O        |
| P6        | I/O        | I/O        |
| P7        | N.C.       | I/O        |
| P8        | I/O (INIT) | I/O (INIT) |
| P9        | I/O        | I/O        |
| P10       | N.C.       | I/O        |
| P11       | 1/0        | I/O        |
| P12       | I/O        | I/O        |
| P13       | I/O        | I/O        |
| P14       | DONE       | DONE       |
| P15       | I/O (D7)   | I/O (D7)   |
| N1        | I/O        | I/O        |
| N2        | I/O        | I/O        |
| N3        | O (M1)     | O (M1)     |
| N4        | I/O        | I/O        |
| N5        | I/O        | I/O        |
| N6        | I/O        | I/O        |
| N7        | N.C.       | I/O        |
| N8        | I/O        | I/O        |
| N9        | I/O        | I/O        |
| N10       | I/O        | I/O        |
| N11       | N.C.       | I/O        |
| N12       | I/O        | I/O        |
| N13       | I/O, SGCK3 | I/O, SGCK3 |
| N14       | I/O, PGCK3 | I/O, PGCK3 |
| N15       | N.C.       | I/O        |
| M1        | I/O        | I/O        |
| M2        | I/O        | I/O        |
| M3        | I/O        | I/O        |
| M4        | I (M2)     | I (M2)     |
| M5        | Ì/O        | Ì/O        |
| M6        | I/O        | I/O        |
| M7        | I/O        | I/O        |
| M8        | GND        | GND        |
| M9        | I/O        | I/O        |

| BG225 Pin  | XC4010E            | XC4013E/L          |
|------------|--------------------|--------------------|
| M10        | N.C.               | I/O                |
| M11        | I/O                | I/O                |
| M12        | PROGRAM            | PROGRAM            |
| M13        | 1/0                | 1/0                |
| M14        | NC                 | 1/0                |
| M15        | N.C.               | 1/0                |
| 1113       | 1/0                | 1/0                |
| L1         | 1/0                | 1/0                |
| L2         | N.C.               | 1/0                |
| L3         | 1/0                | 1/0                |
| L4         | 1/0                | 1/0                |
| L5         | I/O                | I/O                |
| L6         | N.C.               | I/O                |
| L7         | I/O                | I/O                |
| L8         | I/O                | I/O                |
| L9         | I/O                | I/O                |
| L10        | I/O                | I/O                |
| 111        | 1/0                | 1/0                |
| L 12       | 1/0                | 1/0                |
| 112        | 1/0                | 1/0                |
|            | 1/0                | 1/0                |
| L14        |                    | 1/0                |
| L15        | N.C.               | 1/0                |
| K1         | N.C.               | 1/0                |
| K2         | 1/0                | 1/0                |
| K3         | 1/0                | I/O                |
| K4         | N.C.               | I/O                |
| K5         | I/O                | I/O                |
| K6         | I/O                | I/O                |
| K7         | I/O                | I/O                |
| K8         | GND                | GND                |
| K9         | I/O                | I/O                |
| K10        | I/O                | I/O                |
| K11        | I/O                | I/O                |
| K12        | NC                 | 1/0                |
| K13        | 11.0.              | 1/0                |
| K14        | 1/0                | 1/0                |
| K14<br>K15 | 1/O (D5)           |                    |
| 14         | 1/0 (D3)           | 1/0 (D3)           |
| J1<br>10   | 1/0                | 1/0                |
| JZ         | 1/0                | 1/0                |
| J3         | 1/0                | 1/0                |
| J4         | 1/0                | 1/0                |
| J5         | N.C.               | I/O                |
| J6         | I/O                | I/O                |
| J7         | GND                | GND                |
| J8         | GND                | GND                |
| J9         | GND                | GND                |
| J10        | I/O (D6)           | I/O (D6)           |
| J11        | I/O                | I/O                |
| J12        | I/O ( <u>CS0</u> ) | I/O ( <u>CS0</u> ) |
| J13        | I/O                | I/O                |
|            | 1/0                | 1/0                |
| . 15       | 1/0                | 1/0                |
| H1         |                    |                    |
|            |                    |                    |
|            |                    |                    |
| H3         | 1/0                | 1/0                |
| H4         | 1/0                | 1/0                |
| H5         | 1/0                | 1/0                |
| H6         | GND                | GND                |
| H7         | GND                | GND                |
| H8         | GND                | GND                |
| H9         | GND                | GND                |
| H10        | GND                | GND                |

| BG225 Pin | XC4010E          | XC4013E/L        | BG225 Pin          | XC4010E               | XC4013E/L            |
|-----------|------------------|------------------|--------------------|-----------------------|----------------------|
| H11       | I/O (RS)         | I/O (RS)         | D12                | GND                   | GND                  |
| H12       | I/O (D3)         | I/O (D3)         | D13                | I/O                   | I/O                  |
| H13       | I/O (D4)         | I/O (D4)         | D14                | I/O                   | I/O                  |
| H14       | I/O              | 1/0              | D15                | 1/0                   | 1/0                  |
| H15       | VCC              | VCC              | C1                 | I/O. TCK              | I/O. TCK             |
| G1        | 1/0              | 1/0              | C2                 | 1/0                   | 1/0                  |
| G2        | 1/0              | 1/0              | C3                 | I/O_SGCK1 (A15)       | I/O_SGCK1 (A15)      |
| G3        | 1/0              | 1/0              | C4                 | N.C.                  | 1/0                  |
| G4        | 1/0              | 1/0              | C5                 | 1/0                   | 1/0                  |
| G5        | 1/0              | 1/0              | C6                 | NC                    | 1/0                  |
| 66        | 1/0              | 1/0              | C7                 | 1/0                   | 1/0                  |
| 67        | GND              | GND              |                    |                       | 1/0 (A6)             |
| 68        | GND              | GND              | <u> </u>           |                       | 1/O (A0)             |
| <u> </u>  |                  |                  | C10                |                       | 1/0                  |
| G9<br>C10 |                  |                  | C10                | N.C.                  | 1/0                  |
| GIU       | N.C.             | 1/0              | 012                | 1/0                   | 1/0                  |
| GII       | 1/0 (D2)         | 1/0 (D2)         | 012                | 1/0                   | 1/0                  |
| G12       | 1/0              | 1/0              | 014                | LCLK                  | UCLK                 |
| G13       | 1/0              | 1/0              | C14                | 1/0                   | 1/0                  |
| G14       | 1/0              | 1/0              | C15                | I/O (RCLK,            | I/O (RCLK,           |
| G15       | I/O              | 1/0              | <b>D</b> 4         | RDY/BUSY)             | RDY/BUSY)            |
| F1        | N.C.             | I/O              | B1                 | 1/O (A17)             | I/O (A17)            |
| F2        | N.C.             | I/O              | B2                 | VCC                   | VCC                  |
| F3        | I/O              | I/O              | B3                 | I/O                   | 1/0                  |
| F4        | I/O, TMS         | I/O, TMS         | B4                 | I/O (A12)             | I/O (A12)            |
| F5        | I/O              | I/O              | B5                 | I/O                   | I/O                  |
| F6        | I/O              | I/O              | B6                 | I/O (A11)             | I/O (A11)            |
| F7        | N.C.             | I/O              | B7                 | I/O (A9)              | I/O (A9)             |
| F8        | GND              | GND              | B8                 | I/O (A7)              | I/O (A7)             |
| F9        | N.C.             | I/O              | B9                 | I/O                   | I/O                  |
| F10       | I/O (D0, DIN)    | I/O (D0, DIN)    | B10                | N.C.                  | I/O                  |
| F11       | I/O              | I/O              | B11                | I/O                   | I/O                  |
| F12       | N.C.             | I/O              | B12                | I/O (A3)              | I/O (A3)             |
| F13       | I/O              | I/O              | B13                | I/O, PGCK4 (A1)       | I/O, PGCK4 (A1)      |
| F14       | I/O              | I/O              | B14                | VCC                   | VCC                  |
| F15       | I/O              | I/O              | B15                | I/O, SGCK4 (DOUT)     | I/O, SGCK4 (DOUT)    |
| E1        | I/O              | I/O              | A1                 | GND                   | GND                  |
| E2        | N.C.             | I/O              | A2                 | I/O (A14)             | I/O (A14)            |
| E3        | N.C.             | 1/0              | A3                 | N.C.                  | I/O                  |
| E4        | 1/0              | 1/0              | A4                 | I/O                   | I/O                  |
| E5        | 1/0              | 1/0              | A5                 | I/O                   | I/O                  |
| E6        | 1/0              | 1/0              | A6                 | I/O (A10)             | I/O (A10)            |
| F7        | 1/0              | 1/0              | A7                 | I/O                   | I/O                  |
| E8        | 1/0 (A8)         | 1/0 (48)         | A8                 | GND                   | GND                  |
| E0<br>F9  | 1/0 (7.0)        | 1/0              | A9                 | 1/0                   | 1/0                  |
| E10       | 1/0              | 1/0              | A10                | I/O (A4)              | I/O (A4)             |
| E11       | 1/0              | 1/0              | A11                | 1/0                   | 1/0                  |
| E12       |                  |                  | Δ12                | 1/0                   | 1/0                  |
| E12       |                  | 1/0 (D1)         | A13                |                       |                      |
| E 13      | 1/0              | 1/0              | A14                |                       |                      |
| E14       | N.C.             | 1/0              | A14<br>A15         |                       |                      |
| E15       | N.C.             | 1/0              | AIS                | 0,100                 | 0, 100               |
|           | I/O              | 1/0              | 2/28/96            |                       |                      |
| D2        | I/O              | 1/0              |                    |                       |                      |
| D3        | I/O, TDI         | I/O, TDI         | Note: Shaded nir   | ns should be taken    | into account when    |
| D4        | I/O, PGCK1 (A16) | I/O, PGCK1 (A16) | designing PC hoor  | de in case of futuro  | replacement by dif   |
| D5        | I/O (A13)        | I/O (A13)        | foront devices     |                       | replacement by ull-  |
| D6        | I/O              | I/O              | ierent devices.    |                       |                      |
| D7        | I/O              | I/O              | Note: Viewed from  | the bottom side, the  | e package pins start |
| D8        | VCC              | VCC              | at the top row and | an from the left eda  | e to the right edge  |
| D9        | I/O (A5)         | I/O (A5)         | Viewed from the to | n side the size star  | t at the ten row and |
| D10       | I/O              | I/O              | viewed from the to | p side, the pins star | i at the top row and |

go from the right edge to the left edge.

D11

N.C.

I/O



# PQ240, HQ240 Package Pinouts

The following table may contain pinout information for unsupported device/package combinations. Please see the availability charts elsewhere in the XC4000 Series data sheet for availability information.

| PQ240/    | XC4013E   | VC4020E   | YC4025E   | XC4028EX   |
|-----------|-----------|-----------|-----------|------------|
| HQ240 Pin | XC4013L   | AC4020E   | AC4025E   | XC4028XL   |
| P1        | GND       | GND       | GND       | GND        |
| P2        | I/O,      | I/O,      | I/O,      | I/O,       |
|           | PGCK1     | PGCK1     | PGCK1     | GCK1       |
|           | (A16)     | (A16)     | (A16)     | (A16)      |
| P3        | I/O (A17) | I/O (A17) | I/O (A17) | I/O (A17)  |
| P4        | I/O       | I/O       | I/O       | I/O        |
| P5        | I/O       | I/O       | I/O       | I/O        |
| P6        | I/O, TDI  | I/O, TDI  | I/O, TDI  | I/O, TDI   |
| P7        | I/O, TCK  | I/O, TCK  | I/O, TCK  | I/O, TCK   |
| P8        | I/O       | I/O       | I/O       | I/O        |
| P9        | I/O       | I/O       | I/O       | I/O        |
| P10       | I/O       | I/O       | I/O       | I/O        |
| P11       | I/O       | I/O       | I/O       | I/O        |
| P12       | I/O       | I/O       | I/O       | I/O        |
| P13       | I/O       | I/O       | I/O       | I/O        |
| P14       | GND       | GND       | GND       | GND        |
| P15       | I/O       | I/O       | I/O       | I/O, FCLK1 |
| P16       | I/O       | I/O       | I/O       | I/O        |
| P17       | I/O, TMS  | I/O, TMS  | I/O, TMS  | I/O, TMS   |
| P18       | I/O       | I/O       | I/O       | I/O        |
| P19       | VCC       | VCC       | VCC       | VCC        |
| P20       | I/O       | I/O       | I/O       | I/O        |
| P21       | I/O       | I/O       | I/O       | I/O        |
| P22       | N.C.‡     | N.C.‡     | N.C.‡     | GND‡       |
| P23       | I/O       | I/O       | I/O       | I/O        |
| P24       | I/O       | I/O       | I/O       | I/O        |
| P25       | I/O       | I/O       | I/O       | I/O        |
| P26       | I/O       | I/O       | I/O       | I/O        |
| P27       | I/O       | I/O       | I/O       | I/O        |
| P28       | I/O       | I/O       | I/O       | I/O        |
| P29       | GND       | GND       | GND       | GND        |
| P30       | VCC       | VCC       | VCC       | VCC        |
| P31       | I/O       | I/O       | I/O       | I/O        |
| P32       | I/O       | I/O       | I/O       | I/O        |
| P33       | I/O       | I/O       | I/O       | I/O        |
| P34       | I/O       | I/O       | I/O       | I/O        |
| P35       | I/O       | I/O       | I/O       | I/O        |
| P36       | I/O       | I/O       | I/O       | I/O        |
| P37       | N.C.‡     | N.C.‡     | N.C.‡     | GND‡       |
| P38       | I/O       | I/O       | I/O       | I/O        |
| P39       | I/O       | I/O       | I/O       | I/O        |
| P40       | VCC       | VCC       | VCC       | VCC        |
| P40       | VCC       | VCC       | VCC       | VCC        |

| PQ240/<br>HQ240 Pin | XC4013E<br>XC4013L | XC4020E       | XC4025E       | XC4028EX<br>XC4028XL |
|---------------------|--------------------|---------------|---------------|----------------------|
| P41                 | I/O                | I/O           | I/O           | I/O                  |
| P42                 | I/O                | I/O           | I/O           | I/O                  |
| P43                 | I/O                | I/O           | I/O           | I/O                  |
| P44                 | I/O                | I/O           | I/O           | I/O, FCLK2           |
| P45                 | GND                | GND           | GND           | GND                  |
| P46                 | I/O                | I/O           | I/O           | I/O                  |
| P47                 | I/O                | I/O           | I/O           | I/O                  |
| P48                 | I/O                | I/O           | I/O           | I/O                  |
| P49                 | I/O                | I/O           | I/O           | I/O                  |
| P50                 | I/O                | I/O           | I/O           | I/O                  |
| P51                 | I/O                | I/O           | I/O           | I/O                  |
| P52                 | I/O                | I/O           | I/O           | I/O                  |
| P53                 | I/O                | I/O           | I/O           | I/O                  |
| P54                 | I/O                | I/O           | I/O           | I/O                  |
| P55                 | I/O                | I/O           | I/O           | I/O                  |
| P56                 | I/O                | I/O           | I/O           | I/O                  |
| P57                 | I/O,               | I/O,          | I/O,          | I/O,                 |
|                     | SGCK2              | SGCK2         | SGCK2         | GCK2                 |
| P58                 | O (M1)             | O (M1)        | O (M1)        | O (M1)               |
| P59                 | GND                | GND           | GND           | GND                  |
| P60                 | I (M0)             | I (M0)        | I (M0)        | I (M0)               |
| P61                 | VCC                | VCC           | VCC           | VCC                  |
| P62                 | I (M2)             | I (M2)        | I (M2)        | I (M2)               |
| P63                 | I/O,<br>PGCK2      | I/O,<br>PGCK2 | I/O,<br>PGCK2 | I/O,<br>GCK3         |
| P64                 | I/O (HDC)          | I/O (HDC)     | I/O (HDC)     | I/O (HDC)            |
| P65                 | I/O                | I/O           | I/O           | I/O                  |
| P66                 | I/O                | I/O           | I/O           | I/O                  |
| P67                 | I/O                | I/O           | I/O           | I/O                  |
| P68                 | I/O (LDC)          | I/O (LDC)     | I/O (LDC)     | I/O (LDC)            |
| P69                 | I/O                | I/O           | I/O           | I/O                  |
| P70                 | I/O                | I/O           | I/O           | I/O                  |
| P71                 | I/O                | I/O           | I/O           | I/O                  |
| P72                 | I/O                | I/O           | I/O           | I/O                  |
| P73                 | I/O                | I/O           | I/O           | I/O                  |
| P74                 | I/O                | I/O           | I/O           | I/O                  |
| P75                 | GND                | GND           | GND           | GND                  |
| P76                 | I/O                | I/O           | I/O           | I/O                  |
| P77                 | I/O                | I/O           | I/O           | I/O                  |
| P78                 | I/O                | I/O           | I/O           | I/O                  |
| P79                 | I/O                | I/O           | I/O           | I/O                  |
| P80                 | VCC                | VCC           | VCC           | VCC                  |
| P81                 | I/O                | I/O           | I/O           | I/O                  |
| P82                 | I/O                | I/O           | I/O           | I/O                  |
| P83                 | N.C.‡              | N.C.‡         | N.C.‡         | GND‡                 |
| P84                 | I/O                | I/O           | I/O           | I/O                  |
| P85                 | I/O                | I/O           | I/O           | I/O                  |

| BG432 Pin | XC4036EX<br>XC4036XL | XC4044EX<br>XC4044XL | XC4052XL        |
|-----------|----------------------|----------------------|-----------------|
| D27       | I/O                  | I/O                  | I/O             |
| D28       | I/O. GCK8 (A15)      | I/O. GCK8 (A15)      | I/O. GCK8 (A15) |
| D29       | I/O. GCK1 (A16)      | I/O. GCK1 (A16)      | I/O. GCK1 (A16) |
| D30       | I/O. TDI             | I/O. TDI             | I/O. TDI        |
| D31       |                      |                      |                 |
| C1        | GND                  | GND                  | GND             |
| C2        |                      |                      |                 |
| C3        |                      |                      |                 |
| C4        |                      |                      |                 |
| C5        | 0,100                | 0,100                | 0,100           |
| C6        | 1/0                  | 1/0                  | 1/0             |
| C7        | 1/0                  | 1/0                  | 1/0             |
| C^/       |                      |                      | 1/O             |
| <u> </u>  | N.C.                 | N.C.                 | N.C.            |
| C10       | 1/0                  | 1/0                  | 1/0             |
| 010       | 1/0                  | 1/0                  | 1/0             |
| 010       | 1/0                  | 1/0                  | 1/0             |
| 012       | 1/0                  | 1/0                  | 1/0             |
| C13       | 1/0                  | 1/0                  | 1/0             |
| C14       | I/O (A4)             | I/O (A4)             | I/O (A4)        |
| C15       | I/O (A21)            | I/O (A21)            | I/O (A21)       |
| C16       | N.C.                 | I/O                  | I/O             |
| C17       | N.C.                 | I/O                  | I/O             |
| C18       | I/O (A19)            | I/O (A19)            | I/O (A19)       |
| C19       | I/O (A11)            | I/O (A11)            | I/O (A11)       |
| C20       | I/O                  | I/O                  | I/O             |
| C21       | I/O                  | I/O                  | I/O             |
| C22       | I/O                  | I/O                  | I/O             |
| C23       | I/O                  | I/O                  | I/O             |
| C24       | I/O                  | I/O                  | I/O             |
| C25       | I/O                  | I/O                  | I/O             |
| C26       | I/O                  | I/O                  | I/O             |
| C27       | I/O                  | I/O                  | I/O             |
| C28       | I/O (A14)            | I/O (A14)            | I/O (A14)       |
| C29       | VCC                  | VCC                  | VCC             |
| C30       | I/O (A17)            | I/O (A17)            | I/O (A17)       |
| C31       | GND                  | GND                  | GND             |
| B1        | GND                  | GND                  | GND             |
| B2        | GND                  | GND                  | GND             |
| B3        | I/O (A0. WS)         | I/O (A0. WS)         | I/O (A0. WS)    |
| B4        | I/O                  | I/O                  | I/O             |
| B5        | I/O                  | I/O                  | I/O             |
| B6        | 1/0                  | 1/0                  | 1/0             |
| B7        | 1/0                  | 1/0                  | 1/0             |
| B8        | NC                   | 1/0                  | ., C            |
| B9        | 1/0                  | 1/0                  | 1/0             |
| B10       | 1/0                  | 1/0                  | 1/0             |
| B10       | 1/0                  | 1/0                  | 1/0             |
| B12       | NC                   | NC                   | 1/0             |
| B12       | 1/0                  | 1/0                  | 1/0             |
| B13       | 1/0                  | 1/0                  | 1/0             |
| D14       |                      |                      |                 |
| D15       | I/O (A20)            | I/O (A20)            | 1/O (A20)       |
| D10       | 1/U (A6)             | 1/U (A6)             | 1/U (A6)        |
| B17       | N.C.                 | 1/0                  | 1/0             |
| B18       | 1/0                  |                      | 1/0             |
| В19       | I/O (A10)            | I/O (A10)            | I/O (A10)       |

| BG432 Pin | XC4036EX<br>XC4036XL | XC4044EX<br>XC4044XL | XC4052XL      |
|-----------|----------------------|----------------------|---------------|
| B20       | I/O                  | I/O                  | I/O           |
| B21       | N.C.                 | N.C.                 | I/O           |
| B22       | I/O                  | I/O                  | I/O           |
| B23       | I/O                  | I/O                  | I/O           |
| B24       | I/O                  | I/O                  | I/O           |
| B25       | N.C.                 | I/O                  | I/O           |
| B26       | I/O (A13)            | I/O (A13)            | I/O (A13)     |
| B27       | I/O                  | I/O                  | I/O           |
| B28       | I/O                  | I/O                  | I/O           |
| B29       | I/O                  | I/O                  | I/O           |
| B30       | GND                  | GND                  | GND           |
| B31       | GND                  | GND                  | GND           |
| A1        | VCC                  | VCC                  | VCC           |
| A2        | GND                  | GND                  | GND           |
| A3        | GND                  | GND                  | GND           |
| A4        | N.C.                 | N.C.                 | I/O           |
| A5        | I/O (CS1, A2)        | I/O (CS1, A2)        | I/O (CS1, A2) |
| A6        | I/O                  | I/O                  | I/O           |
| A7        | GND                  | GND                  | GND           |
| A8        | N.C.                 | I/O                  | I/O           |
| A9        | GND                  | GND                  | GND           |
| A10       | I/O                  | I/O                  | I/O           |
| A11       | VCC                  | VCC                  | VCC           |
| A12       | I/O                  | I/O                  | I/O           |
| A13       | I/O (A5)             | I/O (A5)             | I/O (A5)      |
| A14       | GND                  | GND                  | GND           |
| A15       | N.C.                 | I/O                  | I/O           |
| A16       | I/O (A7)             | I/O (A7)             | I/O (A7)      |
| A17       | I/O (A9)             | I/O (A9)             | I/O (A9)      |
| A18       | GND                  | GND                  | GND           |
| A19       | I/O                  | I/O                  | I/O           |
| A20       | I/O                  | I/O                  | I/O           |
| A21       | VCC                  | VCC                  | VCC           |
| A22       | I/O                  | I/O                  | I/O           |
| A23       | GND                  | GND                  | GND           |
| A24       | I/O                  | I/O                  | I/O           |
| A25       | GND                  | GND                  | GND           |
| A26       | I/O                  | I/O                  | I/O           |
| A27       | I/O                  | I/O                  | I/O           |
| A28       | N.C.                 | N.C.                 | I/O           |
| A29       | GND                  | GND                  | GND           |
| A30       | GND                  | GND                  | GND           |
| A31       | VCC                  | VCC                  | VCC           |

#### 3/26/96

Note: Shaded pins should be taken into account when designing PC boards, in case of future replacement by different devices.

Note: Viewed from the bottom side, the package pins start at the top row and go from the left edge to the right edge. Viewed from the top side, the pins start at the top row and go from the right edge to the left edge.