

#### Welcome to E-XFL.COM

## What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

E·XFL

| Details                    |                                                                                    |
|----------------------------|------------------------------------------------------------------------------------|
| Product Status             | Active                                                                             |
| Core Processor             | C166SV2                                                                            |
| Core Size                  | 16/32-Bit                                                                          |
| Speed                      | 80MHz                                                                              |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI               |
| Peripherals                | I <sup>2</sup> S, POR, PWM, WDT                                                    |
| Number of I/O              | 75                                                                                 |
| Program Memory Size        | 448KB (448K x 8)                                                                   |
| Program Memory Type        | FLASH                                                                              |
| EEPROM Size                | -                                                                                  |
| RAM Size                   | 50K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                          |
| Data Converters            | A/D 16x10b                                                                         |
| Oscillator Type            | Internal                                                                           |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                 |
| Mounting Type              | Surface Mount                                                                      |
| Package / Case             | 100-LQFP Exposed Pad                                                               |
| Supplier Device Package    | PG-LQFP-100-8                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc2361a56f80l34aahxuma1 |
|                            |                                                                                    |

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Summary of Features

# 1.3 Definition of Feature Variants

The XC236xA types are offered with several Flash memory sizes. **Table 3** describes the location of the available memory areas for each Flash memory size.

| Total Flash Size | Flash Area A <sup>1)</sup>                   | Flash Area B                                 | Flash Area C         |
|------------------|----------------------------------------------|----------------------------------------------|----------------------|
| 832 Kbytes       | C0'0000 <sub>H</sub><br>C0'EFFF <sub>H</sub> | C1'0000 <sub>H</sub><br>CC'FFFF <sub>H</sub> | n.a.                 |
| 576 Kbytes       | C0'0000 <sub>H</sub>                         | C1'0000 <sub>H</sub>                         | CC'0000 <sub>H</sub> |
|                  | C0'EFFF <sub>H</sub>                         | C7'FFFF <sub>H</sub>                         | CC'FFFF <sub>H</sub> |
| 448 Kbytes       | C0'0000 <sub>H</sub>                         | C1'0000 <sub>H</sub>                         | CC'0000 <sub>H</sub> |
|                  | C0'EFFF <sub>H</sub>                         | C5'FFFF <sub>H</sub>                         | CC'FFFF <sub>H</sub> |

## Table 3 Flash Memory Allocation

1) The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>).

| Table 4 | Flash Memory    | Module Allocation | (in Kbytes)  |
|---------|-----------------|-------------------|--------------|
|         | i lasti mettorj | module Anocation  | (III KDytes) |

| Total Flash Size | Flash 0 <sup>1)</sup> | Flash 1 | Flash 2 | Flash 3 |
|------------------|-----------------------|---------|---------|---------|
| 832 Kbytes       | 256                   | 256     | 256     | 64      |
| 576 Kbytes       | 256                   | 256     |         | 64      |
| 448 Kbytes       | 256                   | 128     |         | 64      |

1) The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>).

The XC236xA types are offered with different interface options. **Table 5** lists the available channels for each option.

| Total Number      | Available Channels                          |
|-------------------|---------------------------------------------|
| 11 ADC0 channels  | CH0, CH2 CH5, CH8 CH11, CH13, CH15          |
| 4 ADC0 channels   | CH0, CH2, CH3, CH4                          |
| 5 ADC1 channels   | CH0, CH2, CH4, CH5, CH6 (overlay: CH8 CH11) |
| 4 ADC1 channels   | CH0, CH2, CH4, CH5                          |
| 3 CAN nodes       | CAN0, CAN1, CAN2<br>64 message objects      |
| 2 CAN nodes       | CAN0, CAN1<br>64 message objects            |
| 6 serial channels | U0C0, U0C1, U1C0, U1C1, U2C0, U2C1          |

## Table 5 Interface Channel Association



## **General Device Information**

# 2.1 Pin Configuration and Definition

The pins of the XC236xA are described in detail in **Table 6**, which includes all alternate functions. For further explanations please refer to the footnotes at the end of the table. The following figure summarizes all pins, showing their locations on the four sides of the package.



Figure 3 XC236xA Pin Configuration (top view)



# **General Device Information**

| Table 6         Pin Definitions and Functions (cont'd) |                   |       |      |                                                   |  |  |
|--------------------------------------------------------|-------------------|-------|------|---------------------------------------------------|--|--|
| Pin                                                    | Symbol            | Ctrl. | Туре | Function                                          |  |  |
| 18                                                     | P15.5             | I     | In/A | Bit 5 of Port 15, General Purpose Input           |  |  |
|                                                        | ADC1_CH5          | I     | In/A | Analog Input Channel 5 for ADC1                   |  |  |
|                                                        | T6EUDA            | I     | In/A | GPT12E Timer T6 External Up/Down Control<br>Input |  |  |
| 19                                                     | P15.6             | I     | In/A | Bit 6 of Port 15, General Purpose Input           |  |  |
|                                                        | ADC1_CH6          | I     | In/A | Analog Input Channel 6 for ADC1                   |  |  |
| 20                                                     | V <sub>AREF</sub> | -     | PS/A | Reference Voltage for A/D Converters ADC0/1       |  |  |
| 21                                                     | V <sub>AGND</sub> | -     | PS/A | Reference Ground for A/D Converters ADC0/1        |  |  |
| 22                                                     | P5.0              | I     | In/A | Bit 0 of Port 5, General Purpose Input            |  |  |
|                                                        | ADC0_CH0          | I     | In/A | Analog Input Channel 0 for ADC0                   |  |  |
| 23                                                     | P5.2              | I     | In/A | Bit 2 of Port 5, General Purpose Input            |  |  |
|                                                        | ADC0_CH2          | I     | In/A | Analog Input Channel 2 for ADC0                   |  |  |
|                                                        | TDI_A             | I     | In/A | JTAG Test Data Input                              |  |  |
| 24                                                     | P5.3              | I     | In/A | Bit 3 of Port 5, General Purpose Input            |  |  |
|                                                        | ADC0_CH3          | I     | In/A | Analog Input Channel 3 for ADC0                   |  |  |
|                                                        | T3INA             | I     | In/A | GPT12E Timer T3 Count/Gate Input                  |  |  |
| 28                                                     | P5.4              | I     | In/A | Bit 4 of Port 5, General Purpose Input            |  |  |
|                                                        | ADC0_CH4          | I     | In/A | Analog Input Channel 4 for ADC0                   |  |  |
|                                                        | T3EUDA            | I     | In/A | GPT12E Timer T3 External Up/Down Control<br>Input |  |  |
|                                                        | TMS_A             | I     | In/A | JTAG Test Mode Selection Input                    |  |  |
| 29                                                     | P5.5              | I     | In/A | Bit 5 of Port 5, General Purpose Input            |  |  |
|                                                        | ADC0_CH5          | I     | In/A | Analog Input Channel 5 for ADC0                   |  |  |
|                                                        | CCU60_T12<br>HRB  | I     | In/A | External Run Control Input for T12 of CCU60       |  |  |



# XC2361A, XC2363A, XC2364A, XC2365A XC2000 Family / Base Line

## **General Device Information**

| Table | Table 6Pin Definitions and Functions (cont'd) |            |      |                                                |  |  |  |
|-------|-----------------------------------------------|------------|------|------------------------------------------------|--|--|--|
| Pin   | Symbol                                        | Ctrl.      | Туре | Function                                       |  |  |  |
| 73    | P10.7                                         | O0 / I     | St/B | Bit 7 of Port 10, General Purpose Input/Output |  |  |  |
|       | U0C1_DOUT                                     | 01         | St/B | USIC0 Channel 1 Shift Data Output              |  |  |  |
|       | CCU60_COU<br>T63                              | O2         | St/B | CCU60 Channel 3 Output                         |  |  |  |
|       | AD7                                           | OH /<br>IH | St/B | External Bus Interface Address/Data Line 7     |  |  |  |
|       | U0C1_DX0B                                     | I          | St/B | USIC0 Channel 1 Shift Data Input               |  |  |  |
|       | CCU60_CCP<br>OS0A                             | 1          | St/B | CCU60 Position Input 0                         |  |  |  |
|       | T4INB                                         | I          | St/B | GPT12E Timer T4 Count/Gate Input               |  |  |  |
| 74    | P0.7                                          | O0 / I     | St/B | Bit 7 of Port 0, General Purpose Input/Output  |  |  |  |
|       | U1C1_DOUT                                     | 01         | St/B | USIC1 Channel 1 Shift Data Output              |  |  |  |
|       | U1C0_SELO<br>3                                | O2         | St/B | USIC1 Channel 0 Select/Control 3 Output        |  |  |  |
|       | A7                                            | ОН         | St/B | External Bus Interface Address Line 7          |  |  |  |
|       | U1C1_DX0B                                     | I          | St/B | USIC1 Channel 1 Shift Data Input               |  |  |  |
|       | CCU61_CTR<br>APB                              | 1          | St/B | CCU61 Emergency Trap Input                     |  |  |  |
| 78    | P1.0                                          | O0 / I     | St/B | Bit 0 of Port 1, General Purpose Input/Output  |  |  |  |
|       | U1C0_MCLK<br>OUT                              | 01         | St/B | USIC1 Channel 0 Master Clock Output            |  |  |  |
|       | U1C0_SELO<br>4                                | 02         | St/B | USIC1 Channel 0 Select/Control 4 Output        |  |  |  |
|       | A8                                            | ОН         | St/B | External Bus Interface Address Line 8          |  |  |  |
|       | ESR1_3                                        | I          | St/B | ESR1 Trigger Input 3                           |  |  |  |
|       | T6INB                                         | I          | St/B | GPT12E Timer T6 Count/Gate Input               |  |  |  |



# XC2361A, XC2363A, XC2364A, XC2365A XC2000 Family / Base Line

## **Functional Description**



## Figure 7 CCU6 Block Diagram

Timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined. Timer T13 can work in compare mode only. The multi-channel control unit generates output patterns that can be modulated by timer T12 and/or timer T13. The modulation sources can be selected and combined for signal modulation.



## **Functional Description**

# 3.11 Real Time Clock

The Real Time Clock (RTC) module of the XC236xA can be clocked with a clock signal selected from internal sources or external sources (pins).

The RTC basically consists of a chain of divider blocks:

- Selectable 32:1 and 8:1 dividers (on off)
- The reloadable 16-bit timer T14
- The 32-bit RTC timer block (accessible via registers RTCH and RTCL) consisting of: – a reloadable 10-bit timer
  - a reloadable 6-bit timer
  - a reloadable 6-bit timer
  - a reloadable 10-bit timer

All timers count up. Each timer can generate an interrupt request. All requests are combined to a common node request.



# Figure 10 RTC Block Diagram

Note: The registers associated with the RTC are only affected by a power reset.



# **Functional Description**

| Table 11 In | struction Set Summary (cont'd)                                                        |       |  |  |
|-------------|---------------------------------------------------------------------------------------|-------|--|--|
| Mnemonic    | Description                                                                           | Bytes |  |  |
| ROL/ROR     | Rotate left/right direct word GPR                                                     | 2     |  |  |
| ASHR        | Arithmetic (sign bit) shift right direct word GPR                                     | 2     |  |  |
| MOV(B)      | V(B) Move word (byte) data                                                            |       |  |  |
| MOVBS/Z     | Move byte operand to word op. with sign/zero extension                                | 2/4   |  |  |
| JMPA/I/R    | Jump absolute/indirect/relative if condition is met                                   | 4     |  |  |
| JMPS        | Jump absolute to a code segment                                                       | 4     |  |  |
| JB(C)       | Jump relative if direct bit is set (and clear bit)                                    | 4     |  |  |
| JNB(S)      | Jump relative if direct bit is not set (and set bit)                                  | 4     |  |  |
| CALLA/I/R   | Call absolute/indirect/relative subroutine if condition is met                        | 4     |  |  |
| CALLS       | Call absolute subroutine in any code segment                                          | 4     |  |  |
| PCALL       | Push direct word register onto system stack and call absolute subroutine              | 4     |  |  |
| TRAP        | Call interrupt service routine via immediate trap number                              | 2     |  |  |
| PUSH/POP    | Push/pop direct word register onto/from system stack                                  | 2     |  |  |
| SCXT        | Push direct word register onto system stack and update register with word operand     |       |  |  |
| RET(P)      | Return from intra-segment subroutine (and pop direct word register from system stack) | 2     |  |  |
| RETS        | Return from inter-segment subroutine                                                  | 2     |  |  |
| RETI        | Return from interrupt service subroutine                                              | 2     |  |  |
| SBRK        | Software Break                                                                        | 2     |  |  |
| SRST        | Software Reset                                                                        | 4     |  |  |
| IDLE        | Enter Idle Mode                                                                       | 4     |  |  |
| PWRDN       | Unused instruction <sup>1)</sup>                                                      | 4     |  |  |
| SRVWDT      | Service Watchdog Timer                                                                | 4     |  |  |
| DISWDT/ENWD | T Disable/Enable Watchdog Timer                                                       | 4     |  |  |
| EINIT       | End-of-Initialization Register Lock                                                   | 4     |  |  |
| ATOMIC      | Begin ATOMIC sequence                                                                 | 2     |  |  |
| EXTR        | Begin EXTended Register sequence                                                      | 2     |  |  |
| EXTP(R)     | Begin EXTended Page (and Register) sequence                                           | 2/4   |  |  |
| EXTS(R)     | Begin EXTended Segment (and Register) sequence                                        | 2/4   |  |  |

#### . . . ... .... , +, Y) . . .



# 4.2 DC Parameters

These parameters are static or average values that may be exceeded during switching transitions (e.g. output current).

Leakage current is strongly dependent on the operating temperature and the voltage level at the respective pin. The maximum values in the following tables apply under worst case conditions, i.e. maximum temperature and an input level equal to the supply voltage.

The value for the leakage current in an application can be determined by using the respective leakage derating formula (see tables) with values from that application.

The pads of the XC236xA are designed to operate in various driver modes. The DC parameter specifications refer to the pad current limits specified in **Section 4.6.4**.

## Supply Voltage Restrictions

The XC236xA can operate within a wide supply voltage range from 3.0 V to 5.5 V. However, during operation this supply voltage must remain within 10 percent of the selected nominal supply voltage. It cannot vary across the full operating voltage range.

Because of the supply voltage restriction and because electrical behavior depends on the supply voltage, the parameters are specified separately for the upper and the lower voltage range.

During operation, the supply voltages may only change with a maximum speed of dV/dt < 1 V/ms.

During power-on sequences, the supply voltages may only change with a maximum speed of dV/dt < 5 V/ $\mu$ s, i.e. the target supply voltage may be reached earliest after approx. 1  $\mu$ s.

Note: To limit the speed of supply voltage changes, the employment of external buffer capacitors at pins  $V_{DDPA}/V_{DDPB}$  is recommended.



## Pullup/Pulldown Device Behavior

Most pins of the XC236xA feature pullup or pulldown devices. For some special pins these are fixed; for the port pins they can be selected by the application.

The specified current values indicate how to load the respective pin depending on the intended signal level. **Figure 13** shows the current paths.

The shaded resistors shown in the figure may be required to compensate system pull currents that do not match the given limit values.



Figure 13 Pullup/Pulldown Current Definition



## Table 18ADC Parameters (cont'd)

| Parameter                                                  | Symbol                     | Values                                 |                                        |                             | Unit | Note /         |
|------------------------------------------------------------|----------------------------|----------------------------------------|----------------------------------------|-----------------------------|------|----------------|
|                                                            |                            | Min.                                   | Тур.                                   | Max.                        |      | Test Condition |
| Broken wire detection delay against VAGND <sup>2)</sup>    | t <sub>BWG</sub> CC        | -                                      | _                                      | 50                          | 3)   |                |
| Broken wire detection delay against VAREF <sup>2)</sup>    | t <sub>BWR</sub> CC        | -                                      | -                                      | 50                          | 4)   |                |
| Conversion time for 8-bit result <sup>2)</sup>             | t <sub>c8</sub> CC         | (11 + S<br>+ 2 x <i>t</i> <sub>S</sub> | TC) x t <sub>AI</sub><br><sub>YS</sub> | DCI                         |      |                |
| Conversion time for 10-bit result <sup>2)</sup>            | <i>t</i> <sub>c10</sub> CC | (13 + S<br>+ 2 x t <sub>S</sub>        | TC) x t <sub>AI</sub><br><sub>YS</sub> | DCI                         |      |                |
| Total Unadjusted Error                                     | TUE <br>CC                 | -                                      | 1                                      | 2                           | LSB  | 5)             |
| Wakeup time from analog powerdown, fast mode <sup>2)</sup> | t <sub>WAF</sub> CC        | -                                      | _                                      | 4                           | μS   |                |
| Wakeup time from analog powerdown, slow mode <sup>2)</sup> | t <sub>WAS</sub> CC        | -                                      | _                                      | 15                          | μS   |                |
| Analog reference ground                                    | $V_{AGND}$ SR              | V <sub>SS</sub><br>- 0.05              | _                                      | 1.5                         | V    |                |
| Analog input voltage range                                 | $V_{\rm AIN}{ m SR}$       | $V_{AGND}$                             | -                                      | $V_{AREF}$                  | V    | 6)             |
| Analog reference voltage                                   | $V_{AREF}$ SR              | V <sub>AGND</sub><br>+ 1.0             | -                                      | V <sub>DDPA</sub><br>+ 0.05 | V    | 5)             |

 These parameter values cover the complete operating range. Under relaxed operating conditions (room temperature, nominal supply voltage) the typical values can be used for calculation.

2) This parameter includes the sample time (also the additional sample time specified by STC), the time to determine the digital result and the time to load the result register with the conversion result. Values for the basic clock t<sub>ADCI</sub> depend on programming.

- 3) The broken wire detection delay against  $V_{AGND}$  is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 500 µs. Result below 10% (66<sub>H</sub>).
- 4) The broken wire detection delay against V<sub>AREF</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 10 μs. This function is influenced by leakage current, in particular at high temperature. Result above 80% (332<sub>H</sub>).
- 5) TUE is tested at V<sub>AREF</sub> = V<sub>DDPA</sub> = 5.0 V, V<sub>AGND</sub> = 0 V. It is verified by design for all other voltages within the defined voltage range. The specified TUE is valid only if the absolute sum of input overload currents on analog port pins (see I<sub>OV</sub> specification) does not exceed 10 mA, and if V<sub>AREF</sub> and V<sub>AGND</sub> remain stable during the measurement time.
- V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively.



## 4.4 System Parameters

The following parameters specify several aspects which are important when integrating the XC236xA into an application system.

Note: These parameters are not subject to production test but verified by design and/or characterization.

Note: Operating Conditions apply.

| Parameter                                                             | Symbol                 | Values                                  |                 |                                            | Unit | Note /                               |
|-----------------------------------------------------------------------|------------------------|-----------------------------------------|-----------------|--------------------------------------------|------|--------------------------------------|
|                                                                       |                        | Min.                                    | Тур.            | Max.                                       | 1    | Test Condition                       |
| Short-term deviation of internal clock source frequency <sup>1)</sup> | ∆f <sub>INT</sub> CC   | -1                                      | _               | 1                                          | %    | ⊿ <i>T</i> <sub>J</sub> ≤ 10 °C      |
| Internal clock source frequency                                       | $f_{\rm INT}$ CC       | 4.8                                     | 5.0             | 5.2                                        | MHz  |                                      |
| Wakeup clock source                                                   | $f_{\rm WU}$ CC        | 400                                     | -               | 700                                        | kHz  | FREQSEL= 00                          |
| frequency <sup>2)</sup>                                               |                        | 210                                     | -               | 390                                        | kHz  | FREQSEL= 01                          |
|                                                                       |                        | 140                                     | -               | 260                                        | kHz  | FREQSEL= 10                          |
|                                                                       |                        | 110                                     | -               | 200                                        | kHz  | FREQSEL= 11                          |
| Startup time from power-<br>on with code execution<br>from Flash      | t <sub>SPO</sub> CC    | 1.8                                     | 2.2             | 2.7                                        | ms   | $f_{ m WU}$ = 500 kHz                |
| Startup time from stopover mode with code execution from PSRAM        | t <sub>SSO</sub> CC    | 11 /<br>f <sub>WU</sub> <sup>3)</sup>   | _               | 12 /<br>f <sub>WU</sub> <sup>3)</sup>      | μS   |                                      |
| Core voltage (PVC) supervision level                                  | V <sub>PVC</sub> CC    | V <sub>LV</sub><br>- 0.03               | V <sub>LV</sub> | V <sub>LV</sub><br>+ 0.07<br><sub>4)</sub> | V    | 5)                                   |
| Supply watchdog (SWD) supervision level                               | V <sub>SWD</sub><br>CC | V <sub>LV</sub><br>- 0.10 <sup>6)</sup> | $V_{\rm LV}$    | V <sub>LV</sub><br>+ 0.15                  | V    | Lower voltage range <sup>5)</sup>    |
|                                                                       |                        | V <sub>LV</sub><br>- 0.15               | V <sub>LV</sub> | V <sub>LV</sub><br>+ 0.15                  | V    | Upper voltage<br>range <sup>5)</sup> |

## Table 20 Various System Parameters

 The short-term frequency deviation refers to a timeframe of a few hours and is measured relative to the current frequency at the beginning of the respective timeframe. This parameter is useful to determine a time span for re-triggering a LIN synchronization.

 This parameter is tested for the fastest and the slowest selection. The medium selections are not subject to production test - verified by design/characterization



# **Direct Drive**

When direct drive operation is selected (SYSCON0.CLKSEL =  $11_B$ ), the system clock is derived directly from the input clock signal CLKIN1:

 $f_{\text{SYS}} = f_{\text{IN}}$ .

The frequency of  $f_{\text{SYS}}$  is the same as the frequency of  $f_{\text{IN}}$ . In this case the high and low times of  $f_{\text{SYS}}$  are determined by the duty cycle of the input clock  $f_{\text{IN}}$ .

Selecting Bypass Operation from the XTAL1<sup>1)</sup> input and using a divider factor of 1 results in a similar configuration.

## **Prescaler Operation**

When prescaler operation is selected (SYSCON0.CLKSEL =  $10_B$ , PLLCON0.VCOBY =  $1_B$ ), the system clock is derived either from the crystal oscillator (input clock signal XTAL1) or from the internal clock source through the output prescaler K1 (= K1DIV+1):

 $f_{\text{SYS}} = f_{\text{OSC}} / \text{K1}.$ 

If a divider factor of 1 is selected, the frequency of  $f_{\rm SYS}$  equals the frequency of  $f_{\rm OSC}$ . In this case the high and low times of  $f_{\rm SYS}$  are determined by the duty cycle of the input clock  $f_{\rm OSC}$  (external or internal).

The lowest system clock frequency results from selecting the maximum value for the divider factor K1:

 $f_{\rm SYS} = f_{\rm OSC} / 1024.$ 

# 4.6.2.1 Phase Locked Loop (PLL)

When PLL operation is selected (SYSCON0.CLKSEL =  $10_B$ , PLLCON0.VCOBY =  $0_B$ ), the on-chip phase locked loop is enabled and provides the system clock. The PLL multiplies the input frequency by the factor **F** ( $f_{SYS} = f_{IN} \times F$ ).

**F** is calculated from the input divider P (= PDIV+1), the multiplication factor N (= NDIV+1), and the output divider K2 (= K2DIV+1):

 $(F = N / (P \times K2)).$ 

The input clock can be derived either from an external source at XTAL1 or from the onchip clock source.

The PLL circuit synchronizes the system clock to the input clock. This synchronization is performed smoothly so that the system clock frequency does not change abruptly.

Adjustment to the input clock continuously changes the frequency of  $f_{\text{SYS}}$  so that it is locked to  $f_{\text{IN}}$ . The slight variation causes a jitter of  $f_{\text{SYS}}$  which in turn affects the duration of individual TCSs.

<sup>1)</sup> Voltages on XTAL1 must comply to the core supply voltage  $V_{\text{DDIM}}$ .



# 4.6.4 Pad Properties

The output pad drivers of the XC236xA can operate in several user-selectable modes. Strong driver mode allows controlling external components requiring higher currents such as power bridges or LEDs. Reducing the driving power of an output pad reduces electromagnetic emissions (EME). In strong driver mode, selecting a slower edge reduces EME.

The dynamic behavior, i.e. the rise time and fall time, depends on the applied external capacitance that must be charged and discharged. Timing values are given for a capacitance of 20 pF, unless otherwise noted.

In general, the performance of a pad driver depends on the available supply voltage  $V_{\text{DDP}}$ . The following table lists the pad parameters.

- Note: These parameters are not subject to production test but verified by design and/or characterization.
- Note: Operating Conditions apply.



 Table 27 is valid under the following conditions:

 $V_{\text{DDP}} \ge 3.0 \text{ V}; V_{\text{DDPtyp}} = 3.3 \text{ V}; V_{\text{DDP}} \le 4.5 \text{ V}; C_{\text{L}} \ge 20 \text{ pF}; C_{\text{L}} \le 100 \text{ pF};$ 

| Table 27 Standard Pad Parameters for Lower Voltage Range |
|----------------------------------------------------------|
|----------------------------------------------------------|

| Parameter                              | Symbol             | Values |      |                                          | Unit | Note /                        |
|----------------------------------------|--------------------|--------|------|------------------------------------------|------|-------------------------------|
|                                        |                    | Min.   | Тур. | Max.                                     |      | Test Condition                |
| Maximum output driver                  | I <sub>Omax</sub>  | -      | -    | 10                                       | mA   | Strong driver                 |
| current (absolute value) <sup>1)</sup> | CC                 | -      | -    | 2.5                                      | mA   | Medium driver                 |
|                                        |                    | -      | -    | 0.5                                      | mA   | Weak driver                   |
| Nominal output driver                  | I <sub>Onom</sub>  | -      | -    | 2.5                                      | mA   | Strong driver                 |
| current (absolute value)               | CC                 | -      | -    | 1.0                                      | mA   | Medium driver                 |
|                                        |                    | -      | -    | 0.1                                      | mA   | Weak driver                   |
| Rise and Fall times (10% -<br>90%)     | t <sub>RF</sub> CC | -      | -    | 6.2 +<br>0.24 x<br><i>C</i> <sub>L</sub> | ns   | Strong driver;<br>Sharp edge  |
|                                        |                    | -      | -    | 24 +<br>0.3 x<br><i>C</i> L              | ns   | Strong driver;<br>Medium edge |
|                                        |                    | -      | -    | 34 +<br>0.3 x<br>C <sub>L</sub>          | ns   | Strong driver;<br>Slow edge   |
|                                        |                    | _      | -    | 37 +<br>0.65 x<br><i>C</i> <sub>L</sub>  | ns   | Medium driver                 |
|                                        |                    | -      | -    | 500 +<br>2.5 x<br><i>C</i> <sub>L</sub>  | ns   | Weak driver                   |

 The total output current that may be drawn at a given time must be limited to protect the supply rails from damage. For any group of 16 neighboring output pins, the total output current in each direction (ΣI<sub>OL</sub> and Σ-I<sub>OH</sub>) must remain below 50 mA.



## Table 31 EBC External Bus Timing for Lower Voltage Range

| Symbol                    | Values                                                                                                                                          |                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Unit                                                                                                                                                                                                                                      | Note /                                                                                                                                                                                                                                                                                                                       |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                           | Min.                                                                                                                                            | Тур.                                                                                                                                                                                                                                                                                              | Max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                           | Test Condition                                                                                                                                                                                                                                                                                                               |
| <i>t</i> <sub>10</sub> CC | -                                                                                                                                               | 11                                                                                                                                                                                                                                                                                                | 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>11</sub> CC | -                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                | 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>12</sub> CC | -                                                                                                                                               | 11                                                                                                                                                                                                                                                                                                | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>13</sub> CC | _                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| t <sub>14</sub> CC        | -                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                | 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>15</sub> CC | _                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>16</sub> CC | _                                                                                                                                               | 10                                                                                                                                                                                                                                                                                                | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>20</sub> CC | -2                                                                                                                                              | 8                                                                                                                                                                                                                                                                                                 | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>21</sub> CC | -2                                                                                                                                              | 8                                                                                                                                                                                                                                                                                                 | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>23</sub> CC | -3                                                                                                                                              | 8                                                                                                                                                                                                                                                                                                 | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| t <sub>24</sub> CC        | -3                                                                                                                                              | 8                                                                                                                                                                                                                                                                                                 | 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>25</sub> CC | -3                                                                                                                                              | 8                                                                                                                                                                                                                                                                                                 | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>30</sub> SR | 29                                                                                                                                              | 17                                                                                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
| <i>t</i> <sub>31</sub> SR | 0                                                                                                                                               | -9                                                                                                                                                                                                                                                                                                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                              |
|                           | $t_{10} CC$ $t_{11} CC$ $t_{12} CC$ $t_{13} CC$ $t_{14} CC$ $t_{15} CC$ $t_{20} CC$ $t_{21} CC$ $t_{23} CC$ $t_{23} CC$ $t_{25} CC$ $t_{30} SR$ | Min. $t_{10}$ CC       - $t_{11}$ CC       - $t_{12}$ CC       - $t_{12}$ CC       - $t_{13}$ CC       - $t_{13}$ CC       - $t_{14}$ CC       - $t_{15}$ CC       - $t_{16}$ CC       - $t_{20}$ CC       -2 $t_{21}$ CC       -3 $t_{23}$ CC       -3 $t_{25}$ CC       -3 $t_{30}$ SR       29 | Min.         Typ. $t_{10}$ CC         -         11 $t_{11}$ CC         -         10 $t_{12}$ CC         -         10 $t_{12}$ CC         -         11 $t_{12}$ CC         -         10 $t_{12}$ CC         -         10 $t_{13}$ CC         -         10 $t_{14}$ CC         -         10 $t_{15}$ CC         -         10 $t_{16}$ CC         -         10 $t_{20}$ CC         -2         8 $t_{21}$ CC         -2         8 $t_{23}$ CC         -3         8 $t_{25}$ CC         -3         8 $t_{30}$ SR         29         17 | Min.Typ.Max. $t_{10}$ CC-1120 $t_{11}$ CC-1021 $t_{11}$ CC-1022 $t_{12}$ CC-1122 $t_{13}$ CC-1013 $t_{14}$ CC-1013 $t_{15}$ CC-1022 $t_{16}$ CC-1022 $t_{20}$ CC-2810 $t_{21}$ CC-3810 $t_{23}$ CC-3810 $t_{25}$ CC-3810 $t_{30}$ SR2917- | Min.Typ.Max. $t_{10}$ CC-1120ns $t_{10}$ CC-1120ns $t_{11}$ CC-1021ns $t_{12}$ CC-1122ns $t_{12}$ CC-1022ns $t_{13}$ CC-1013ns $t_{14}$ CC-1022ns $t_{14}$ CC-1022ns $t_{16}$ CC-1022ns $t_{16}$ CC-1022ns $t_{20}$ CC-2810ns $t_{20}$ CC-2810ns $t_{21}$ CC-3810ns $t_{23}$ CC-3810ns $t_{25}$ CC-3810ns $t_{30}$ SR2917-ns |

 Read data are latched with the same internal clock edge that triggers the address change and the rising edge of RD. Address changes before the end of RD have no impact on (demultiplexed) read cycles. Read data can change after the rising edge of RD.



# XC2361A, XC2363A, XC2364A, XC2365A XC2000 Family / Base Line

**Electrical Parameters** 



Figure 23 Multiplexed Bus Cycle



# 4.6.5.1 Bus Cycle Control with the READY Input

The duration of an external bus cycle can be controlled by the external circuit using the READY input signal. The polarity of this input signal can be selected.

Synchronous READY permits the shortest possible bus cycle but requires the input signal to be synchronous to the reference signal CLKOUT.

An asynchronous READY signal puts no timing constraints on the input signal but incurs a minimum of one waitstate due to the additional synchronization stage. The minimum duration of an asynchronous READY signal for safe synchronization is one CLKOUT period plus the input setup time.

An active READY signal can be deactivated in response to the trailing (rising) edge of the corresponding command ( $\overline{RD}$  or  $\overline{WR}$ ).

If the next bus cycle is controlled by READY, an active READY signal must be disabled before the first valid sample point in the next bus cycle. This sample point depends on the programmed phases of the next cycle.



# 4.6.6 Synchronous Serial Interface Timing

The following parameters are applicable for a USIC channel operated in SSC mode.

Note: These parameters are not subject to production test but verified by design and/or characterization.

Note: Operating Conditions apply;  $C_L = 20 \text{ pF}$ .

|                                                                         |                   | <b>V V V V</b>                               |      |      |      | - J J -        |  |  |
|-------------------------------------------------------------------------|-------------------|----------------------------------------------|------|------|------|----------------|--|--|
| Parameter                                                               | Symbol            | Values                                       |      |      | Unit | Note /         |  |  |
|                                                                         |                   | Min.                                         | Тур. | Max. | 1    | Test Condition |  |  |
| Slave select output SELO<br>active to first SCLKOUT<br>transmit edge    | t <sub>1</sub> CC | <i>t</i> <sub>SYS</sub><br>- 8 <sup>1)</sup> | -    | -    | ns   |                |  |  |
| Slave select output SELO<br>inactive after last<br>SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub><br>- 6 <sup>1)</sup> | -    | -    | ns   |                |  |  |
| Data output DOUT valid time                                             | t <sub>3</sub> CC | -6                                           | -    | 9    | ns   |                |  |  |
| Receive data input setup time to SCLKOUT receive edge                   | t <sub>4</sub> SR | 31                                           | -    | -    | ns   |                |  |  |
| Data input DX0 hold time<br>from SCLKOUT receive<br>edge                | t <sub>5</sub> SR | -4                                           | -    | -    | ns   |                |  |  |
| 4)  i  -4  i  c                                                         | -                 |                                              |      | -    |      |                |  |  |

# Table 32 USIC SSC Master Mode Timing for Upper Voltage Range

1)  $t_{SYS} = 1 / f_{SYS}$ 

## Table 33 USIC SSC Master Mode Timing for Lower Voltage Range

| Parameter                                                               | Symbol            | Values                                        |      |      | Unit | Note /         |
|-------------------------------------------------------------------------|-------------------|-----------------------------------------------|------|------|------|----------------|
|                                                                         |                   | Min.                                          | Тур. | Max. |      | Test Condition |
| Slave select output SELO<br>active to first SCLKOUT<br>transmit edge    | t <sub>1</sub> CC | <i>t</i> <sub>SYS</sub><br>- 10 <sup>1)</sup> | -    | -    | ns   |                |
| Slave select output SELO<br>inactive after last<br>SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub><br>- 9 <sup>1)</sup>  | -    | -    | ns   |                |
| Data output DOUT valid<br>time                                          | t <sub>3</sub> CC | -7                                            | _    | 11   | ns   |                |



# XC2361A, XC2363A, XC2364A, XC2365A XC2000 Family / Base Line

## **Electrical Parameters**



Figure 28 DAP Timing Host to Device



Figure 29 DAP Timing Device to Host

Note: The transmission timing is determined by the receiving debugger by evaluating the sync-request synchronization pattern telegram.



## Package and Reliability

# 5 Package and Reliability

The XC2000 Family devices use the package type PG-LQFP (Plastic Green - Low Profile Quad Flat Package). The following specifications must be regarded to ensure proper integration of the XC236xA in its target environment.

# 5.1 Packaging

These parameters specify the packaging rather than the silicon.

| Parameter             | Symbol           | Lim  | it Values | Unit | Notes                         |
|-----------------------|------------------|------|-----------|------|-------------------------------|
|                       |                  | Min. | Max.      |      |                               |
| Exposed Pad Dimension | $E x \times E y$ | _    | 6.2 × 6.2 | mm   | -                             |
| Power Dissipation     | $P_{DISS}$       | _    | 1.0       | W    | -                             |
| Thermal resistance    | $R_{\Theta JA}$  | _    | 47        | K/W  | No thermal via <sup>1)</sup>  |
| Junction-Ambient      |                  |      | 29        | K/W  | 4-layer, no pad <sup>2)</sup> |
|                       |                  |      | 23        | K/W  | 4-layer, pad <sup>3)</sup>    |

## Table 40 Package Parameters (PG-LQFP-100-8/-15)

 Device mounted on a 2-layer JEDEC board (according to JESD 51-3) or a 4-layer board without thermal vias; exposed pad not soldered.

 Device mounted on a 4-layer JEDEC board (according to JESD 51-7) with thermal vias; exposed pad not soldered.

 Device mounted on a 4-layer JEDEC board (according to JESD 51-7) with thermal vias; exposed pad soldered to the board.

Note: To improve the EMC behavior, it is recommended to connect the exposed pad to the board ground, independent of the thermal requirements. Board layout examples are given in an application note.

## Package Compatibility Considerations

The XC236xA is a member of the XC2000 Family of microcontrollers. It is also compatible to a certain extent with members of similar families or subfamilies.

Each package is optimized for the device it houses. Therefore, there may be slight differences between packages of the same pin-count but for different device types. In particular, the size of the Exposed Pad (if present) may vary.

If different device types are considered or planned for an application, it must be ensured that the board layout fits all packages under consideration.