



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 18                                                                        |
| Program Memory Size        | 3.5KB (2K x 14)                                                           |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 12x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 20-QFN (4x4)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f687t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## TABLE 1-2: PINOUT DESCRIPTION – PIC16F677

| Name                                                                                   | Function | Input<br>Type        | Output<br>Type                 | Description                                                                                        |
|----------------------------------------------------------------------------------------|----------|----------------------|--------------------------------|----------------------------------------------------------------------------------------------------|
| RA0/AN0/C1IN+/ICSPDAT/<br>ULPWU                                                        | RA0      | TTL                  | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | AN0      | AN                   | —                              | A/D Channel 0 input.                                                                               |
|                                                                                        | C1IN+    | AN                   | —                              | Comparator C1 non-inverting input.                                                                 |
|                                                                                        | ICSPDAT  | ST                   | CMOS                           | ICSP™ Data I/O.                                                                                    |
|                                                                                        | ULPWU    | AN                   | _                              | Ultra Low-Power Wake-up input.                                                                     |
| RA1/AN1/C12IN0-/VREF/<br>ICSPCLK                                                       | RA1      | TTL                  | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | AN1      | AN                   | —                              | A/D Channel 1 input.                                                                               |
|                                                                                        | C12IN0-  | AN                   | —                              | Comparator C1 or C2 inverting input.                                                               |
|                                                                                        | VREF     | AN                   | —                              | External Voltage Reference for A/D.                                                                |
|                                                                                        | ICSPCLK  | ST                   | —                              | ICSP™ clock.                                                                                       |
| RA2/AN2/T0CKI/INT/C1OUT                                                                | RA2      | ST                   | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | AN2      | AN                   | —                              | A/D Channel 2 input.                                                                               |
|                                                                                        | T0CKI    | ST                   | _                              | Timer0 clock input.                                                                                |
|                                                                                        | INT      | ST                   | _                              | External interrupt pin.                                                                            |
|                                                                                        | C10UT    |                      | CMOS                           | Comparator C1 output.                                                                              |
| RA3/MCLR/Vpp                                                                           | RA3      | TTL                  | —                              | General purpose input. Individually controlled interrupt-on-<br>change.                            |
|                                                                                        | MCLR     | ST                   | —                              | Master Clear with internal pull-up.                                                                |
|                                                                                        | Vpp      | ΗV                   | _                              | Programming voltage.                                                                               |
| RA4/AN3/T1G/OSC2/CLKOUT                                                                | RA4      | TTL                  | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | AN3      | AN                   | —                              | A/D Channel 3 input.                                                                               |
|                                                                                        | T1G      | ST                   | —                              | Timer1 gate input.                                                                                 |
|                                                                                        | OSC2     | _                    | XTAL                           | Crystal/Resonator.                                                                                 |
|                                                                                        | CLKOUT   | _                    | CMOS                           | Fosc/4 output.                                                                                     |
| RA5/T1CKI/OSC1/CLKIN                                                                   | RA5      | TTL                  | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | T1CKI    | ST                   | —                              | Timer1 clock input.                                                                                |
|                                                                                        | OSC1     | XTAL                 | _                              | Crystal/Resonator.                                                                                 |
|                                                                                        | CLKIN    | ST                   | —                              | External clock input/RC oscillator connection.                                                     |
| RB4/AN10/SDI/SDA                                                                       | RB4      | TTL                  | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | AN10     | AN                   | _                              | A/D Channel 10 input.                                                                              |
|                                                                                        | SDI      | ST                   | —                              | SPI data input.                                                                                    |
|                                                                                        | SDA      | ST                   | OD                             | I <sup>2</sup> C <sup>™</sup> data input/output.                                                   |
| RB5/AN11                                                                               | RB5      | TTL                  | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | AN11     | AN                   | —                              | A/D Channel 11 input.                                                                              |
| RB6/SCK/SCL                                                                            | RB6      | TTL                  | CMOS                           | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                                                                        | SCK      | ST                   | CMOS                           | SPI clock.                                                                                         |
|                                                                                        | SCL      | ST                   | OD                             | I <sup>2</sup> C™ clock.                                                                           |
| Legend: AN = Analog input or output<br>TTL = TTL compatible input<br>HV = High Voltage |          | CMOS<br>ST=<br>XTAL= | =CMOS of<br>Schmitt<br>Crystal | compatible input or output<br>Trigger input with CMOS levels                                       |

#### TABLE 1-5: PINOUT DESCRIPTION – PIC16F690

| Name                                                                  | Function  | Input<br>Type | Output<br>Type | Description                                                                                         |  |  |
|-----------------------------------------------------------------------|-----------|---------------|----------------|-----------------------------------------------------------------------------------------------------|--|--|
| RA0/AN0/C1IN+/ICSPDAT/<br>ULPWU                                       | RA0       | TTL           | CMOS           | General purpose I/O. Individually controlled interrupt-on-<br>change. Individually enabled pull-up. |  |  |
|                                                                       | AN0       | AN            | —              | A/D Channel 0 input.                                                                                |  |  |
|                                                                       | C1IN+     | AN            | —              | Comparator C1 positive input.                                                                       |  |  |
|                                                                       | ICSPDAT   | TTL           | CMOS           | ICSP™ Data I/O.                                                                                     |  |  |
|                                                                       | ULPWU     | AN            | _              | Ultra Low-Power Wake-up input.                                                                      |  |  |
| RA1/AN1/C12IN0-/VREF/ICSPCLK                                          | RA1       | TTL           | CMOS           | General purpose I/O. Individually controlled interrupt-on-<br>change. Individually enabled pull-up. |  |  |
|                                                                       | AN1       | AN            | —              | A/D Channel 1 input.                                                                                |  |  |
|                                                                       | C12IN0-   | AN            | _              | Comparator C1 or C2 negative input.                                                                 |  |  |
|                                                                       | VREF      | AN            |                | External Voltage Reference for A/D.                                                                 |  |  |
|                                                                       | ICSPCLK   | ST            | —              | ICSP™ clock.                                                                                        |  |  |
| RA2/AN2/T0CKI/INT/C1OUT                                               | RA2       | ST            | CMOS           | General purpose I/O. Individually controlled interrupt-on-<br>change. Individually enabled pull-up. |  |  |
|                                                                       | AN2       | AN            | —              | A/D Channel 2 input.                                                                                |  |  |
|                                                                       | TOCKI     | ST            | —              | Timer0 clock input.                                                                                 |  |  |
|                                                                       | INT       | ST            | —              | External interrupt.                                                                                 |  |  |
|                                                                       | C10UT     | —             | CMOS           | Comparator C1 output.                                                                               |  |  |
| RA3/MCLR/Vpp                                                          | RA3       | TTL           | —              | General purpose input. Individually controlled interrupt-on-<br>change.                             |  |  |
|                                                                       | MCLR      | ST            | —              | Master Clear with internal pull-up.                                                                 |  |  |
|                                                                       | Vpp       | HV            | —              | Programming voltage.                                                                                |  |  |
| RA4/AN3/T1G/OSC2/CLKOUT                                               | RA4       | TTL           | CMOS           | General purpose I/O. Individually controlled interrupt-on-<br>change. Individually enabled pull-up. |  |  |
|                                                                       | AN3       | AN            | _              | A/D Channel 3 input.                                                                                |  |  |
|                                                                       | T1G       | ST            | —              | Timer1 gate input.                                                                                  |  |  |
|                                                                       | OSC2      | _             | XTAL           | Crystal/Resonator.                                                                                  |  |  |
|                                                                       | CLKOUT    |               | CMOS           | Fosc/4 output.                                                                                      |  |  |
| RA5/T1CKI/OSC1/CLKIN                                                  | RA5       | TTL           | CMOS           | General purpose I/O. Individually controlled interrupt-on-<br>change. Individually enabled pull-up. |  |  |
|                                                                       | T1CKI     | ST            | —              | Timer1 clock input.                                                                                 |  |  |
|                                                                       | OSC1      | XTAL          | —              | Crystal/Resonator.                                                                                  |  |  |
|                                                                       | CLKIN     | ST            | —              | External clock input/RC oscillator connection.                                                      |  |  |
| RB4/AN10/SDI/SDA                                                      | RB4       | TTL           | CMOS           | General purpose I/O. Individually controlled interrupt-on-<br>change. Individually enabled pull-up. |  |  |
|                                                                       | AN10      | AN            | _              | A/D Channel 10 input.                                                                               |  |  |
|                                                                       | SDI       | ST            | _              | SPI data input.                                                                                     |  |  |
|                                                                       | SDA       | ST            | OD             | I <sup>2</sup> C <sup>™</sup> data input/output.                                                    |  |  |
| RB5/AN11/RX/DT                                                        | RB5       | TTL           | CMOS           | General purpose I/O. Individually controlled interrupt-on-<br>change. Individually enabled pull-up. |  |  |
|                                                                       | AN11      | AN            | _              | A/D Channel 11 input.                                                                               |  |  |
|                                                                       | RX        | ST            | _              | EUSART asynchronous input.                                                                          |  |  |
|                                                                       | DT        | ST            | CMOS           | EUSART synchronous data.                                                                            |  |  |
| Legend: AN = Analog input of                                          | or output | CMOS=         | CMOS co        | ompatible input or outputOD= Open Drain                                                             |  |  |
| TTL = TTL compatible input ST= Schmitt Trigger input with CMOS levels |           |               |                |                                                                                                     |  |  |

XTAL= Crystal

| R/W-1           | R/W-1                       | R/W-                                                 | 1 I                     | R/W-1       | R/W-1            | R/W-1           | R/W-1           | R/W-1 |  |  |  |
|-----------------|-----------------------------|------------------------------------------------------|-------------------------|-------------|------------------|-----------------|-----------------|-------|--|--|--|
| RABPU           | INTEDG                      | TOCS                                                 | 3                       | TOSE        | PSA              | PS2             | PS1             | PS0   |  |  |  |
| bit 7           |                             |                                                      | -                       |             |                  | ·               |                 | bit 0 |  |  |  |
|                 |                             |                                                      |                         |             |                  |                 |                 |       |  |  |  |
| Legend:         |                             |                                                      |                         |             |                  |                 |                 |       |  |  |  |
| R = Readable    | bit                         | W = Writ                                             | able bit                |             | U = Unimple      | mented bit, rea | d as '0'        |       |  |  |  |
| -n = Value at F | POR                         | '1' = Bit i                                          | s set                   |             | '0' = Bit is cle | eared           | x = Bit is unki | nown  |  |  |  |
|                 |                             |                                                      |                         |             |                  |                 |                 |       |  |  |  |
| bit 7           | RABPU: POF                  | RTA/PORT                                             | B Pull-up               | Enable b    | it               |                 |                 |       |  |  |  |
|                 | 1 = Pull-ups o              | n PORTA                                              | /PORTB a                | are disable | ed               |                 |                 |       |  |  |  |
|                 | 0 = Pull-ups c              | n PORTA                                              | /PORTB a                | are disable | ed by individu   | al WPUAx con    | trol bits       |       |  |  |  |
| bit 6           | INTEDG: Inte                | rrupt Edg                                            | e Select b              | oit         |                  |                 |                 |       |  |  |  |
|                 | 1 = Interrupt of            | on rising e                                          | dge of IN               | T pin       |                  |                 |                 |       |  |  |  |
|                 | 0 = Interrupt o             | on falling e                                         | edge of IN              | IT pin      |                  |                 |                 |       |  |  |  |
| bit 5           | TOCS: TMR0                  | Clock So                                             | urce Sele               | ct bit      |                  |                 |                 |       |  |  |  |
|                 | 1 = Transition on T0CKI pin |                                                      |                         |             |                  |                 |                 |       |  |  |  |
|                 | 0 = Internal in             | struction                                            | on cycle clock (Fosc/4) |             |                  |                 |                 |       |  |  |  |
| bit 4           | TOSE: TMR0                  | Source E                                             | dge Selec               | ct bit      |                  |                 |                 |       |  |  |  |
|                 | 1 = Increment               | Increment on high-to-low transition on T0CKI pin     |                         |             |                  |                 |                 |       |  |  |  |
|                 | 0 = Increment               | 0 = Increment on low-to-high transition on TOCKI pin |                         |             |                  |                 |                 |       |  |  |  |
| bit 3           | PSA: Prescal                | er Assign                                            | ment bit                |             |                  |                 |                 |       |  |  |  |
|                 | 1 = Prescaler               | = Prescaler is assigned to the WDT                   |                         |             |                  |                 |                 |       |  |  |  |
|                 | 0 = Prescaler               | is assign                                            | ed to the               | Timer0 mo   | odule            |                 |                 |       |  |  |  |
| bit 2-0         | <b>PS&lt;2:0&gt;:</b> Pre   | scaler Ra                                            | te Select               | bits        |                  |                 |                 |       |  |  |  |
|                 | BIT                         | VALUE T                                              | IR0 RATE                | WDT RAT     | E                |                 |                 |       |  |  |  |
|                 | 0                           | 00                                                   | 1:2                     | 1:1         |                  |                 |                 |       |  |  |  |
|                 | 0                           | 01                                                   | 1:4                     | 1:2         |                  |                 |                 |       |  |  |  |
|                 | 0                           | 10                                                   | 1:8                     | 1:4         |                  |                 |                 |       |  |  |  |
|                 | 0                           | 11                                                   | 1:16                    | 1:8         |                  |                 |                 |       |  |  |  |
|                 | 1                           | 00                                                   | 1:32                    | 1:16        |                  |                 |                 |       |  |  |  |
|                 | 1                           | 10                                                   | 1:64                    | 1:32        |                  |                 |                 |       |  |  |  |
|                 | 1                           | 11                                                   | 1.120                   | 1:04        |                  |                 |                 |       |  |  |  |
|                 | 1                           | 1 I I                                                | 1.200                   | 1.120       |                  |                 |                 |       |  |  |  |

#### **REGISTER 5-1: OPTION\_REG: OPTION REGISTER**

Note 1: A dedicated 16-bit WDT postscaler is available. See Section 14.5 "Watchdog Timer (WDT)" for more information.

#### TABLE 5-1: SUMMARY OF REGISTERS ASSOCIATED WITH TIMER0

| Name       | Bit 7    | Bit 6                         | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Valu<br>POR, | e on<br>BOR | Valu<br>all o<br>Res | e on<br>other<br>sets |
|------------|----------|-------------------------------|--------|--------|--------|--------|--------|--------|--------------|-------------|----------------------|-----------------------|
| INTCON     | GIE      | PEIE                          | TOIE   | INTE   | RABIE  | TOIF   | INTF   | RABIF  | 0000         | 0000        | 0000                 | 0000                  |
| OPTION_REG | RABPU    | INTEDG                        | TOCS   | T0SE   | PSA    | PS2    | PS1    | PS0    | 1111         | 1111        | 1111                 | 1111                  |
| TMR0       | Timer0 N | Timer0 Module Register xxxx u |        |        |        |        |        |        |              | uuuu        | uuuu                 |                       |
| TRISA      | _        | _                             | TRISA5 | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 11           | 1111        | 11                   | 1111                  |

**Legend:** -= Unimplemented locations, read as '0', u = unchanged, x = unknown. Shaded cells are not used by the Timer0 module.

## 8.0 COMPARATOR MODULE

Comparators are used to interface analog circuits to a digital circuit by comparing two analog voltages and providing a digital indication of their relative magnitudes. The comparators are very useful mixed signal building blocks because they provide analog functionality independent of program execution. The Analog Comparator module includes the following features:

- Independent comparator control
- Programmable input selection
- Comparator output is available internally/externally
- Programmable output polarity
- Interrupt-on-change
- Wake-up from Sleep
- PWM shutdown
- Timer1 gate (count enable)
- Output synchronization to Timer1 clock input
- SR Latch
- Programmable and Fixed Voltage Reference

## Note: Only Comparator C2 can be linked to Timer1.

## 8.1 Comparator Overview

A single comparator is shown in Figure 8-1 along with the relationship between the analog input levels and the digital output. When the analog voltage at VIN+ is less than the analog voltage at VIN-, the output of the comparator is a digital low level. When the analog voltage at VIN+ is greater than the analog voltage at VIN-, the output of the comparator is a digital high level.



## 8.2 Comparator Control

Each comparator has a separate control and Configuration register: CM1CON0 for Comparator C1 and CM2CON0 for Comparator C2. In addition, Comparator C2 has a second control register, CM2CON1, for controlling the interaction with Timer1 and simultaneous reading of both comparator outputs.

The CM1CON0 and CM2CON0 registers (see Registers 8-1 and 8-2, respectively) contain the control and Status bits for the following:

- Enable
- Input selection
- Reference selection
- Output selection
- Output polarity

### 8.2.1 COMPARATOR ENABLE

Setting the CxON bit of the CMxCON0 register enables the comparator for operation. Clearing the CxON bit disables the comparator resulting in minimum current consumption.

#### 8.2.2 COMPARATOR INPUT SELECTION

The CxCH<1:0> bits of the CMxCON0 register direct one of four analog input pins to the comparator inverting input.

| Note: | To us<br>inputs | e CxIN+ and<br>s, the appro | d C12INx- p<br>priate bits n | ins as ai<br>nust be : | nalog<br>set in |
|-------|-----------------|-----------------------------|------------------------------|------------------------|-----------------|
|       | the             | ANSEL                       | register                     | and                    | the             |
|       | corres          | sponding Tl                 | RIS bits mus                 | st also b              | e set           |
|       | to dis          | able the ou                 | tput drivers.                |                        |                 |

## 8.2.3 COMPARATOR REFERENCE SELECTION

Setting the CxR bit of the CMxCON0 register directs an internal voltage reference or an analog input pin to the non-inverting input of the comparator. See **Section 8.9 "Comparator SR Latch"** for more information on the Internal Voltage Reference module.

## 8.2.4 COMPARATOR OUTPUT SELECTION

The output of the comparator can be monitored by reading either the CxOUT bit of the CMxCON0 register or the MCxOUT bit of the CM2CON1 register. In order to make the output available for an external connection, the following conditions must be true:

- CxOE bit of the CMxCON0 register must be set
- · Corresponding TRIS bit must be cleared
- CxON bit of the CMxCON0 register must be set
  - Note 1: The CxOE bit overrides the PORT data latch. Setting the CxON has no impact on the port override.
    - 2: The internal output of the comparator is latched with each instruction cycle. Unless otherwise specified, external outputs are not latched.

#### 8.2.5 COMPARATOR OUTPUT POLARITY

Inverting the output of the comparator is functionally equivalent to swapping the comparator inputs. The polarity of the comparator output can be inverted by setting the CxPOL bit of the CMxCON0 register. Clearing the CxPOL bit results in a non-inverted output.

Table 8-1 shows the output state versus input conditions, including polarity control.

| TABLE 8-1: | COMPARATOR OUTPUT          |  |  |  |  |
|------------|----------------------------|--|--|--|--|
|            | STATE VS. INPUT CONDITIONS |  |  |  |  |

| Input Condition   | CxPOL | CxOUT |
|-------------------|-------|-------|
| CxVIN - > CxVIN + | 0     | 0     |
| CxVIN- < CxVIN+   | 0     | 1     |
| CxVIN - > CxVIN + | 1     | 1     |
| CxVIN- < CxVIN+   | 1     | 0     |

## 8.3 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the Comparator and Voltage Reference Specifications in **Section 17.0 "Electrical Specifications"** for more details.

## 8.5 Operation During Sleep

The comparator, if enabled before entering Sleep mode, remains active during Sleep. The additional current consumed by the comparator is shown separately in the **Section 17.0** "**Electrical Specifications**". If the comparator is not used to wake the device, power consumption can be minimized while in Sleep mode by turning off the comparator. Each comparator is turned off by clearing the CxON bit of the CMxCON0 register.

A change to the comparator output can wake-up the device from Sleep. To enable the comparator to wake the device from Sleep, the CxIE bit of the PIE1 register and the PEIE bit of the INTCON register must be set. The instruction following the Sleep instruction always executes following a wake from Sleep. If the GIE bit of the INTCON register is also set, the device will then execute the Interrupt Service Routine.

## 8.6 Effects of a Reset

A device Reset forces the CMxCON0 and CM2CON1 registers to their Reset states. This forces both comparators and the voltage references to their OFF states.

## **REGISTER 10-4:** EEADRH: EEPROM ADDRESS HIGH BYTE REGISTER<sup>(1)</sup> (CONTINUED)

Note 1: PIC16F685/PIC16F689/PIC16F690 only.

#### REGISTER 10-5: EECON1: EEPROM CONTROL REGISTER

| R/W-x                | U-0                                                                                                                                                          | U-0                                                              | U-0                                      | R/W-x                      | R/W-0            | R/S-0            | R/S-0           |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------|----------------------------|------------------|------------------|-----------------|
| EEPGD <sup>(1)</sup> | —                                                                                                                                                            | —                                                                |                                          | WRERR                      | WREN             | WR               | RD              |
| bit 7                |                                                                                                                                                              |                                                                  |                                          |                            |                  |                  | bit 0           |
|                      |                                                                                                                                                              |                                                                  |                                          |                            |                  |                  |                 |
| Legend:              |                                                                                                                                                              |                                                                  |                                          |                            |                  |                  |                 |
| S = Bit can onl      | y be set                                                                                                                                                     |                                                                  |                                          |                            |                  |                  |                 |
| R = Readable         | bit                                                                                                                                                          | W = Writable b                                                   | bit                                      | U = Unimplen               | nented bit, read | d as '0'         |                 |
| -n = Value at P      | POR                                                                                                                                                          | '1' = Bit is set                                                 |                                          | '0' = Bit is clea          | ared             | x = Bit is unkr  | iown            |
| bit 7                | EEPGD: Prog<br>1 = Accesses<br>0 = Accesses                                                                                                                  | ram/Data EEPI<br>program mem<br>data memory                      | ROM Select<br>ory                        | bit <sup>(1)</sup>         |                  |                  |                 |
| bit 6-4              | Unimplement                                                                                                                                                  | ted: Read as '0                                                  | ,                                        |                            |                  |                  |                 |
| bit 3                | it 3 WRERR: EEPROM Error Flag bit<br>1 = A write operation is prematurely terminated (any MCLR Reset, any WDT Reset during<br>normal operation or BOR Reset) |                                                                  |                                          |                            |                  |                  | ring            |
|                      | 0 = The write                                                                                                                                                | operation com                                                    | pleted                                   |                            |                  |                  |                 |
| bit 2                | WREN: EEPROM Write Enable bit<br>1 = Allows write cycles<br>0 = Inhibits write to the data EEPROM                                                            |                                                                  |                                          |                            |                  |                  |                 |
| bit 1                | WR: Write Co                                                                                                                                                 | ntrol bit                                                        |                                          |                            |                  |                  |                 |
| hit 0                | $\frac{\text{EEPGD} = 1}{\text{This bit is ignormalized}}$ $\frac{\text{EEPGD} = 0}{1 = \text{Initiates a be set, not } 0 = \text{Write cyc}$                | ored<br>write cycle (Th<br>ot cleared, in so<br>le to the data E | e bit is clear<br>ftware.)<br>EPROM is c | ed by hardware<br>complete | once write is c  | omplete. The W   | 'R bit can only |
| <b>ΟΙΤ U</b>         | <ul> <li><b>ND:</b> Read Coll</li> <li>1 = Initiates a software.)</li> <li>0 = Does not</li> </ul>                                                           | ntrol bit<br>a memory read<br>)<br>initiate a memo               | (the RD is                               | cleared in hard            | dware and car    | n only be set, n | ot cleared, in  |

Note 1: PIC16F685/PIC16F689/PIC16F690 only.

#### 10.1.4 READING THE FLASH PROGRAM MEMORY (PIC16F685/PIC16F689/ PIC16F690)

To read a program memory location, the user must write the Least and Most Significant address bits to the EEADR and EEADRH registers, set the EEPGD control bit of the EECON1 register, and then set control bit RD. Once the read control bit is set, the program memory Flash controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF EECON1, RD" instruction to be ignored. The data is available in the very next cycle, in the EEDAT and EEDATH registers; therefore, it can be read as two bytes in the following instructions. EEDAT and EEDATH registers will hold this value until another read or until it is written to by the user.

- Note 1: The two instructions following a program memory read are required to be NOPS. This prevents the user from executing a 2-cycle instruction on the next instruction after the RD bit is set.
  - If the WR bit is set when EEPGD = 1, it will be immediately reset to '0' and no operation will take place.

### EXAMPLE 10-3: FLASH PROGRAM READ

|     | BANKSEL | EEADR              |      | ;                                                        |
|-----|---------|--------------------|------|----------------------------------------------------------|
|     | MOVF    | MS_PROG_EE_ADDR, W |      | ;                                                        |
|     | MOVWF   | EEADRH             |      | ;MS Byte of Program Address to read                      |
|     | MOVF    | LS_PROG_EE_ADDR, W |      | ;                                                        |
|     | MOVWF   | EEADR              |      | ;LS Byte of Program Address to read                      |
|     | BANKSEL | EECON1             | ;    |                                                          |
|     | BSF     | EECON1, EEPGD      |      | ;Point to PROGRAM memory                                 |
| - B | BSF     | EECON1, RD         |      | ;EE Read                                                 |
| enc |         |                    |      |                                                          |
| edr | NOP     |                    |      | ;First instruction after BSF EECON1,RD executes normally |
| ഹയ് |         |                    |      |                                                          |
|     | NOP     |                    |      | ;Any instructions here are ignored as program            |
|     |         |                    |      | ;memory is read in second cycle after BSF EECON1,RD      |
| ;   |         |                    |      |                                                          |
|     | BANKSEL | EEDAT              | ;    |                                                          |
|     | MOVF    | EEDAT, W           |      | ;W = LS Byte of Program Memory                           |
|     | MOVWF   | LOWPMBYTE          |      | ;                                                        |
|     | MOVF    | EEDATH, W          |      | ;W = MS Byte of Program EEDAT                            |
|     | MOVWF   | HIGHPMBYTE         |      | ;                                                        |
|     | BANKSEL | 0x00               | ;Bar | nk 0                                                     |
|     |         |                    |      |                                                          |

## 11.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the CCP module may:

- Toggle the CCP1 output
- Set the CCP1 output
- Clear the CCP1 output
- Generate a Special Event Trigger
- Generate a Software Interrupt

The action on the pin is based on the value of the CCP1M<3:0> control bits of the CCP1CON register.

All Compare modes can generate an interrupt.





Special Event Trigger Will:

- Clear TMR1H and TMR1L registers.
- NOT set interrupt flag bit TMR1IF of the PIR1 register.
- Set the GO/DONE bit to start the ADC conversion.

#### 11.2.1 CCP1 PIN CONFIGURATION

The user must configure the CCP1 pin as an output by clearing the associated TRIS bit.

| Note: | Clearing the CCP1CON register will force    |
|-------|---------------------------------------------|
|       | the CCP1 compare output latch to the        |
|       | default low level. This is not the port I/O |
|       | data latch.                                 |

#### 11.2.2 TIMER1 MODE SELECTION

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode.

#### 11.2.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen (CCP1M<3:0> = 1010), the CCP module does not assert control of the CCP1 pin (see the CCP1CON register).

#### 11.2.4 SPECIAL EVENT TRIGGER

When Special Event Trigger mode is chosen (CCP1M<3:0> = 1011), the CCP module does the following:

- Resets Timer1
- Starts an ADC conversion if ADC is enabled

The CCP module does not assert control of the CCP1 pin in this mode (see the CCP1CON register).

The Special Event Trigger output of the CCP occurs immediately upon a match between the TMR1H, TMR1L register pair and the CCPR1H, CCPR1L register pair. The TMR1H, TMR1L register pair is not reset until the next rising edge of the Timer1 clock. This allows the CCPR1H, CCPR1L register pair to effectively provide a 16-bit programmable period register for Timer1.

- Note 1: The Special Event Trigger from the CCP module does not set interrupt flag bit TMR1IF of the PIR1 register.
  - 2: Removing the match condition by changing the contents of the CCPR1H and CCPR1L register pair, between the clock edge that generates the Special Event Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.

# PIC16F631/677/685/687/689/690



#### FIGURE 11-13: EXAMPLE OF PWM DIRECTION CHANGE AT NEAR 100% DUTY CYCLE

**3:** TOFF is the turn-off delay of power switch QD and its driver.

### 11.4.3 START-UP CONSIDERATIONS

When any PWM mode is used, the application hardware must use the proper external pull-up and/or pull-down resistors on the PWM output pins.

| Note: | When the microcontroller is released from     |
|-------|-----------------------------------------------|
|       | Reset, all of the I/O pins are in the high-   |
|       | impedance state. The external circuits        |
|       | must keep the power switch devices in the     |
|       | OFF state until the microcontroller drives    |
|       | the I/O pins with the proper signal levels or |
|       | activates the PWM output(s).                  |

The CCP1M<1:0> bits of the CCP1CON register allow the user to choose whether the PWM output signals are active-high or active-low for each pair of PWM output pins (P1A/P1C and P1B/P1D). The PWM output polarities must be selected before the PWM pin output drivers are enabled. Changing the polarity configuration while the PWM pin output drivers are enabled is not recommended since it may result in damage to the application circuits.

The P1A, P1B, P1C and P1D output latches may not be in the proper states when the PWM module is initialized. Enabling the PWM pin output drivers at the same time as the Enhanced PWM modes may cause damage to the application circuit. The Enhanced PWM modes must be enabled in the proper Output mode and complete a full PWM cycle before enabling the PWM pin output drivers. The completion of a full PWM cycle is indicated by the TMR2IF bit of the PIR1 register being set as the second PWM period begins.

#### REGISTER 11-2: ECCPAS: ENHANCED CAPTURE/COMPARE/PWM AUTO-SHUTDOWN CONTROL REGISTER

| R/W-0           | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                        | R/W-0                                                               | R/W-0                                          | R/W-0                              | R/W-0  | R/W-0              | R/W-0  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------|------------------------------------|--------|--------------------|--------|
| ECCPASE         | ECCPAS2                                                                                                                                                                                                                                                                                                                                                                                                      | ECCPAS1                                                             | ECCPAS0                                        | PSSAC1                             | PSSAC0 | PSSBD1             | PSSBD0 |
| bit 7           |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                     |                                                |                                    |        |                    | bit 0  |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                     |                                                |                                    |        |                    |        |
| Legend:         |                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                     |                                                |                                    |        |                    |        |
| R = Readable    | bit                                                                                                                                                                                                                                                                                                                                                                                                          | W = Writable bit                                                    |                                                | U = Unimplemented bit, read as '0' |        |                    |        |
| -n = Value at I | POR                                                                                                                                                                                                                                                                                                                                                                                                          | '1' = Bit is set                                                    |                                                | '0' = Bit is cle                   | ared   | x = Bit is unknown |        |
| bit 7           | <b>ECCPASE:</b> ECCP Auto-Shutdown Event Status bit<br>1 = A shutdown event has occurred; ECCP outputs are in shutdown state<br>0 = ECCP outputs are operating                                                                                                                                                                                                                                               |                                                                     |                                                |                                    |        |                    |        |
| bit 6-4         | ECCPAS<2:0>: ECCP Auto-shutdown Source Select bits<br>000 =Auto-Shutdown is disabled<br>001 =Comparator C1 output high<br>010 =Comparator C2 output high <sup>(1)</sup><br>011 =Either Comparators output is high<br>100 =VIL on INT pin<br>101 =VIL on INT pin or Comparator C1 output high<br>110 =VIL on INT pin or Comparator C2 output high<br>111 =VIL on INT pin or either Comparators output is high |                                                                     |                                                |                                    |        |                    |        |
| bit 3-2         | PSSACn: Pins P1A and P1C Shutdown State Control bits<br>00 = Drive pins P1A and P1C to '0'<br>01 = Drive pins P1A and P1C to '1'<br>1x = Pins P1A and P1C tri-state                                                                                                                                                                                                                                          |                                                                     |                                                |                                    |        |                    |        |
| bit 1-0         | <b>PSSBDn:</b> Pin<br>00 = Drive pir<br>01 = Drive pir<br>1x = Pins P1                                                                                                                                                                                                                                                                                                                                       | ns P1B and P1I<br>ns P1B and P1<br>ns P1B and P1<br>B and P1D tri-s | D Shutdown Sta<br>D to '0'<br>D to '1'<br>tate | ate Control bits                   | 5      |                    |        |
| Note 1: If C    | 2SYNC is enal                                                                                                                                                                                                                                                                                                                                                                                                | oled, the shutde                                                    | own will be dela                               | ayed by Timer                      | 1.     |                    |        |

| Note 1: | The auto-shutdown condition is a level-    |
|---------|--------------------------------------------|
|         | based signal, not an edge-based signal.    |
|         | As long as the level is present, the auto- |
|         | shutdown will persist.                     |

- 2: Writing to the ECCPASE bit is disabled while an auto-shutdown condition persists.
- **3:** Once the auto-shutdown condition has been removed and the PWM restarted (either through firmware or auto-restart) the PWM signal will always restart at the beginning of the next PWM period.

#### 12.1.2 EUSART ASYNCHRONOUS RECEIVER

The Asynchronous mode is typically used in RS-232 systems. The receiver block diagram is shown in Figure 12-2. The data is received on the RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all eight or nine bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCREG register.

#### 12.1.2.1 Enabling the Receiver

The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits:

- CREN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the CREN bit of the RCSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART and automatically configures the RX/DT I/O pin as an input. If the RX/DT pin is shared with an analog peripheral the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

| Note: | When the SPEN bit is set the TX/CK I/O         |  |  |  |
|-------|------------------------------------------------|--|--|--|
|       | pin is automatically configured as an          |  |  |  |
|       | output, regardless of the state of the         |  |  |  |
|       | corresponding TRIS bit and whether or          |  |  |  |
|       | not the EUSART transmitter is enabled.         |  |  |  |
|       | The PORT latch is disconnected from the        |  |  |  |
|       | output driver so it is not possible to use the |  |  |  |
|       | TX/CK pin as a general purpose output.         |  |  |  |

#### 12.1.2.2 Receiving Data

The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 12.1.2.4 "Receive Framing Error" for more information on framing errors.

Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCIF interrupt flag bit of the PIR1 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCREG register.

| Note: | If the receive FIFO is overrun, no additional |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|
|       | characters will be received until the overrun |  |  |  |  |
|       | condition is cleared. See Section 12.1.2.5    |  |  |  |  |
|       | "Receive Overrun Error" for more              |  |  |  |  |
|       | information on overrun errors.                |  |  |  |  |

#### 12.1.2.3 Receive Interrupts

The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software.

RCIF interrupts are enabled by setting all of the following bits:

- RCIE interrupt enable bit of the PIE1 register
- PEIE peripheral interrupt enable bit of the INTCON register
- GIE global interrupt enable bit of the INTCON register

The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits.

### 12.1.2.4 Receive Framing Error

Each character in the receive FIFO buffer has a corresponding framing error Status bit. A framing error indicates that a Stop bit was not seen at the expected time. The framing error status is accessed via the FERR bit of the RCSTA register. The FERR bit represents the status of the top unread character in the receive FIFO. Therefore, the FERR bit must be read before reading the RCREG.

The FERR bit is read-only and only applies to the top unread character in the receive FIFO. A framing error (FERR = 1) does not preclude reception of additional characters. It is not necessary to clear the FERR bit. Reading the next character from the FIFO buffer will advance the FIFO to the next character and the next corresponding framing error.

The FERR bit can be forced clear by clearing the SPEN bit of the RCSTA register which resets the EUSART. Clearing the CREN bit of the RCSTA register does not affect the FERR bit. A framing error by itself does not generate an interrupt.

| Note: | If all receive characters in the receive  |
|-------|-------------------------------------------|
|       | FIFO have framing errors, repeated reads  |
|       | of the RCREG will not clear the FERR bit. |

#### 12.1.2.5 Receive Overrun Error

The receive FIFO buffer can hold two characters. An overrun error will be generated If a third character, in its entirety, is received before the FIFO is accessed. When this happens the OERR bit of the RCSTA register is set. The characters already in the FIFO buffer can be read but no additional characters will be received until the error is cleared. The error must be cleared by either clearing the CREN bit of the RCSTA register or by resetting the EUSART by clearing the SPEN bit of the RCSTA register.

#### 12.1.2.6 Receiving 9-bit Characters

The EUSART supports 9-bit character reception. When the RX9 bit of the RCSTA register is set the EUSART will shift nine bits into the RSR for each character received. The RX9D bit of the RCSTA register is the ninth and Most Significant data bit of the top unread character in the receive FIFO. When reading 9-bit data from the receive FIFO buffer, the RX9D data bit must be read before reading the eight Least Significant bits from the RCREG.

#### 12.1.2.7 Address Detection

A special Address Detection mode is available for use when multiple receivers share the same transmission line, such as in RS-485 systems. Address detection is enabled by setting the ADDEN bit of the RCSTA register.

Address detection requires 9-bit character reception. When address detection is enabled, only characters with the ninth data bit set will be transferred to the receive FIFO buffer, thereby setting the RCIF interrupt bit. All other characters will be ignored.

Upon receiving an address character, user software determines if the address matches its own. Upon address match, user software must disable address detection by clearing the ADDEN bit before the next Stop bit occurs. When user software detects the end of the message, determined by the message protocol used, software places the receiver back into the Address Detection mode by setting the ADDEN bit.

| R-0             | R-1                                              | U-0                                 | R/W-0                           | R/W-0                  | U-0                | R/W-0           | R/W-0           |
|-----------------|--------------------------------------------------|-------------------------------------|---------------------------------|------------------------|--------------------|-----------------|-----------------|
| ABDOVF          | RCIDL                                            | —                                   | SCKP                            | BRG16                  |                    | WUE             | ABDEN           |
| bit 7           |                                                  |                                     |                                 |                        |                    |                 | bit 0           |
|                 |                                                  |                                     |                                 |                        |                    |                 |                 |
| Legend:         |                                                  |                                     |                                 |                        |                    |                 |                 |
| R = Readable    | bit                                              | W = Writable                        | bit                             | U = Unimple            | mented bit, read   | l as '0'        |                 |
| -n = Value at F | POR                                              | '1' = Bit is set                    |                                 | '0' = Bit is cle       | eared              | x = Bit is unkr | nown            |
|                 |                                                  |                                     |                                 |                        |                    |                 |                 |
| bit 7           | ABDOVF: Au                                       | to-Baud Detect                      | t Overflow bit                  |                        |                    |                 |                 |
|                 | Asynchronous                                     | <u>s mode</u> :                     | l                               |                        |                    |                 |                 |
|                 | $\perp = Auto-bauco$                             | d timer overnov                     | vea                             |                        |                    |                 |                 |
|                 | Synchronous                                      | mode:                               |                                 |                        |                    |                 |                 |
|                 | Don't care                                       |                                     |                                 |                        |                    |                 |                 |
| bit 6           | RCIDL: Rece                                      | ive Idle Flag bit                   |                                 |                        |                    |                 |                 |
|                 | Asynchronous                                     | <u>s mode</u> :                     |                                 |                        |                    |                 |                 |
|                 | $\perp$ = Receiver<br>0 = Start bit b            | is idie<br>as been receivi          | ed and the re                   | ceiver is receiv       | vina               |                 |                 |
|                 | Synchronous                                      | mode:                               |                                 |                        | g                  |                 |                 |
|                 | Don't care                                       |                                     |                                 |                        |                    |                 |                 |
| bit 5           | Unimplemen                                       | ted: Read as '                      | י'                              |                        |                    |                 |                 |
| bit 4           | SCKP: Synch                                      | ronous Clock F                      | Polarity Selec                  | t bit                  |                    |                 |                 |
|                 | Asynchronous mode:                               |                                     |                                 |                        |                    |                 |                 |
|                 | 1 = Transmit i<br>0 = Transmit i                 | inverted data to<br>non-inverted da | o the RB7/TX/<br>ata to the RB7 | /CK pin<br>7/TX/CK pin |                    |                 |                 |
|                 | <u>Synchronous</u>                               | mode:                               |                                 |                        |                    |                 |                 |
|                 | 1 = Data is closed                               | ocked on rising                     | edge of the                     | clock                  |                    |                 |                 |
| hit 2           | 0 = Data is cit                                  | it Roud Poto G                      | peuge of the                    | CIUCK                  |                    |                 |                 |
| bit 5           | 1 = 16-bit Ba                                    | ud Rate Gener                       | ator is used                    |                        |                    |                 |                 |
|                 | 0 = 8-bit Bau                                    | d Rate Genera                       | tor is used                     |                        |                    |                 |                 |
| bit 2           | Unimplemen                                       | ted: Read as '                      | )'                              |                        |                    |                 |                 |
| bit 1           | WUE: Wake-u                                      | up Enable bit                       |                                 |                        |                    |                 |                 |
|                 | Asynchronous                                     | <u>s mode</u> :                     |                                 |                        |                    |                 |                 |
|                 | 1 = Receiver i                                   | s waiting for a f                   | alling edge. N                  | No character w         | ill be received by | te RCIF will be | e set. WUE will |
|                 | <ul> <li>automatic</li> <li>automatic</li> </ul> | ally clear after                    | RCIF IS Set.                    |                        |                    |                 |                 |
|                 | Synchronous                                      | mode:                               | interity                        |                        |                    |                 |                 |
|                 | Don't care                                       |                                     |                                 |                        |                    |                 |                 |
| bit 0           | ABDEN: Auto                                      | -Baud Detect                        | Enable bit                      |                        |                    |                 |                 |
|                 | Asynchronou:                                     | <u>s mode</u> :                     |                                 |                        |                    |                 |                 |
|                 | 1 = Auto-Bau                                     | Id Detect mode                      | is enabled (                    | clears when au         | ito-baud is comp   | olete)          |                 |
|                 | 0 = Auto-Bau                                     | ia Detect mode<br>mode:             | is disabled                     |                        |                    |                 |                 |
|                 | Don't care                                       |                                     |                                 |                        |                    |                 |                 |

## REGISTER 12-3: BAUDCTL: BAUD RATE CONTROL REGISTER

## 13.3 Enabling SPI I/O

To enable the serial port, SSP Enable bit SSPEN of the SSPCON register must be set. To reset or reconfigure SPI mode, clear the SSPEN bit, re-initialize the SSPCON registers and then set the SSPEN bit. This configures the SDI, SDO, SCK and SS pins as serial port pins. For the pins to behave as the serial port function, some must have their data direction bits (in the TRISB and TRISC registers) appropriately programmed. That is:

- SDI is automatically controlled by the SPI module
- SDO must have TRISC<7> bit cleared
- SCK (Master mode) must have TRISB<6> bit cleared
- SCK (Slave mode) must have TRISB<6> bit set
- SS must have TRISC<6> bit set

Any serial port function that is not desired may be overridden by programming the corresponding data direction (TRISB and TRISC) registers to the opposite value.

## 13.4 Typical Connection

Figure 13-2 shows a typical connection between two microcontrollers. The master controller (Processor 1) initiates the data transfer by sending the SCK signal. Data is shifted out of both shift registers on their programmed clock edge and latched on the opposite edge of the clock. Both processors should be programmed to the same Clock Polarity (CKP), then both controllers would send and receive data at the same time. Whether the data is meaningful (or dummy data) depends on the application software. This leads to three scenarios for data transmission:

- Master sends data Slave sends dummy data
- Master sends data Slave sends data
- Master sends dummy data Slave sends data



#### FIGURE 13-2: SPI MASTER/SLAVE CONNECTION

#### 13.12.4 TRANSMISSION

When the  $R/\overline{W}$  bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The  $\overline{ACK}$  pulse will be sent on the ninth bit, and pin RB6/SCK/SCL is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then, pin RB6/SCK/SCL should be enabled by setting bit CKP (SSPCON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 13-10). An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF must be cleared in software, and the SSPSTAT register is used to determine the status of the byte. Flag bit SSPIF is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the ACK pulse from the master receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not ACK), then the data transfer is complete. When the ACK is latched by the slave, the slave logic is reset (resets SSPSTAT register) and the slave then monitors for another occurrence of the Start bit. If the SDA line was low (ACK), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin RB6/SCK/SCL should be enabled by setting bit CKP.





## 17.0 ELECTRICAL SPECIFICATIONS

## Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                            | 40° to +125°C        |
|-----------------------------------------------------------|----------------------|
| Storage temperature                                       | 65°C to +150°C       |
| Voltage on VDD with respect to Vss                        | 0.3V to +6.5V        |
| Voltage on MCLR with respect to Vss                       | 0.3V to +13.5V       |
| Voltage on all other pins with respect to Vss             | 0.3V to (VDD + 0.3V) |
| Total power dissipation <sup>(1)</sup>                    | 800 mW               |
| Maximum current out of Vss pin                            |                      |
| Maximum current into VDD pin                              | 250 mA               |
| Input clamp current, Iık (VI < 0 or VI > VDD)             | ± 20 mA              |
| Output clamp current, IOK (Vo < 0 or Vo >VDD)             | ± 20 mA              |
| Maximum output current sunk by any I/O pin                | 25 mA                |
| Maximum output current sourced by any I/O pin             | 25 mA                |
| Maximum current sunk by PORTA, PORTB and PORTC (combined) |                      |
| Maximum current sourced PORTA, PORTB and PORTC (combined) |                      |

**Note 1:** Power dissipation is calculated as follows: PDIS = VDD x {IDD -  $\sum$  IOH} +  $\sum$  {(VDD - VOH) x IOH} +  $\sum$ (VOL x IOL).

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note: Voltage spikes below Vss at the MCLR pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100 Ω should be used when applying a "low" level to the MCLR pin, rather than pulling this pin directly to Vss.

| TABLE 17-14: | I <sup>2</sup> C™ BUS I | DATA REQUIREMENTS |
|--------------|-------------------------|-------------------|
|--------------|-------------------------|-------------------|

| Param.<br>No. | Symbol  | Characteristic             |              | Min.       | Max. | Units | Conditions                                  |
|---------------|---------|----------------------------|--------------|------------|------|-------|---------------------------------------------|
| 100*          | Тнідн   | Clock high time            | 100 kHz mode | 4.0        |      | μS    | Device must operate at a minimum of 1.5 MHz |
|               |         |                            | 400 kHz mode | 0.6        |      | μS    | Device must operate at a minimum of 10 MHz  |
|               |         |                            | SSP Module   | 1.5TCY     |      |       |                                             |
| 101*          | TLOW    | Clock low time             | 100 kHz mode | 4.7        |      | μS    | Device must operate at a minimum of 1.5 MHz |
|               |         |                            | 400 kHz mode | 1.3        |      | μS    | Device must operate at a minimum of 10 MHz  |
|               |         |                            | SSP Module   | 1.5Tcy     |      |       |                                             |
| 102*          | TR      | SDA and SCL rise           | 100 kHz mode | —          | 1000 | ns    |                                             |
|               |         | time                       | 400 kHz mode | 20 + 0.1Св | 300  | ns    | CB is specified to be from 10-400 pF        |
| 103*          | TF      | SDA and SCL fall time      | 100 kHz mode | —          | 300  | ns    |                                             |
|               |         |                            | 400 kHz mode | 20 + 0.1Св | 300  | ns    | CB is specified to be from 10-400 pF        |
| 90*           | TSU:STA | Start condition setup time | 100 kHz mode | 4.7        |      | μS    | Only relevant for                           |
|               |         |                            | 400 kHz mode | 0.6        |      | μS    | Repeated Start condition                    |
| 91*           | THD:STA | Start condition hold       | 100 kHz mode | 4.0        | _    | μS    | After this period the first                 |
|               |         | time                       | 400 kHz mode | 0.6        | —    | μS    | clock pulse is generated                    |
| 106*          | THD:DAT | DAT Data input hold time   | 100 kHz mode | 0          | _    | ns    |                                             |
|               |         |                            | 400 kHz mode | 0          | 0.9  | μS    |                                             |
| 107*          | TSU:DAT | U:DAT Data input setup     | 100 kHz mode | 250        | _    | ns    | (Note 2)                                    |
|               |         | time                       | 400 kHz mode | 100        | _    | ns    |                                             |
| 92*           | Tsu:sto | Stop condition             | 100 kHz mode | 4.7        | _    | μS    | -                                           |
|               |         | setup time                 | 400 kHz mode | 0.6        | _    | μS    |                                             |
| 109*          | ΤΑΑ     | Output valid from<br>clock | 100 kHz mode | —          | 3500 | ns    | (Note 1)                                    |
|               |         |                            | 400 kHz mode | —          | _    | ns    |                                             |
| 110*          | TBUF    | Bus free time              | 100 kHz mode | 4.7        | —    | μS    | Time the bus must be free                   |
|               |         |                            | 400 kHz mode | 1.3        |      | μS    | can start                                   |
|               | Св      | Bus capacitive loading     |              | —          | 400  | pF    |                                             |

\* These parameters are characterized but not tested.

**Note 1:** As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of the falling edge of SCL to avoid unintended generation of Start or Stop conditions.

2: A Fast mode (400 kHz) I<sup>2</sup>C bus device can be used in a Standard mode (100 kHz) I<sup>2</sup>C bus system, but the requirement TsU:DAT ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the low period of the SCL signal, it must output the next data bit to the SDA line TR max. + TsU:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I<sup>2</sup>C bus specification), before the SCL line is released.

# PIC16F631/677/685/687/689/690

BOR IPD vs. VDD OVER TEMPERATURE







FIGURE 18-16:

## **19.0 PACKAGING INFORMATION**

## 19.1 Package Marking Information

#### 20-Lead PDIP



20-Lead SOIC (7.50 mm)



#### 20-Lead SSOP



20-Lead QFN



Example

Example



#### Example



Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | In the even<br>be carried<br>characters  | nt the full Microchip part number cannot be marked on one line, it will d over to the next line, thus limiting the number of available s for customer-specific information.                                                                                                                                                                                                    |