



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                         |
| Number of I/O              | 18                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 12x10b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 20-VFQFN Exposed Pad                                                     |
| Supplier Device Package    | 20-QFN (4x4)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f689-e-ml |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Table of Contents

| 1.0   | Device Overview                                                           | 9   |
|-------|---------------------------------------------------------------------------|-----|
| 2.0   | Memory Organization                                                       | 24  |
| 3.0   | Oscillator Module (With Fail-Safe Clock Monitor)                          | 45  |
| 4.0   | I/O Ports                                                                 |     |
| 5.0   | Timer0 Module                                                             | 79  |
| 6.0   | Timer1 Module with Gate Control                                           | 82  |
| 7.0   | Timer2 Module                                                             | 89  |
| 8.0   | Comparator Module                                                         | 91  |
| 9.0   | Analog-to-Digital Converter (ADC) Module                                  |     |
| 10.0  | Data EEPROM and Flash Program Memory Control                              | 117 |
| 11.0  | Enhanced Capture/Compare/PWM Module                                       | 125 |
| 12.0  | Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) | 148 |
| 13.0  | SSP Module Overview                                                       | 175 |
| 14.0  | Special Features of the CPU                                               | 193 |
| 15.0  | Instruction Set Summary                                                   | 212 |
| 16.0  | Development Support                                                       |     |
| 17.0  | Electrical Specifications                                                 |     |
| 18.0  | DC and AC Characteristics Graphs and Tables                               | 258 |
| 19.0  | Packaging Information                                                     | 285 |
| The M | Vicrochip Web Site                                                        | 295 |
|       | omer Change Notification Service                                          |     |
| Custo | omer Support                                                              | 295 |
| Produ | uct Identification System                                                 | 296 |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via Email at **docerrors@microchip.com**. We welcome your feedback.

## Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

• Microchip's Worldwide Web site; http://www.microchip.com

Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

### 2.2.2.5 PIE2 Register

The PIE2 register contains the interrupt enable bits, as shown in Register 2-5.

Note: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.

### REGISTER 2-5: PIE2: PERIPHERAL INTERRUPT ENABLE REGISTER 2

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-------|-------|-------|-----|-----|-----|-------|
| OSFIE | C2IE  | C1IE  | EEIE  | —   | —   | —   | —     |
| bit 7 |       |       |       |     |     |     | bit 0 |

| Legend:         |                                   |                                                                                            |                        |                    |
|-----------------|-----------------------------------|--------------------------------------------------------------------------------------------|------------------------|--------------------|
| R = Readable    | bit                               | W = Writable bit                                                                           | U = Unimplemented bit, | read as '0'        |
| -n = Value at F | POR                               | '1' = Bit is set                                                                           | '0' = Bit is cleared   | x = Bit is unknown |
| bit 7           | 1 = Enables                       | llator Fail Interrupt Enable b<br>oscillator fail interrupt<br>s oscillator fail interrupt | it                     |                    |
| bit 6           | <b>C2IE:</b> Compa<br>1 = Enables | arator C2 Interrupt Enable b<br>Comparator C2 interrupt<br>Comparator C2 interrupt         | it                     |                    |
| bit 5           | 1 = Enables                       | arator C1 Interrupt Enable b<br>Comparator C1 interrupt<br>Comparator C1 interrupt         | it                     |                    |
| bit 4           | 1 = Enables                       | rite Operation Interrupt Enab<br>write operation interrupt<br>write operation interrupt    | le bit                 |                    |
| bit 3-0         | Unimpleme                         | nted: Read as '0'                                                                          |                        |                    |

## 3.5.3 LFINTOSC

The Low-Frequency Internal Oscillator (LFINTOSC) is an uncalibrated 31 kHz internal clock source.

The output of the LFINTOSC connects to a postscaler and multiplexer (see Figure 3-1). Select 31 kHz, via software, using the IRCF<2:0> bits of the OSCCON register. See **Section 3.5.4 "Frequency Select Bits (IRCF)**" for more information. The LFINTOSC is also the frequency for the Power-up Timer (PWRT), Watchdog Timer (WDT) and Fail-Safe Clock Monitor (FSCM).

The LFINTOSC is enabled by selecting 31 kHz (IRCF<2:0> bits of the OSCCON register = 000) as the system clock source (SCS bit of the OSCCON register = 1), or when any of the following are enabled:

- Two-Speed Start-up IESO bit of the Configuration Word register = 1 and IRCF<2:0> bits of the OSCCON register = 000
- Power-up Timer (PWRT)
- Watchdog Timer (WDT)
- Fail-Safe Clock Monitor (FSCM)

The LF Internal Oscillator (LTS) bit of the OSCCON register indicates whether the LFINTOSC is stable or not.

### 3.5.4 FREQUENCY SELECT BITS (IRCF)

The output of the 8 MHz HFINTOSC and 31 kHz LFINTOSC connects to a postscaler and multiplexer (see Figure 3-1). The Internal Oscillator Frequency Select bits IRCF<2:0> of the OSCCON register select the frequency output of the internal oscillators. One of eight frequencies can be selected via software:

- 8 MHz
- 4 MHz (Default after Reset)
- 2 MHz
- 1 MHz
- 500 kHz
- 250 kHz
- 125 kHz
- 31 kHz (LFINTOSC)

| Note: | Following any Reset, the IRCF<2:0> bits  |
|-------|------------------------------------------|
|       | of the OSCCON register are set to '110'  |
|       | and the frequency selection is set to    |
|       | 4 MHz. The user can modify the IRCF bits |
|       | to select a different frequency.         |

## 3.5.5 HFINTOSC AND LFINTOSC CLOCK SWITCH TIMING

When switching between the LFINTOSC and the HFINTOSC, the new oscillator may already be shut down to save power (see Figure 3-6). If this is the case, there is a delay after the IRCF<2:0> bits of the OSCCON register are modified before the frequency selection takes place. The LTS and HTS bits of the OSCCON register will reflect the current active status of the LFINTOSC and HFINTOSC oscillators. The timing of a frequency selection is as follows:

- 1. IRCF<2:0> bits of the OSCCON register are modified.
- 2. If the new clock is shut down, a clock start-up delay is started.
- 3. Clock switch circuitry waits for a falling edge of the current clock.
- 4. CLKOUT is held low and the clock switch circuitry waits for a rising edge in the new clock.
- CLKOUT is now connected with the new clock. LTS and HTS bits of the OSCCON register are updated as required.
- 6. Clock switch is complete.

See Figure 3-1 for more details.

If the internal oscillator speed selected is between 8 MHz and 125 kHz, there is no start-up delay before the new frequency is selected. This is because the old and new frequencies are derived from the HFINTOSC via the postscaler and multiplexer.

Start-up delay specifications are located in the oscillator tables of **Section 17.0** "**Electrical Specifications**".

## 4.2.4 ULTRA LOW-POWER WAKE-UP

The Ultra Low-Power Wake-up (ULPWU) on RA0 allows a slow falling voltage to generate an interrupt-on-change on RA0 without excess current consumption. The mode is selected by setting the ULPWUE bit of the PCON register. This enables a small current sink, which can be used to discharge a capacitor on RA0.

Follow these steps to use this feature:

- a) Charge the capacitor on RA0 by configuring the RA0 pin to output (= 1).
- b) Configure RA0 as an input.
- c) Enable interrupt-on-change for RA0.
- d) Set the ULPWUE bit of the PCON register to begin the capacitor discharge.
- e) Execute a **SLEEP** instruction.

When the voltage on RA0 drops below VIL, an interrupt will be generated which will cause the device to wakeup and execute the next instruction. If the GIE bit of the INTCON register is set, the device will then call the interrupt vector (0004h). See Section 4.4.2 "Interrupton-change" and Section 14.3.3 "PORTA/PORTB Interrupt" for more information.

This feature provides a low-power technique for periodically waking up the device from Sleep. The time-out is dependent on the discharge time of the RC circuit on RA0. See Example 4-2 for initializing the Ultra Low-Power Wake-up module. A series resistor between RA0 and the external capacitor provides overcurrent protection for the RA0/ AN0/C1IN+/ICSPDAT/ULPWU pin and can allow for software calibration of the time-out (see Figure 4-1). A timer can be used to measure the charge time and discharge time of the capacitor. The charge time can then be adjusted to provide the desired interrupt delay. This technique will compensate for the affects of temperature, voltage and component accuracy. The Ultra Low-Power Wake-up peripheral can also be configured as a simple Programmable Low-Voltage Detect or temperature sensor.

Note: For more information, refer to Application Note AN879, "Using the Microchip Ultra Low-Power Wake-up Module" (DS00879).

### EXAMPLE 4-2: ULTRA LOW-POWER WAKE-UP INITIALIZATION

| BCF   | STATUS, RPO | ;Bank 0             |
|-------|-------------|---------------------|
| BCF   | STATUS, RP1 | ;                   |
| BSF   | porta,0     | ;Set RA0 data latch |
| BSF   | STATUS, RP1 | ;Bank 2             |
| BCF   | ANSEL,0     | ;RAO to digital I/O |
| BSF   | STATUS, RPO | ;Bank 1             |
| BCF   | STATUS, RP1 | ;                   |
| BCF   | TRISA,0     | ;Output high to     |
| CALL  | CapDelay    | ;charge capacitor   |
| BSF   | PCON,ULPWUE | ;Enable ULP Wake-up |
| BSF   | IOCA,0      | ;Select RA0 IOC     |
| BSF   | TRISA,0     | ;RAO to input       |
| MOVLW | B'10001000' | ;Enable interrupt   |
| MOVWF | INTCON      | ;and clear flag     |
| BCF   | STATUS, RPO | ;Bank 0             |
| SLEEP |             | ;Wait for IOC       |
| NOP   |             | ;                   |
|       |             |                     |

### 4.4.3.3 RB6/SCK/SCL

Figure 4-9 shows the diagram for this pin. The RB6/ SCK/SCL<sup>(1)</sup> pin is configurable to function as one of the following:

- a general purpose I/O
- a SPI clock
- an l<sup>2</sup>C<sup>™</sup> clock

| Note 1: | SCK                            | and | SCL | are | available | on |  |  |
|---------|--------------------------------|-----|-----|-----|-----------|----|--|--|
|         | PIC16F677/PIC16F687/PIC16F689/ |     |     |     |           |    |  |  |
|         | PIC16F690 only.                |     |     |     |           |    |  |  |

#### FIGURE 4-9:

## **BLOCK DIAGRAM OF RB6**



## 4.5.7 RC6/AN8/SS

The RC6/AN8/ $\overline{SS}^{(1,2)}$  is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC (except PIC16F631)
- a slave select input

| Note 1: | SS is available on PIC16F687/PIC16F689/ |
|---------|-----------------------------------------|
|         | PIC16F690 only.                         |

2: AN8 is not implemented on PIC16F631.

## FIGURE 4-15: BLOCK DIAGRAM OF RC6



## 4.5.8 RC7/AN9/SDO

The RC7/AN9/SDO $^{(1,2)}$  is configurable to function as one of the following:

- a general purpose I/O
- an analog input for the ADC (except PIC16F631)
- a serial data output



2: AN9 is not implemented on PIC16F631.

### FIGURE 4-16: BLOCK DIAGRAM OF RC7



## EXAMPLE 9-1: A/D CONVERSION

;This code block configures the ADC ; for polling, Vdd reference, Frc clock ;and AN0 input. ; ;Conversion start & polling for completion ; are included. BANKSELADCON1; MOVLWB'01110000'; ADC Frc clock MOVWFADCON1; BANKSELTRISA; BSF TRISA,0;Set RA0 to input BANKSELANSEL; BSF ANSEL, 0; Set RA0 to analog BANKSELADCON0; MOVLWB'10000001';Right justify, MOVWFADCON0; Vdd Vref, AN0, On CALLSampleTime;Acquisiton delay BSF ADCON0,GO;Start conversion BTFSCADCON0,GO;Is conversion done? GOTO\$-1;No, test again BANKSELADRESH; MOVFADRESH, W; Read upper 2 bits MOVWFRESULTHI; store in GPR space BANKSELADRESL; MOVFADRESL,W;Read lower 8 bits MOVWFRESULTLO; Store in GPR space

### 9.2.7 ADC REGISTER DEFINITIONS

The following registers are used to control the operation of the ADC.

|                             | Table 0-1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                             | Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q       Q |
| Flash ADDR                  | PC PC + 1 VEEADRH,EEADR PC + 3 PC + 4 PC + 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Flash Data                  | INSTR (PC) INSTR (PC + 1) EEDATH,EEDAT INSTR (PC + 3) INSTR (PC + 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                             | INSTR(PC - 1)       BSF EECON1,RD       INSTR(PC + 1)       Forced NOP       INSTR(PC + 3)       INSTR(PC + 4)         executed here       executed here       executed here       executed here       executed here                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RD bit                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| EEDATH<br>EEDAT<br>Register |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| EERHLT                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## FIGURE 10-1: FLASH PROGRAM MEMORY READ CYCLE EXECUTION

## FIGURE 11-6: EXAMPLE PWM (ENHANCED MODE) OUTPUT RELATIONSHIPS (ACTIVE-HIGH STATE)

| P1M< |                           | Signal                    | 0  | Width               | Period ——            |          |
|------|---------------------------|---------------------------|----|---------------------|----------------------|----------|
| 00   | (Single Output)           | P1A Modulated             |    | elay <sup>(1)</sup> | Delay <sup>(1)</sup> |          |
|      |                           | P1A Modulated             |    |                     |                      |          |
| 10   | (Half-Bridge)             | P1B Modulated             |    |                     |                      |          |
|      |                           | P1A Active                |    |                     |                      |          |
| 01   | (Full-Bridge,<br>Forward) | P1B Inactive              |    |                     | 1<br>1<br>1          |          |
| 01   |                           | P1C Inactive              | _  |                     | <br> <br>            |          |
|      |                           | P1D Modulated             | =́ |                     |                      |          |
|      |                           | P1A Inactive              | :  |                     | 1<br>1<br>1          | <u> </u> |
| 11   | (Full-Bridge,             | P1B Modulated             | =́ |                     |                      |          |
|      | Reverse)                  | P1C Active                |    |                     |                      | <br>     |
|      |                           | P1D Inactive -            | :  |                     | 1<br>1<br>1          | <u> </u> |
|      | ionships:                 | c * (PR2 + 1) * (TMR2 Pre |    |                     | ı                    |          |

Note 1: Dead-band delay is programmed using the PWM1CON register (Section 11.4.6 "Programmable Dead-Band Delay mode").

### 11.4.6 PROGRAMMABLE DEAD-BAND DELAY MODE

In Half-Bridge applications where all power switches are modulated at the PWM frequency, the power switches normally require more time to turn off than to turn on. If both the upper and lower power switches are switched at the same time (one turned on, and the other turned off), both switches may be on for a short period of time until one switch completely turns off. During this brief interval, a very high current (*shoot-through current*) will flow through both power switches, shorting the bridge supply. To avoid this potentially destructive shoot-through current from flowing during switching, turning on either of the power switches is normally delayed to allow the other switch to completely turn off.

In Half-Bridge mode, a digitally programmable deadband delay is available to avoid shoot-through current from destroying the bridge power switches. The delay occurs at the signal transition from the non-active state to the active state. See Figure 11-8 for illustration. The lower seven bits of the associated PWM1CON register (Register 11-3) sets the delay period in terms of microcontroller instruction cycles (TcY or 4 Tosc).

### FIGURE 11-17: EXAMPLE OF HALF-BRIDGE PWM OUTPUT



## FIGURE 11-18: EXAMPLE OF HALF-BRIDGE APPLICATIONS



## 11.4.7.1 Steering Synchronization

The STRSYNC bit of the PSTRCON register gives the user two selections of when the steering event will happen. When the STRSYNC bit is '0', the steering event will happen at the end of the instruction that writes to the PSTRCON register. In this case, the output signal at the P1<D:A> pins may be an incomplete PWM waveform. This operation is useful when the user firmware needs to immediately remove a PWM signal from the pin.

When the STRSYNC bit is '1', the effective steering update will happen at the beginning of the next PWM period. In this case, steering on/off the PWM output will always produce a complete PWM waveform. Figures 11-20 and 11-21 illustrate the timing diagrams of the PWM steering depending on the STRSYNC setting.

## FIGURE 11-20: EXAMPLE OF STEERING EVENT AT END OF INSTRUCTION (STRSYNC = 0)



### FIGURE 11-21: EXAMPLE OF STEERING EVENT AT BEGINNING OF INSTRUCTION (STRSYNC = 1)



## 12.1 EUSART Asynchronous Mode

The EUSART transmits and receives data using the standard non-return-to-zero (NRZ) format. NRZ is implemented with two levels: a VOH mark state which represents a '1' data bit, and a VOL space state which represents a '0' data bit. NRZ refers to the fact that consecutively transmitted data bits of the same value stay at the output level of that bit without returning to a neutral level between each bit transmission. An NRZ transmission port idles in the mark state. Each character transmission consists of one Start bit followed by eight or nine data bits and is always terminated by one or more Stop bits. The Start bit is always a space and the Stop bits are always marks. The most common data format is 8 bits. Each transmitted bit persists for a period of 1/(Baud Rate). An on-chip dedicated 8-bit/16-bit Baud Rate Generator is used to derive standard baud rate frequencies from the system oscillator. See Table 12-5 for examples of baud rate configurations.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent, but share the same data format and baud rate. Parity is not supported by the hardware, but can be implemented in software and stored as the ninth data bit.

#### 12.1.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 12-1. The heart of the transmitter is the serial Transmit Shift Register (TSR), which is not directly accessible by software. The TSR obtains its data from the transmit buffer, which is the TXREG register.

#### 12.1.1.1 Enabling the Transmitter

The EUSART transmitter is enabled for asynchronous operations by configuring the following three control bits:

- TXEN = 1
- SYNC = 0
- SPEN = 1

All other EUSART control bits are assumed to be in their default state.

Setting the TXEN bit of the TXSTA register enables the transmitter circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART and automatically configures the TX/CK I/O pin as an output. If the TX/CK pin is shared with an analog peripheral the analog I/O function must be disabled by clearing the corresponding ANSEL bit.

- Note 1: When the SPEN bit is set the RX/DT I/O pin is automatically configured as an input, regardless of the state of the corresponding TRIS bit and whether or not the EUSART receiver is enabled. The RX/DT pin data can be read via a normal PORT read but PORT latch data output is precluded.
  - 2: The TXIF transmitter interrupt flag is set when the TXEN enable bit is set.

### 12.1.1.2 Transmitting Data

A transmission is initiated by writing a character to the TXREG register. If this is the first character, or the previous character has been completely flushed from the TSR, the data in the TXREG is immediately transferred to the TSR register. If the TSR still contains all or part of a previous character, the new character data is held in the TXREG until the Stop bit of the previous character has been transmitted. The pending character in the TXREG is then transferred to the TSR in one TCY immediately following the Stop bit sequence commences immediately following the transfer of the data to the TSR from the TXREG.

#### 12.1.1.3 Transmit Interrupt Flag

The TXIF interrupt flag bit of the PIR1 register is set whenever the EUSART transmitter is enabled and no character is being held for transmission in the TXREG. In other words, the TXIF bit is only clear when the TSR is busy with a character and a new character has been queued for transmission in the TXREG. The TXIF flag bit is not cleared immediately upon writing TXREG. TXIF becomes valid in the second instruction cycle following the write execution. Polling TXIF immediately following the TXREG write will return invalid results. The TXIF bit is read-only, it cannot be set or cleared by software.

The TXIF interrupt can be enabled by setting the TXIE interrupt enable bit of the PIE1 register. However, the TXIF flag bit will be set whenever the TXREG is empty, regardless of the state of TXIE enable bit.

To use interrupts when transmitting data, set the TXIE bit only when there is more data to send. Clear the TXIE interrupt enable bit upon writing the last character of the transmission to the TXREG.

## 12.3.2 AUTO-WAKE-UP ON BREAK

During Sleep mode, all clocks to the EUSART are suspended. Because of this, the Baud Rate Generator is inactive and a proper character reception cannot be performed. The Auto-Wake-up feature allows the controller to wake-up due to activity on the RX/DT line. This feature is available only in Asynchronous mode.

The Auto-Wake-up feature is enabled by setting the WUE bit of the BAUDCTL register. Once set, the normal receive sequence on RX/DT is disabled, and the EUSART remains in an Idle state, monitoring for a wake-up event independent of the CPU mode. A wake-up event consists of a high-to-low transition on the RX/DT line. (This coincides with the start of a Sync Break or a wake-up signal character for the LIN protocol.)

The EUSART module generates an RCIF interrupt coincident with the wake-up event. The interrupt is generated synchronously to the Q clocks in normal CPU operating modes (Figure 12-7), and asynchronously if the device is in Sleep mode (Figure 12-8). The interrupt condition is cleared by reading the RCREG register.

The WUE bit is automatically cleared by the low-to-high transition on the RX line at the end of the Break. This signals to the user that the Break event is over. At this point, the EUSART module is in Idle mode waiting to receive the next character.

#### 12.3.2.1 Special Considerations

#### Break Character

To avoid character errors or character fragments during a wake-up event, the wake-up character must be all zeros.

When the wake-up is enabled the function works independent of the low time on the data stream. If the WUE bit is set and a valid non-zero character is received, the low time from the Start bit to the first rising edge will be interpreted as the wake-up event. The remaining bits in the character will be received as a fragmented character and subsequent characters can result in framing or overrun errors.

Therefore, the initial character in the transmission must be all '0's. This must be ten or more bit times, 13-bit times recommended for LIN bus, or any number of bit times for standard RS-232 devices.

#### Oscillator Startup Time

Oscillator start-up time must be considered, especially in applications using oscillators with longer start-up intervals (i.e., LP, XT or HS/PLL mode). The Sync Break (or wake-up signal) character must be of sufficient length, and be followed by a sufficient interval, to allow enough time for the selected oscillator to start and provide proper initialization of the EUSART.

#### WUE Bit

The wake-up event causes a receive interrupt by setting the RCIF bit. The WUE bit is cleared in hardware by a rising edge on RX/DT. The interrupt condition is then cleared in software by reading the RCREG register and discarding its contents.

To ensure that no actual data is lost, check the RCIDL bit to verify that a receive operation is not in process before setting the WUE bit. If a receive operation is not occurring, the WUE bit may then be set just prior to entering the Sleep mode.

## FIGURE 12-7: AUTO-WAKE-UP BIT (WUE) TIMING DURING NORMAL OPERATION

| 0400      | nininin     | punuhuhu  | pinnin. | 9.1        | n na na shi       | uhuhu         | ЪĮ,          | ununun. | punun.                                   | nupunun              | 1. N.    | punununy | րարարա      |
|-----------|-------------|-----------|---------|------------|-------------------|---------------|--------------|---------|------------------------------------------|----------------------|----------|----------|-------------|
|           | BR set by p | 98 ·····  | s<br>   | :          | ;                 | :<br>         | ;            |         | :                                        | ;<br>; ;             | :<br>    |          | Osaced      |
| 9863 b8   |             |           | **<br>5 | 1          |                   | 5<br>5        |              |         | -                                        |                      |          | ×        |             |
| 8X3211338 |             | :<br>;    | ;<br>;; | :<br>      | :<br>annaannain   | Herene        | 2<br>5       |         | 1<br>1                                   | , :<br>.aaaaaaaaaaaa | di Santa | ·        |             |
|           |             |           | :<br>:  | : ?<br>: ? | 444444444444<br>: | 969ilite.<br> | анта<br>29 с |         | ¢                                        | yaagaaaaaaa<br>t     |          | :        |             |
| 8081      |             |           | ·       | · /        |                   |               |              | ·····   |                                          | t                    |          |          |             |
|           |             |           | :<br>:  | ÷          |                   |               | ÷            |         | pares dos                                | ાંગ ફેલ્લ્સ શેલ્થ    | C C (    | KCREG)   |             |
| 377       |             | UNUUUUUUU | MAMAMA  | Ille       | UMANNANNA         | MAANAA        | MA           |         | HAANAAN AN | CANTAN MAN           | aan      |          | UNICH MANDA |

## 13.8 Sleep Operation

In Master mode, all module clocks are halted and the transmission/reception will remain in that state until the device wakes from Sleep. After the device returns to Normal mode, the module will continue to transmit/ receive data.

In Slave mode, the SPI Transmit/Receive Shift register operates asynchronously to the device. This allows the device to be placed in Sleep mode and data to be shifted into the SPI Transmit/Receive Shift register. When all eight bits have been received, the SSP interrupt flag bit will be set and if enabled, will wake the device from Sleep.

## 13.9 Effects of a Reset

A Reset disables the SSP module and terminates the current transfer.

## 13.10 Bus Mode Compatibility

Table 13-1 shows the compatibility between the standard SPI modes and the states of the CKP and CKE control bits.

TABLE 13-1: SPI BUS MODES

| Standard SPI Mode | Control E | Bits State |
|-------------------|-----------|------------|
| Terminology       | СКР       | CKE        |
| 0,0               | 0         | 1          |
| 0,1               | 0         | 0          |
| 1,0               | 1         | 1          |
| 1,1               | 1         | 0          |

There is also a SMP bit which controls when the data is sampled.

| Address               | Name    | Bit 7     | Bit 6         | Bit 5       | Bit 4        | Bit 3        | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|-----------------------|---------|-----------|---------------|-------------|--------------|--------------|--------|--------|--------|-------------------------|---------------------------------|
| 0Bh/8Bh/<br>10Bh/18Bh | INTCON  | GIE       | PEIE          | TOIE        | INTE         | RABIE        | TOIF   | INTF   | RABIF  | 0000 000x               | 0000 000x                       |
| 0Ch                   | PIR1    | —         | ADIF          | RCIF        | TXIF         | SSPIF        | CCP1IF | TMR2IF | TMR1IF | -000 0000               | -000 0000                       |
| 13h                   | SSPBUF  | Synchrono | ous Serial Po | ort Receive | Buffer/Trans | smit Registe | r      |        |        | xxxx xxxx               | uuuu uuuu                       |
| 14h                   | SSPCON  | WCOL      | SSPOV         | SSPEN       | CKP          | SSPM3        | SSPM2  | SSPM1  | SSPM0  | 0000 0000               | 0000 0000                       |
| 86h/186h              | TRISB   | TRISB7    | TRISB6        | TRISB5      | TRISB4       | _            | _      | _      | _      | 1111                    | 1111                            |
| 87h/187h              | TRISC   | TRISC7    | TRISC6        | TRISC5      | TRISC4       | TRISC3       | TRISC2 | TRISC1 | TRISC0 | 1111 1111               | 1111 1111                       |
| 8Ch                   | PIE1    | —         | ADIE          | RCIE        | TXIE         | SSPIE        | CCP1IE | TMR2IE | TMR1IE | -000 0000               | -000 0000                       |
| 94h                   | SSPSTAT | SMP       | CKE           | D/A         | Р            | S            | R/W    | UA     | BF     | 0000 0000               | 0000 0000                       |

 TABLE 13-2:
 REGISTERS ASSOCIATED WITH SPI OPERATION<sup>(1)</sup>

Legend: x = unknown, u = unchanged, - = unimplemented, read as '0'. Shaded cells are not used by the SSP in SPI mode. Note 1: PIC16F677/PIC16F687/PIC16F689/PIC16F690 only.



## FIGURE 14-5: TIME-OUT SEQUENCE ON POWER-UP (DELAYED MCLR): CASE 2



### FIGURE 14-6: TIME-OUT SEQUENCE ON POWER-UP (MCLR WITH VDD)



© 2005-2015 Microchip Technology Inc.

| Register              | Address  | Power-on Reset | MCLR Reset<br>WDT Reset (Continued)<br>Brown-out Reset <sup>(1)</sup> | Wake-up from Sleep<br>through Interrupt<br>Wake-up from Sleep<br>through WDT Time-out |  |  |
|-----------------------|----------|----------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|
| TRISB                 | 86h/186h | 1111           | 1111                                                                  | uuuu                                                                                  |  |  |
| TRISC                 | 87h/187h | 1111 1111      | 1111 1111                                                             | uuuu uuuu                                                                             |  |  |
| PIE1                  | 8Ch      | -000 0000      | -000 0000                                                             | -uuu uuuu                                                                             |  |  |
| PIE2                  | 8Dh      | 0000           | 0000                                                                  | uuuu uuuu                                                                             |  |  |
| PCON                  | 8Eh      | 010x           | 0uuq <sup>1, 5)</sup>                                                 | uuuu                                                                                  |  |  |
| OSCCON                | 8Fh      | -110 q000      | -110 q000                                                             | -uuu uuuu                                                                             |  |  |
| OSCTUNE               | 90h      | 0 0000         | u uuuu                                                                | u uuuu                                                                                |  |  |
| PR2                   | 92h      | 1111 1111      | 1111 1111                                                             | uuuu uuuu                                                                             |  |  |
| SSPADD                | 93h      | 0000 0000      | 1111 1111                                                             | uuuu uuuu                                                                             |  |  |
| SSPMSK <sup>(6)</sup> | 93h      |                | 1111 1111                                                             | uuuu uuuu                                                                             |  |  |
| SSPSTAT               | 94h      | 0000 0000      | 1111 1111                                                             | uuuu uuuu                                                                             |  |  |
| WPUA                  | 95h      | 11 -111        | 11 -111                                                               | uuuu uuuu                                                                             |  |  |
| IOCA                  | 96h      | 00 0000        | 00 0000                                                               | uu uuuu                                                                               |  |  |
| WDTCON                | 97h      | 0 1000         | 0 1000                                                                | u uuuu                                                                                |  |  |
| TXSTA                 | 98h      | 0000 0010      | 0000 0010                                                             | uuuu uuuu                                                                             |  |  |
| SPBRG                 | 99h      | 0000 0000      | 0000 0000                                                             | uuuu uuuu                                                                             |  |  |
| SPBRGH                | 9Ah      | 0000 0000      | 0000 0000                                                             | սսսս սսսս                                                                             |  |  |
| BAUDCTL               | 9Bh      | 01-0 0-00      | 01-0 0-00                                                             | uu-u u-uu                                                                             |  |  |
| ADRESL                | 9Eh      | xxxx xxxx      | uuuu uuuu                                                             | uuuu uuuu                                                                             |  |  |
| ADCON1                | 9Fh      | -000           | -000                                                                  | -uuu                                                                                  |  |  |
| EEDAT                 | 10Ch     | 0000 0000      | 0000 0000                                                             | uuuu uuuu                                                                             |  |  |
| EEADR                 | 10Dh     | 0000 0000      | 0000 0000                                                             | uuuu uuuu                                                                             |  |  |
| EEDATH                | 10Eh     | 00 0000        | 00 0000                                                               | uu uuuu                                                                               |  |  |
| EEADRH                | 10Fh     | 0000           | 0000                                                                  | uuuu                                                                                  |  |  |
| WPUB                  | 115h     | 1111           | 1111                                                                  | uuuu                                                                                  |  |  |
| IOCB                  | 116h     | 0000           | 0000                                                                  | uuuu                                                                                  |  |  |
| VRCON                 | 118h     | 0000 0000      | 0000 0000                                                             | uuuu uuuu                                                                             |  |  |
| CM1CON0               | 119h     | 0000 -000      | 0000 -000                                                             | uuuu -uuu                                                                             |  |  |
| CM2CON0               | 11Ah     | 0000 -000      | 0000 -000                                                             | uuuu -uuu                                                                             |  |  |
| CM2CON1               | 11Bh     | 0000           | 0010                                                                  | uuuu                                                                                  |  |  |
| ANSEL                 | 11Eh     | 1111 1111      | 1111 1111                                                             | uuuu uuuu                                                                             |  |  |
| ANSELH                | 11Fh     | 1111           | 1111                                                                  | uuuu                                                                                  |  |  |
| EECON1                | 18Ch     | x x000         | u q000                                                                | uuuu                                                                                  |  |  |
| EECON2                | 18Dh     |                |                                                                       |                                                                                       |  |  |
| PSTRCON               | 19Dh     | 0 0001         | 0 0001                                                                | u uuuu                                                                                |  |  |
| SRCON                 | 19EH     | 0000 00        | 0000 00                                                               | uuuu uu                                                                               |  |  |

## TABLE 14-4: INITIALIZATION CONDITION FOR REGISTER (CONTINUED)

 $\label{eq:logend: u = unchanged, x = unknown, - = unimplemented bit, reads as `0', q = value depends on condition.$ 

Note 1: If VDD goes too low, Power-on Reset will be activated and registers will be affected differently.

2: One or more bits in INTCON and/or PIR1 will be affected (to cause wake-up).

3: When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h).

4: See Table 14-5 for Reset value for specific condition.

**5:** If Reset was due to brown-out, then bit 0 = 0. All other Resets will cause bit 0 = u.

**6:** Accessible only when SSPM < 3:0 > = 1001.

## TABLE 14-5: INITIALIZATION CONDITION FOR SPECIAL REGISTERS

| MOVF             | Move f                                                                                                                                                                                                                                                                                     |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] MOVF f,d                                                                                                                                                                                                                                                                           |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d  \in  [0,1] \end{array}$                                                                                                                                                                                                                          |
| Operation:       | (f) $\rightarrow$ (dest)                                                                                                                                                                                                                                                                   |
| Status Affected: | Z                                                                                                                                                                                                                                                                                          |
| Description:     | The contents of register 'f' is<br>moved to a destination dependent<br>upon the status of 'd'. If $d = 0$ ,<br>destination is W register. If $d = 1$ ,<br>the destination is file register 'f'<br>itself. $d = 1$ is useful to test a file<br>register since status flag Z is<br>affected. |
| Words:           | 1                                                                                                                                                                                                                                                                                          |
| Cycles:          | 1                                                                                                                                                                                                                                                                                          |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                                |
|                  | After Instruction<br>W = value in FSR<br>register<br>Z = 1                                                                                                                                                                                                                                 |

| MOVWF            | Move W to f                                                                                       |
|------------------|---------------------------------------------------------------------------------------------------|
| Syntax:          | [ <i>label</i> ] MOVWF f                                                                          |
| Operands:        | $0 \le f \le 127$                                                                                 |
| Operation:       | $(W) \rightarrow (f)$                                                                             |
| Status Affected: | None                                                                                              |
| Description:     | Move data from W register to register 'f'.                                                        |
| Words:           | 1                                                                                                 |
| Cycles:          | 1                                                                                                 |
| Example:         | MOVW OPTION<br>F                                                                                  |
|                  | Before Instruction<br>OPTION = 0xFF<br>W = 0x4F<br>After Instruction<br>OPTION = 0x4F<br>W = 0x4F |

| MOVLW            | Move literal to W                                                                         |  |  |  |  |  |  |
|------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVLW k                                                                  |  |  |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                       |  |  |  |  |  |  |
| Operation:       | $k \rightarrow (W)$                                                                       |  |  |  |  |  |  |
| Status Affected: | None                                                                                      |  |  |  |  |  |  |
| Description:     | The 8-bit literal 'k' is loaded into W register. The "don't cares" will assemble as '0's. |  |  |  |  |  |  |
| Words:           | 1                                                                                         |  |  |  |  |  |  |
| Cycles:          | 1                                                                                         |  |  |  |  |  |  |
| Example:         | MOVLW 0x5A                                                                                |  |  |  |  |  |  |
|                  | After Instruction<br>W = 0x5A                                                             |  |  |  |  |  |  |

| NOP              | No Operation  |
|------------------|---------------|
| Syntax:          | [label] NOP   |
| Operands:        | None          |
| Operation:       | No operation  |
| Status Affected: | None          |
| Description:     | No operation. |
| Words:           | 1             |
| Cycles:          | 1             |
| Example:         | NOP           |



## TABLE 17-6: CAPTURE/COMPARE/PWM REQUIREMENTS (ECCP)

| Standard Operating Conditions (unless otherwise stated)Operating Temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |      |                      |                |                       |      |      |       |                                       |  |
|----------------------------------------------------------------------------------------------------------------------|------|----------------------|----------------|-----------------------|------|------|-------|---------------------------------------|--|
| Param<br>No.                                                                                                         | Sym. | Character            | istic          | Min.                  | Тур† | Max. | Units | Conditions                            |  |
| CC01*                                                                                                                | TccL | CCP1 Input Low Time  | No Prescaler   | 0.5Tcy + 20           | —    | —    | ns    |                                       |  |
|                                                                                                                      |      |                      | With Prescaler | 20                    | —    | —    | ns    |                                       |  |
| CC02*                                                                                                                | ТссН | CCP1 Input High Time | No Prescaler   | 0.5Tcy + 20           | _    | —    | ns    |                                       |  |
|                                                                                                                      |      |                      | With Prescaler | 20                    | _    | —    | ns    |                                       |  |
| CC03*                                                                                                                | TccP | CCP1 Input Period    |                | <u>3Tcy + 40</u><br>N | —    | —    | ns    | N = prescale<br>value (1, 4 or<br>16) |  |

These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

| Param  | Device          | vice Min |      | <b>T</b> |      | Condition |                            |  |  |
|--------|-----------------|----------|------|----------|------|-----------|----------------------------|--|--|
| No.    | Characteristics | Units    | Min. | Тур.     | Max. | Vdd       | Note                       |  |  |
| D020E  | Power Down Base | —        |      | 27       |      | 2.1       | IPD Base: WDT, BOR,        |  |  |
|        | Current (IPD)   | —        |      | 29       | μA   | 3.0       | Comparators, VREF and      |  |  |
|        |                 | —        |      | 32       |      | 5.0       | T10SC disabled             |  |  |
| D021E  |                 | —        | _    | 55       |      | 2.1       |                            |  |  |
|        |                 | —        |      | 59       | μA   | 3.0       | WDT Current                |  |  |
|        |                 | —        |      | 69       |      | 5.0       |                            |  |  |
| D022E  |                 | —        | —    | 75       |      | 3.0       | BOR Current                |  |  |
|        |                 | _        | _    | 147      | μA   | 5.0       |                            |  |  |
| D023E  |                 | —        |      | 73       |      | 2.1       |                            |  |  |
|        |                 | —        | —    | 117      | μΑ   | 3.0       | Comparator current, both   |  |  |
|        |                 | _        | _    | 235      |      | 5.0       |                            |  |  |
| D024E  |                 | —        |      | 102      |      | 2.1       |                            |  |  |
|        |                 | —        | _    | 128      | μA   | 3.0       | CVREF current, high range  |  |  |
|        |                 | —        |      | 170      |      | 5.0       | ]                          |  |  |
| D024AE |                 | —        | _    | 133      |      | 2.1       |                            |  |  |
|        |                 | _        |      | 167      | μA   | 3.0       | CVREF current, low range   |  |  |
|        |                 | —        |      | 222      |      | 5.0       |                            |  |  |
| D025E  |                 | —        | _    | 36       |      | 2.1       |                            |  |  |
|        |                 | —        | _    | 41       | μA   | 3.0       | T10SC current, 32 kHz      |  |  |
|        |                 | —        |      | 47       |      | 5.0       |                            |  |  |
| D026E  |                 | _        | _    | 22       |      | 3.0       | Analog-to-Digital current, |  |  |
|        |                 |          | —    | 24       | μA   | 5.0       | no conversion in progress  |  |  |
| D027E  |                 |          |      | 189      |      | 3.0       | VP6 current (Fixed Voltage |  |  |
|        |                 |          |      | 250      | μA   | 5.0       | Reference)                 |  |  |

## TABLE 17-20: DC CHARACTERISTICS FOR IPD SPECIFICATIONS FOR PIC16F685/687/689/690-H (High Temp.) (High Temp.)

## TABLE 17-21: LEAKAGE CURRENT SPECIFICATIONS FOR PIC16F685/687/689/690-H (High Temp.)

| Param<br>No. | Sym. | Characteristic                                     | Min. | Тур. | Max. | Units | Conditions               |
|--------------|------|----------------------------------------------------|------|------|------|-------|--------------------------|
| D061         | lı∟  | Input Leakage Current <sup>(1)</sup><br>(RA3/MCLR) | _    | ±0.5 | ±5.0 | μA    | $VSS \leq VPIN \leq VDD$ |
| D062         | lı∟  | Input Leakage Current <sup>(2)</sup><br>(RA3/MCLR) | 50   | 250  | 400  | μA    | VDD = 5.0V               |

**Note 1:** This specification applies when RA3/MCLR is configured as an input with the pull-up disabled. The leakage current for the RA3/MCLR pin is higher than for the standard I/O port pins.

2: This specification applies when RA3/MCLR is configured as the MCLR reset pin function with the weak pull-up enabled.

## TABLE 17-22: DATA EEPROM MEMORY ENDURANCE SPECIFICATIONS FOR PIC16F685/687/689/690-H (High Temp.)

| Param<br>No. | Sym. | Characteristic | Min. | Тур. | Max. | Units | Conditions                               |
|--------------|------|----------------|------|------|------|-------|------------------------------------------|
| D120A        | ED   | Byte Endurance | 5K   | 50K  | _    | E/W   | $126^{\circ}C \leq TA \leq 150^{\circ}C$ |





**FIGURE 18-53:** TYPICAL VP6 REFERENCE VOLTAGE DISTRIBUTION (5V, -40°C)