



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                        |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                         |
| Number of I/O              | 18                                                                       |
| Program Memory Size        | 7KB (4K x 14)                                                            |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 256 x 8                                                                  |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 12x10b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                           |
| Supplier Device Package    | 20-SSOP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f689-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.0 MEMORY ORGANIZATION

## 2.1 Program Memory Organization

The PIC16F631/677/685/687/689/690 has a 13-bit program counter capable of addressing an 8K x 14 program memory space. Only the first 1K x 14 (0000h-03FFh) is physically implemented for the PIC16F631, the first 2K x 14 (0000h-07FFh) for the PIC16F687, and the first 4K x 14 (0000h-0FFFh) for the PIC16F685/PIC16F689/PIC16F690. Accessing a location above these boundaries will cause a wraparound. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figures 2-1 through 2-3).

#### FIGURE 2-1: PROGRAM MEMORY MAP AND STACK FOR THE PIC16F631



# FIGURE 2-2:

#### PROGRAM MEMORY MAP AND STACK FOR THE PIC16F685/689/690



FIGURE 2-3:

#### PROGRAM MEMORY MAP AND STACK FOR THE PIC16F677/PIC16F687



### 3.4.3 LP, XT, HS MODES

The LP, XT and HS modes support the use of quartz crystal resonators or ceramic resonators connected to OSC1 and OSC2 (Figure 3-3). The mode selects a low, medium or high gain setting of the internal inverter-amplifier to support various resonator types and speed.

LP Oscillator mode selects the lowest gain setting of the internal inverter-amplifier. LP mode current consumption is the least of the three modes. This mode is designed to drive only 32.768 kHz tuning-fork type crystals (watch crystals).

**XT** Oscillator mode selects the intermediate gain setting of the internal inverter-amplifier. XT mode current consumption is the medium of the three modes. This mode is best suited to drive resonators with a medium drive level specification.

**HS** Oscillator mode selects the highest gain setting of the internal inverter-amplifier. HS mode current consumption is the highest of the three modes. This mode is best suited for resonators that require a high drive setting.

Figure 3-3 and Figure 3-4 show typical circuits for quartz crystal and ceramic resonators, respectively.

- **Note 1:** Quartz crystal characteristics vary according to type, package and manufacturer. The user should consult the manufacturer data sheets for specifications and recommended application.
  - **2:** Always verify oscillator performance over the VDD and temperature range that is expected for the application.
  - **3:** For oscillator design assistance, reference the following Microchip Applications Notes:
    - AN826, "Crystal Oscillator Basics and Crystal Selection for rfPIC<sup>®</sup> and PIC<sup>®</sup> Devices" (DS00826)
    - AN849, "Basic PIC<sup>®</sup> Oscillator Design" (DS00849)
    - AN943, "Practical PIC<sup>®</sup> Oscillator Analysis and Design" (DS00943)
    - AN949, "Making Your Oscillator Work" (DS00949)

## FIGURE 3-3: QUARTZ CRYSTAL

#### OPERATION (LP, XT OR HS MODE)





#### CERAMIC RESONATOR OPERATION (XT OR HS MODE)



## 4.3 PORTB and TRISB Registers

PORTB is a 4-bit wide, bidirectional port. The corresponding data direction register is TRISB (Register 4-6). Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 4-3 shows how to initialize PORTB. Reading the PORTB register (Register 4-5) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch.

The TRISB register controls the PORTB pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISB register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

EXAMPLE 4-3: INITIALIZING PORTB

| BCF   | STATUS, RPO | ;Bank 0                |
|-------|-------------|------------------------|
| BCF   | STATUS, RP1 | ;                      |
| CLRF  | PORTB       | ;Init PORTB            |
| BSF   | STATUS, RPO | ;Bank 1                |
| MOVLW | FFh         | ;Set RB<7:4> as inputs |
| MOVWF | TRISB       | ;                      |
| BCF   | STATUS, RPO | ;Bank 0                |
|       |             |                        |

Note: The ANSELH register must be initialized to configure an analog channel as a digital input. Pins configured as analog inputs will read '0'.

## 4.4 Additional PORTB Pin Functions

PORTB pins RB<7:4> on the device family device have an interrupt-on-change option and a weak pull-up option. The following three sections describe these PORTB pin functions.

## REGISTER 4-7: PORTB: PORTB REGISTER

### 4.4.1 WEAK PULL-UPS

Each of the PORTB pins has an individually configurable internal weak pull-up. Control bits WPUB<7:4> enable or disable each pull-up (see Register 4-9). Each weak pull up is automatically turned off when the port pin is configured as an output. <u>All pull-ups</u> are disabled on a Power-on Reset by the RABPU bit of the OPTION register.

### 4.4.2 INTERRUPT-ON-CHANGE

Four of the PORTB pins are individually configurable as an interrupt-on-change pin. Control bits IOCB<7:4> enable or disable the interrupt function for each pin. Refer to Register 4-10. The interrupt-on-change feature is disabled on a Power-on Reset.

For enabled interrupt-on-change pins, the present value is compared with the old value latched on the last read of PORTB to determine which bits have changed or mismatch the old value. The 'mismatch' outputs are OR'd together to set the PORTB Change Interrupt flag bit (RABIF) in the INTCON register (Register 2-3).

This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, clears the interrupt by:

- a) Any read or write of PORTB. This will end the mismatch condition.
- b) Clear the flag bit RABIF.

A mismatch condition will continue to set flag bit RABIF. Reading or writing PORTB will end the mismatch condition and allow flag bit RABIF to be cleared. The latch holding the last read value is not affected by a MCLR nor Brown-out Reset. After these Resets, the RABIF flag will continue to be set if a mismatch is present.

| Note: | If a change on the I/O pin should occur<br>when the read operation is being executed<br>(start of the Q2 cycle), then the RABIF<br>interrupt flag may not get set. Furthermore, |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | since a read or write on a port affects all bits                                                                                                                                |
|       | of that port, care must be taken when using                                                                                                                                     |
|       | multiple pins in interrupt-on-Change mode.                                                                                                                                      |
|       | Changes on one pin may not be seen while                                                                                                                                        |
|       | servicing changes on another pin.                                                                                                                                               |

| R/W-x             | R/W-x                                                                      | R/W-x                       | R/W-x | U-0                                | U-0 | U-0                | U-0   |  |  |  |
|-------------------|----------------------------------------------------------------------------|-----------------------------|-------|------------------------------------|-----|--------------------|-------|--|--|--|
| RB7               | RB6                                                                        | RB5                         | RB4   | —                                  | —   | —                  | —     |  |  |  |
| bit 7             |                                                                            |                             |       |                                    |     |                    | bit 0 |  |  |  |
|                   |                                                                            |                             |       |                                    |     |                    |       |  |  |  |
| Legend:           |                                                                            |                             |       |                                    |     |                    |       |  |  |  |
| R = Readable bit  |                                                                            | W = Writable bit            |       | U = Unimplemented bit, read as '0' |     |                    |       |  |  |  |
| -n = Value at POR |                                                                            | '1' = Bit is set            |       | '0' = Bit is cleared               | d   | x = Bit is unknown |       |  |  |  |
|                   |                                                                            |                             |       |                                    |     |                    |       |  |  |  |
| bit 7-4           | <b>RB&lt;7:4&gt;</b> : PORTE<br>1 = Port pin is > V<br>0 = Port pin is < V | 8 I/O Pin bit<br>′ін<br>′і∟ |       |                                    |     |                    |       |  |  |  |
| bit 3-0           | Unimplemented:                                                             | Read as '0'                 |       |                                    |     |                    |       |  |  |  |

| Name   | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|--------|--------|--------|--------|-------|-------|-------|-------|----------------------|---------------------------------|
| IOCB   | IOCB7  | IOCB6  | IOCB5  | IOCB4  | _     | _     | _     | _     | 0000                 | 0000                            |
| INTCON | GIE    | PEIE   | TOIE   | INTE   | RABIE | TOIF  | INTF  | RABIF | 0000 000x            | 0000 000x                       |
| PORTB  | RB7    | RB6    | RB5    | RB4    | _     |       | _     | _     | xxxx                 | uuuu                            |
| TRISB  | TRISB7 | TRISB6 | TRISB5 | TRISB4 | _     | _     | _     | _     | 1111                 | 1111                            |
| WPUB   | WPUB7  | WPUB6  | WPUB5  | WPUB4  | —     | —     | —     | —     | 1111                 | 1111                            |

#### TABLE 4-2: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

**Legend:** x = unknown, u = unchanged, - = unimplemented read as '0'. Shaded cells are not used by PORTB.



# 11.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the CCP module may:

- Toggle the CCP1 output
- Set the CCP1 output
- Clear the CCP1 output
- Generate a Special Event Trigger
- Generate a Software Interrupt

The action on the pin is based on the value of the CCP1M<3:0> control bits of the CCP1CON register.

All Compare modes can generate an interrupt.





Special Event Trigger Will:

- Clear TMR1H and TMR1L registers.
- NOT set interrupt flag bit TMR1IF of the PIR1 register.
- Set the GO/DONE bit to start the ADC conversion.

#### 11.2.1 CCP1 PIN CONFIGURATION

The user must configure the CCP1 pin as an output by clearing the associated TRIS bit.

| Note: | Clearing the CCP1CON register will force    |  |  |  |  |
|-------|---------------------------------------------|--|--|--|--|
|       | the CCP1 compare output latch to the        |  |  |  |  |
|       | default low level. This is not the port I/O |  |  |  |  |
|       | data latch.                                 |  |  |  |  |

#### 11.2.2 TIMER1 MODE SELECTION

In Compare mode, Timer1 must be running in either Timer mode or Synchronized Counter mode. The compare operation may not work in Asynchronous Counter mode.

#### 11.2.3 SOFTWARE INTERRUPT MODE

When Generate Software Interrupt mode is chosen (CCP1M<3:0> = 1010), the CCP module does not assert control of the CCP1 pin (see the CCP1CON register).

#### 11.2.4 SPECIAL EVENT TRIGGER

When Special Event Trigger mode is chosen (CCP1M<3:0> = 1011), the CCP module does the following:

- Resets Timer1
- Starts an ADC conversion if ADC is enabled

The CCP module does not assert control of the CCP1 pin in this mode (see the CCP1CON register).

The Special Event Trigger output of the CCP occurs immediately upon a match between the TMR1H, TMR1L register pair and the CCPR1H, CCPR1L register pair. The TMR1H, TMR1L register pair is not reset until the next rising edge of the Timer1 clock. This allows the CCPR1H, CCPR1L register pair to effectively provide a 16-bit programmable period register for Timer1.

- Note 1: The Special Event Trigger from the CCP module does not set interrupt flag bit TMR1IF of the PIR1 register.
  - 2: Removing the match condition by changing the contents of the CCPR1H and CCPR1L register pair, between the clock edge that generates the Special Event Trigger and the clock edge that generates the Timer1 Reset, will preclude the Reset from occurring.

### 11.3.4 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCP1 pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 11.3.5 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency. See Section 3.0 "Oscillator Module (With Fail-Safe Clock Monitor)" for additional details.

#### 11.3.6 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

#### 11.3.7 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Disable the PWM pin (CCP1) output driver by setting the associated TRIS bit.
- 2. Set the PWM period by loading the PR2 register.
- Configure the CCP module for the PWM mode by loading the CCP1CON register with the appropriate values.
- Set the PWM duty cycle by loading the CCPR1L register and DC1B<1:0> bits of the CCP1CON register.
- 5. Configure and start Timer2:
  - •Clear the TMR2IF interrupt flag bit of the PIR1 register.

•Set the Timer2 prescale value by loading the T2CKPS bits of the T2CON register.

•Enable Timer2 by setting the TMR2ON bit of the T2CON register.

6. Enable PWM output after a new PWM cycle has started:

•Wait until Timer2 overflows (TMR2IF bit of the PIR1 register is set).

• Enable the CCP1 pin output driver by clearing the associated TRIS bit.

### 11.4 PWM (Enhanced Mode)

The Enhanced PWM Mode can generate a PWM signal on up to four different output pins with up to ten bits of resolution. It can do this through four different PWM Output modes:

- Single PWM
- Half-Bridge PWM
- Full-Bridge PWM, Forward mode
- Full-Bridge PWM, Reverse mode

To select an Enhanced PWM mode, the P1M bits of the CCP1CON register must be set appropriately.

The PWM outputs are multiplexed with I/O pins and are designated P1A, P1B, P1C and P1D. The polarity of the PWM pins is configurable and is selected by setting the CCP1M bits in the CCP1CON register appropriately.

Table 11-4 shows the pin assignments for each Enhanced PWM mode.

Figure 11-5 shows an example of a simplified block diagram of the Enhanced PWM module.

Note: To prevent the generation of an incomplete waveform when the PWM is first enabled, the ECCP module waits until the start of a new PWM period before generating a PWM signal.



# 12.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART)

The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

The EUSART module includes the following capabilities:

- · Full-duplex asynchronous transmit and receive
- Two-character input buffer
- One-character output buffer
- Programmable 8-bit or 9-bit character length
- Address detection in 9-bit mode
- Input buffer overrun error detection
- Received character framing error detection
- Half-duplex synchronous master
- Half-duplex synchronous slave
- Programmable clock polarity in synchronous modes
- Sleep operation

The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems:

- · Automatic detection and calibration of the baud rate
- Wake-up on Break reception
- 13-bit Break character transmit

Block diagrams of the EUSART transmitter and receiver are shown in Figure 12-1 and Figure 12-2.



#### FIGURE 12-1: EUSART TRANSMIT BLOCK DIAGRAM

| Name    | Bit 7      | Bit 6        | Bit 5        | Bit 4        | Bit 3       | Bit 2         | Bit 1        | Bit 0      | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|------------|--------------|--------------|--------------|-------------|---------------|--------------|------------|----------------------|---------------------------------|
| BAUDCTL | ABDOVF     | RCIDL        | —            | SCKP         | BRG16       | —             | WUE          | ABDEN      | 01-0 0-00            | 01-0 0-00                       |
| INTCON  | GIE        | PEIE         | T0IE         | INTE         | RABIE       | T0IF          | INTF         | RABIF      | x000 000x            | x000 0000                       |
| PIE1    | —          | ADIE         | RCIE         | TXIE         | SSPIE       | CCP1IE        | TMR2IE       | TMR1IE     | -000 0000            | -000 0000                       |
| PIR1    | —          | ADIF         | RCIF         | TXIF         | SSPIF       | CCP1IF        | TMR2IF       | TMR1IF     | -000 0000            | -000 0000                       |
| RCREG   | EUSART     | Receive Da   | ita Register |              |             |               |              |            | 0000 0000            | 0000 0000                       |
| RCSTA   | SPEN       | RX9          | SREN         | CREN         | ADDEN       | FERR          | OERR         | RX9D       | 0000 000x            | 0000 000x                       |
| SPBRG   | BRG7       | BRG6         | BRG5         | BRG4         | BRG3        | BRG2          | BRG1         | BRG0       | 0000 0000            | 0000 0000                       |
| SPBRGH  | BRG15      | BRG14        | BRG13        | BRG12        | BRG11       | BRG10         | BRG9         | BRG8       | 0000 0000            | 0000 0000                       |
| TRISB   | TRISB7     | TRISB6       | TRISB5       | TRISB4       |             |               |              |            | 1111                 | 1111                            |
| TXREG   | EUSART     | Transmit Da  | ata Registe  | r            |             |               |              |            | 0000 0000            | 0000 0000                       |
| TXSTA   | CSRC       | TX9          | TXEN         | SYNC         | SENDB       | BRGH          | TRMT         | TX9D       | 0000 0010            | 0000 0010                       |
| Legend: | x = unknov | wn, – = unir | nplemented   | d read as '0 | '. Shaded o | cells are not | t used for A | synchronou | is Transmission      | ).                              |

#### TABLE 12-1: REGISTERS ASSOCIATED WITH ASYNCHRONOUS TRANSMISSION

#### 12.1.2.8 Asynchronous Reception Set-up:

- Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 12.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Enable reception by setting the CREN bit.
- 6. The RCIF interrupt flag bit will be set when a character is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 7. Read the RCSTA register to get the error flags and, if 9-bit data reception is enabled, the ninth data bit.
- 8. Get the received 8 Least Significant data bits from the receive buffer by reading the RCREG register.
- 9. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.

#### 12.1.2.9 9-bit Address Detection Mode Set-up

This mode would typically be used in RS-485 systems. To set up an Asynchronous Reception with Address Detect Enable:

- Initialize the SPBRGH, SPBRG register pair and the BRGH and BRG16 bits to achieve the desired baud rate (see Section 12.3 "EUSART Baud Rate Generator (BRG)").
- 2. Enable the serial port by setting the SPEN bit. The SYNC bit must be clear for asynchronous operation.
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. Enable 9-bit reception by setting the RX9 bit.
- 5. Enable address detection by setting the ADDEN bit.
- 6. Enable reception by setting the CREN bit.
- 7. The RCIF interrupt flag bit will be set when a character with the ninth bit set is transferred from the RSR to the receive buffer. An interrupt will be generated if the RCIE interrupt enable bit was also set.
- 8. Read the RCSTA register to get the error flags. The ninth data bit will always be set.
- 9. Get the received eight Least Significant data bits from the receive buffer by reading the RCREG register. Software determines if this is the device's address.
- 10. If an overrun occurred, clear the OERR flag by clearing the CREN receiver enable bit.
- 11. If the device has been addressed, clear the ADDEN bit to allow all received data into the receive buffer and generate interrupts.



#### FIGURE 12-5: ASYNCHRONOUS RECEPTION

|        | <b>SYNC</b> = 0, <b>BRGH</b> = 0, <b>BRG16</b> = 0 |            |                             |                   |            |                             |                    |            |                             |                  |            |                             |  |
|--------|----------------------------------------------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|------------------|------------|-----------------------------|--|
| BAUD   | Fosc = 20.000 MHz                                  |            |                             | Fosc = 18.432 MHz |            |                             | Fosc = 11.0592 MHz |            |                             | Fosc = 8.000 MHz |            |                             |  |
| RATE   | Actual<br>Rate                                     | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |  |
| 300    | _                                                  | _          | _                           | _                 | _          | _                           | _                  | _          | _                           | _                | _          | _                           |  |
| 1200   | 1221                                               | 1.73       | 255                         | 1200              | 0.00       | 239                         | 1200               | 0.00       | 143                         | 1202             | 0.16       | 103                         |  |
| 2400   | 2404                                               | 0.16       | 129                         | 2400              | 0.00       | 119                         | 2400               | 0.00       | 71                          | 2404             | 0.16       | 51                          |  |
| 9600   | 9470                                               | -1.36      | 32                          | 9600              | 0.00       | 29                          | 9600               | 0.00       | 17                          | 9615             | 0.16       | 12                          |  |
| 10417  | 10417                                              | 0.00       | 29                          | 10286             | -1.26      | 27                          | 10165              | -2.42      | 16                          | 10417            | 0.00       | 11                          |  |
| 19.2k  | 19.53k                                             | 1.73       | 15                          | 19.20k            | 0.00       | 14                          | 19.20k             | 0.00       | 8                           | _                | _          | _                           |  |
| 57.6k  | —                                                  | _          | _                           | 57.60k            | 0.00       | 7                           | 57.60k             | 0.00       | 2                           | —                | —          |                             |  |
| 115.2k | —                                                  | _          | _                           | —                 | _          | _                           | —                  | _          | _                           | —                | _          | _                           |  |

#### TABLE 12-5: BAUD RATES FOR ASYNCHRONOUS MODES

|        |                  | SYNC = 0, BRGH = 0, BRG16 = 0 |                             |                   |            |                             |                  |            |                             |                  |            |                             |  |  |
|--------|------------------|-------------------------------|-----------------------------|-------------------|------------|-----------------------------|------------------|------------|-----------------------------|------------------|------------|-----------------------------|--|--|
| BAUD   | Fosc = 4.000 MHz |                               |                             | Fosc = 3.6864 MHz |            |                             | Fosc = 2.000 MHz |            |                             | Fosc = 1.000 MHz |            |                             |  |  |
| RATE   | Actual<br>Rate   | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |  |  |
| 300    | 300              | 0.16                          | 207                         | 300               | 0.00       | 191                         | 300              | 0.16       | 103                         | 300              | 0.16       | 51                          |  |  |
| 1200   | 1202             | 0.16                          | 51                          | 1200              | 0.00       | 47                          | 1202             | 0.16       | 25                          | 1202             | 0.16       | 12                          |  |  |
| 2400   | 2404             | 0.16                          | 25                          | 2400              | 0.00       | 23                          | 2404             | 0.16       | 12                          | —                | —          | —                           |  |  |
| 9600   | —                | —                             |                             | 9600              | 0.00       | 5                           | —                | —          | —                           | —                | —          | —                           |  |  |
| 10417  | 10417            | 0.00                          | 5                           | —                 | _          | —                           | 10417            | 0.00       | 2                           | —                | _          | —                           |  |  |
| 19.2k  | —                | —                             | —                           | 19.20k            | 0.00       | 2                           | —                | —          | —                           | —                | —          | —                           |  |  |
| 57.6k  | —                | —                             | —                           | 57.60k            | 0.00       | 0                           | —                | —          | —                           | —                | —          | —                           |  |  |
| 115.2k | —                | _                             | —                           | —                 | _          | —                           | —                | _          | _                           | —                | _          | —                           |  |  |

|        | SYNC = 0, BRGH = 1, BRG16 = 0 |            |                             |                   |            |                             |                    |            |                             |                  |            |                             |  |
|--------|-------------------------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|------------------|------------|-----------------------------|--|
| BAUD   | Fosc = 20.000 MHz             |            |                             | Fosc = 18.432 MHz |            |                             | Fosc = 11.0592 MHz |            |                             | Fosc = 8.000 MHz |            |                             |  |
| RATE   | Actual<br>Rate                | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) |  |
| 300    | —                             | _          | _                           | _                 |            | _                           | _                  | _          | _                           | _                | —          | —                           |  |
| 1200   | —                             | —          | —                           | —                 | —          | —                           | —                  | —          | —                           | —                | —          | —                           |  |
| 2400   | —                             | —          | —                           | —                 | —          | —                           | _                  | _          | _                           | 2404             | 0.16       | 207                         |  |
| 9600   | 9615                          | 0.16       | 129                         | 9600              | 0.00       | 119                         | 9600               | 0.00       | 71                          | 9615             | 0.16       | 51                          |  |
| 10417  | 10417                         | 0.00       | 119                         | 10378             | -0.37      | 110                         | 10473              | 0.53       | 65                          | 10417            | 0.00       | 47                          |  |
| 19.2k  | 19.23k                        | 0.16       | 64                          | 19.20k            | 0.00       | 59                          | 19.20k             | 0.00       | 35                          | 19231            | 0.16       | 25                          |  |
| 57.6k  | 56.82k                        | -1.36      | 21                          | 57.60k            | 0.00       | 19                          | 57.60k             | 0.00       | 11                          | 55556            | -3.55      | 8                           |  |
| 115.2k | 113.64k                       | -1.36      | 10                          | 115.2k            | 0.00       | 9                           | 115.2k             | 0.00       | 5                           | —                | _          | _                           |  |



### 13.13 Master Mode

Master mode of operation is supported in firmware using interrupt generation on the detection of the Start and Stop conditions. The Stop (P) and Start (S) bits are cleared from a Reset or when the SSP module is disabled. The Stop (P) and Start (S) bits will toggle based on the Start and Stop conditions. Control of the I<sup>2</sup>C bus may be taken when the P bit is set or the bus is idle and both the S and P bits are clear.

In Master mode, the SCL and SDA lines are manipulated by clearing the corresponding TRISB<6,4> bit(s). The output level is always low, irrespective of the value(s) in PORTB<6,4>. So when transmitting data, a '1' data bit must have the TRISB<4> bit set (input) and a '0' data bit must have the TRISB<4> bit cleared (output). The same scenario is true for the SCL line with the TRISB<6> bit. Pull-up resistors must be provided externally to the SCL and SDA pins for proper operation of the I<sup>2</sup>C module.

The following events will cause the SSP Interrupt Flag bit, SSPIF, to be set (SSP Interrupt will occur if enabled):

- Start condition
- Stop condition
- Data transfer byte transmitted/received

Master mode of operation can be done with either the Slave mode idle (SSPM<3:0> = 1011), or with the Slave active. When both Master and Slave modes are enabled, the software needs to differentiate the source(s) of the interrupt.

#### 13.14 Multi-Master Mode

In Multi-Master mode, the interrupt generation on the detection of the Start and Stop conditions, allows the determination of when the bus is free. The Stop (P) and Start (S) bits are cleared from a Reset or when the SSP module is disabled. The Stop (P) and Start (S) bits will toggle based on the Start and Stop conditions. Control of the  $I^2C$  bus may be taken when bit P (SSPSTAT<4>) is set, or the bus is idle and both the S and P bits clear. When the bus is busy, enabling the SSP Interrupt will generate the interrupt when the Stop condition occurs.

In Multi-Master operation, the SDA line must be monitored to see if the signal level is the expected output level. This check only needs to be done when a high level is output. If a high level is expected and a low level is present, the device needs to release the SDA and SCL lines (set TRISB<6,4>). There are two stages where this arbitration can be lost, these are:

- Address Transfer
- Data Transfer

When the slave logic is enabled, the slave continues to receive. If arbitration was lost during the address transfer stage, communication to the device may be in progress. If addressed, an ACK pulse will be generated. If arbitration was lost during the data transfer stage, the device will need to re-transfer the data at a later time.

#### 13.14.1 CLOCK SYNCHRONIZATION AND THE CKP BIT

When the CKP bit is cleared, the SCL output is forced to '0'; however, setting the CKP bit will not assert the SCL output low until the SCL output is already sampled low. Therefore, the CKP bit will not assert the SCL line until an external  $l^2C$  master device has already asserted the SCL line. The SCL output will remain low until the CKP bit is set and all other devices on the  $l^2C$  bus have deasserted SCL. This ensures that a write to the CKP bit will not violate the minimum high time requirement for SCL (see Figure 13-12).

### 14.4 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt (e.g., W and STATUS registers). This must be implemented in software.

Since the upper 16 bytes of all GPR banks are common in the PIC16F631/677/685/687/689/690 (see Figures 2-2 and 2-3), temporary holding registers, W\_TEMP and STATUS\_TEMP, should be placed in here. These 16 locations do not require banking and therefore, make it easier to context save and restore. The same code shown in Example 14-1 can be used to:

- Store the W register
- Store the STATUS register
- Execute the ISR code
- Restore the Status (and Bank Select Bit register)
- Restore the W register

Note: The PIC16F631/677/685/687/689/690 normally does not require saving the PCLATH. However, if computed GOTO's are used in the ISR and the main code, the PCLATH must be saved and restored in the ISR.

#### EXAMPLE 14-1: SAVING STATUS AND W REGISTERS IN RAM

| MOVWF<br>SWAPF<br>CLRF<br>MOVWF | W_TEMP<br>STATUS,W<br>STATUS<br>STATUS_TEMP | <pre>;Copy W to TEMP register<br/>;Swap status to be saved into W<br/>;bank 0, regardless of current bank, Clears IRP,RP1,RP0<br/>;Save status to bank zero STATUS_TEMP register</pre> |
|---------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| :(ISR)<br>:                     |                                             | ;Insert user code here                                                                                                                                                                 |
| SWAPF                           | STATUS_TEMP,W                               | ;Swap STATUS_TEMP register into W<br>;(sets bank to original state)                                                                                                                    |
| MOVWF                           | STATUS                                      | ;Move W into STATUS register                                                                                                                                                           |
| SWAPF<br>SWAPF                  | W_TEMP,F<br>W_TEMP,W                        | ;Swap W_TEMP<br>;Swap W_TEMP into W                                                                                                                                                    |
|                                 |                                             |                                                                                                                                                                                        |

| DECFSZ           | Decrement f, Skip if 0                                                                                                                                                                                                                                                                                                                   |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] DECFSZ f,d                                                                                                                                                                                                                                                                                                                       |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                                                                          |
| Operation:       | (f) - 1 $\rightarrow$ (destination);<br>skip if result = 0                                                                                                                                                                                                                                                                               |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                     |
| Description:     | The contents of register 'f' are<br>decremented. If 'd' is '0', the result<br>is placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'.<br>If the result is '1', the next<br>instruction is executed. If the<br>result is '0', then a NOP is<br>executed instead, making it a<br>2-cycle instruction. |

| Syntax:          | [ label ] INCFSZ f,d                                                                                                                                                                                                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                                                                                                                                  |
| Operation:       | (f) + 1 $\rightarrow$ (destination),<br>skip if result = 0                                                                                                                                                                                                                                                                          |
| Status Affected: | None                                                                                                                                                                                                                                                                                                                                |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is '0', the result<br>is placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'.<br>If the result is '1', the next<br>instruction is executed. If the<br>result is '0', a NOP is executed<br>instead, making it a 2-cycle<br>instruction. |

Increment f, Skip if 0

INCFSZ

| GOTO             | Unconditional Branch                                                                                                                                                                       |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] GOTO k                                                                                                                                                                    |  |  |  |  |
| Operands:        | $0 \leq k \leq 2047$                                                                                                                                                                       |  |  |  |  |
| Operation:       | $k \rightarrow PC<10:0>$<br>PCLATH<4:3> $\rightarrow$ PC<12:11>                                                                                                                            |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                       |  |  |  |  |
| Description:     | GOTO is an unconditional branch.<br>The 11-bit immediate value is<br>loaded into PC bits <10:0>. The<br>upper bits of PC are loaded from<br>PCLATH<4:3>. GOTO is a<br>2-cycle instruction. |  |  |  |  |

| IORLW            | Inclusive OR literal with W                                                                                  |  |  |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] IORLW k                                                                                     |  |  |  |  |
| Operands:        | $0 \leq k \leq 255$                                                                                          |  |  |  |  |
| Operation:       | (W) .OR. $k \rightarrow$ (W)                                                                                 |  |  |  |  |
| Status Affected: | Z                                                                                                            |  |  |  |  |
| Description:     | The contents of the W register are OR'ed with the 8-bit literal 'k'. The result is placed in the W register. |  |  |  |  |

| INCF             | Increment f                                                                                                                                                                |  |  |  |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] INCF f,d                                                                                                                                                  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                            |  |  |  |  |
| Operation:       | (f) + 1 $\rightarrow$ (destination)                                                                                                                                        |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                          |  |  |  |  |
| Description:     | The contents of register 'f' are<br>incremented. If 'd' is '0', the result<br>is placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'. |  |  |  |  |

| IORWF            | Inclusive OR W with f                                                                                                                                                       |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] IORWF f,d                                                                                                                                                  |  |  |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                          |  |  |  |
| Operation:       | (W) .OR. (f) $\rightarrow$ (destination)                                                                                                                                    |  |  |  |
| Status Affected: | Z                                                                                                                                                                           |  |  |  |
| Description:     | Inclusive OR the W register with<br>register 'f'. If 'd' is '0', the result is<br>placed in the W register. If 'd' is<br>'1', the result is placed back in<br>register 'f'. |  |  |  |

## 17.5 Thermal Considerations

| Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +125^{\circ}C$ |           |                                        |       |       |                                                          |  |  |
|--------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------|-------|-------|----------------------------------------------------------|--|--|
| Param<br>No.                                                                                                             | Sym.      | Characteristic                         | Тур.  | Units | Conditions                                               |  |  |
| TH01                                                                                                                     | θJA       | Thermal Resistance                     | 62.4  | C/W   | 20-pin PDIP package                                      |  |  |
|                                                                                                                          |           | Junction to Ambient                    | 85.2  | C/W   | 20-pin SOIC package                                      |  |  |
|                                                                                                                          |           |                                        | 108.1 | C/W   | 20-pin SSOP package                                      |  |  |
|                                                                                                                          |           |                                        | 40    | C/W   | 20-pin QFN 4x4mm package                                 |  |  |
| TH02                                                                                                                     | θJC       | Thermal Resistance<br>Junction to Case | 28.1  | C/W   | 20-pin PDIP package                                      |  |  |
|                                                                                                                          |           |                                        | 24.2  | C/W   | 20-pin SOIC package                                      |  |  |
|                                                                                                                          |           |                                        | 32.2  | C/W   | 20-pin SSOP package                                      |  |  |
|                                                                                                                          |           |                                        | 2.5   | C/W   | 20-pin QFN 4x4mm package                                 |  |  |
| TH03                                                                                                                     | TDIE      | Die Temperature                        | 150   | С     | For derated power calculations                           |  |  |
| TH04                                                                                                                     | PD        | Power Dissipation                      | —     | W     | PD = PINTERNAL + PI/O                                    |  |  |
| TH05                                                                                                                     | PINTERNAL | Internal Power Dissipation             | _     | W     | PINTERNAL = IDD x VDD<br>(Note 1)                        |  |  |
| TH06                                                                                                                     | Pi/o      | I/O Power Dissipation                  | _     | W     | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ |  |  |
| TH07                                                                                                                     | Pder      | Derated Power                          | —     | W     | PDER = PDMAX (TDIE - TA)/θJA<br>(Note 2, 3)              |  |  |

Note 1: IDD is current to run the chip alone without driving any load on the output pins.

**2:** TA = Ambient Temperature.

**3:** Maximum allowable power dissipation is the lower value of either the absolute maximum total power dissipation or derated power.

## 17.6 Timing Parameter Symbology

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

|                                       |                                       | -1  |                |  |
|---------------------------------------|---------------------------------------|-----|----------------|--|
| т                                     |                                       |     |                |  |
| F                                     | Frequency                             | Т   | Time           |  |
| Lowerc                                | case letters (pp) and their meanings: |     |                |  |
| рр                                    |                                       |     |                |  |
| сс                                    | CCP1                                  | osc | OSC1           |  |
| ck                                    | CLKOUT                                | rd  | RD             |  |
| cs                                    | CS                                    | rw  | RD or WR       |  |
| di                                    | SDI                                   | SC  | SCK            |  |
| do                                    | SDO                                   | SS  | SS             |  |
| dt                                    | Data in                               | tO  | TOCKI          |  |
| io                                    | I/O Port                              | t1  | T1CKI          |  |
| mc                                    | MCLR                                  | wr  | WR             |  |
| Uppercase letters and their meanings: |                                       |     |                |  |
| S                                     |                                       |     |                |  |
| F                                     | Fall                                  | Р   | Period         |  |
| Н                                     | High                                  | R   | Rise           |  |
| I                                     | Invalid (High-impedance)              | V   | Valid          |  |
| L                                     | Low                                   | Z   | High-impedance |  |

#### FIGURE 17-3: LOAD CONDITIONS



| Param<br>No. | Symbol  | Characteristic  |              | Min. | Тур. | Max. | Units | Conditions                   |
|--------------|---------|-----------------|--------------|------|------|------|-------|------------------------------|
| 90*          | TSU:STA | Start condition | 100 kHz mode | 4700 |      |      | ns    | Only relevant for Repeated   |
|              |         | Setup time      | 400 kHz mode | 600  | —    | —    |       | Start condition              |
| 91*          | THD:STA | Start condition | 100 kHz mode | 4000 | _    | —    | ns    | After this period, the first |
|              |         | Hold time       | 400 kHz mode | 600  | _    | —    |       | clock pulse is generated     |
| 92*          | TSU:STO | Stop condition  | 100 kHz mode | 4700 | _    | _    | ns    |                              |
|              |         | Setup time      | 400 kHz mode | 600  | _    | —    |       |                              |
| 93           | THD:STO | Stop condition  | 100 kHz mode | 4000 | _    | _    | ns    |                              |
|              |         | Hold time       | 400 kHz mode | 600  |      |      |       |                              |

# TABLE 17-13: I<sup>2</sup>C<sup>™</sup> BUS START/STOP BITS REQUIREMENTS

\* These parameters are characterized but not tested.

## FIGURE 17-17: I<sup>2</sup>C<sup>™</sup> BUS DATA TIMING







