



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 18                                                                        |
| Program Memory Size        | 7KB (4K x 14)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 256 x 8                                                                   |
| RAM Size                   | 256 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                 |
| Data Converters            | A/D 12x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 20-QFN (4x4)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f690t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# PIC16F685 Pin Diagram

| 20-pin PDIP, SOIC, SSOP        |                                       |
|--------------------------------|---------------------------------------|
|                                | 201- Vss                              |
| RA5/T1CKI/OSC1/CLKIN           | 19 ☐ ← RA0/AN0/C1IN+/ICSPDAT/ULPWU    |
| RA4/AN3/T1G/OSC2/CLKOUT ←→ 🔤 3 | 18 🛛 ← → RA1/AN1/C12IN0-/VREF/ICSPCLK |
| RA3/MCLR/VPP —► 4              | 8 17 - RA2/AN2/T0CKI/INT/C1OUT        |
| RC5/CCP1/P1A ←► 🛛 5            | <sup>16</sup> 16 ] → RC0/AN4/C2IN+    |
| RC4/C2OUT/P1B <b>← →</b> []6   | 5 15] → RC1/AN5/C12IN1-               |
| RC3/AN7/C12IN3-/P1C 🛶 🛛 7      | I4] → RC2/AN6/C12IN2-/P1D             |
| RC6/AN8 🔫 🗕 🗌 8                | 13 <b>□&gt;</b> RB4/AN10              |
| RC7/AN9 <del>&lt; →</del> [] 9 | 12 <b>□&gt;</b> RB5/AN11              |
| RB7 <b>→ </b> []10             | 11 <b>□ - →</b> RB6                   |
|                                |                                       |

### TABLE 3: PIC16F685 PIN SUMMARY

| I/O | Pin | Analog    | Comparators | Timers       | ECCP     | Interrupt | Pull-up | Basic       |
|-----|-----|-----------|-------------|--------------|----------|-----------|---------|-------------|
| RA0 | 19  | AN0/ULPWU | C1IN+       |              | —        | IOC       | Y       | ICSPDAT     |
| RA1 | 18  | AN1/VREF  | C12IN0-     |              | —        | IOC       | Y       | ICSPCLK     |
| RA2 | 17  | AN2       | C1OUT       | <b>T0CKI</b> | —        | IOC/INT   | Y       | —           |
| RA3 | 4   | _         | _           |              | —        | IOC       | Y(1)    | MCLR/VPP    |
| RA4 | 3   | AN3       | —           | T1G          | —        | IOC       | Y       | OSC2/CLKOUT |
| RA5 | 2   | _         | —           | T1CKI        | —        | IOC       | Y       | OSC1/CLKIN  |
| RB4 | 13  | AN10      | —           | —            | —        | IOC       | Y       | —           |
| RB5 | 12  | AN11      | —           | —            | —        | IOC       | Y       | —           |
| RB6 | 11  |           | —           | _            | —        | IOC       | Y       | —           |
| RB7 | 10  | —         | —           | —            | —        | IOC       | Y       | —           |
| RC0 | 16  | AN4       | C2IN+       | _            | —        |           | —       | —           |
| RC1 | 15  | AN5       | C12IN1-     | _            | —        |           | —       | —           |
| RC2 | 14  | AN6       | C12IN2-     | _            | P1D      | —         | —       | —           |
| RC3 | 7   | AN7       | C12IN3-     |              | P1C      |           | —       | —           |
| RC4 | 6   |           | C2OUT       |              | P1B      |           | —       | —           |
| RC5 | 5   |           | —           |              | CCP1/P1A |           | —       | —           |
| RC6 | 8   | AN8       | —           | _            | —        |           | —       | —           |
| RC7 | 9   | AN9       |             |              | _        | _         | —       |             |
|     | 1   |           |             | _            | _        | _         | _       | Vdd         |
| _   | 20  |           |             |              | _        | _         | _       | Vss         |

**Note 1:** Pull-up activated only with external MCLR configuration.

## TABLE 1-1: PINOUT DESCRIPTION – PIC16F631

| Name                                  | Function  | Input<br>Type | Output<br>Type     | Description                                                                                        |
|---------------------------------------|-----------|---------------|--------------------|----------------------------------------------------------------------------------------------------|
| RA0/C1IN+/ICSPDAT/ULPWU               | RA0       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                       | C1IN+     | AN            |                    | Comparator C1 non-inverting input.                                                                 |
|                                       | ICSPDAT   | ST            | CMOS               | ICSP™ Data I/O.                                                                                    |
|                                       | ULPWU     | AN            | _                  | Ultra Low-Power Wake-up input.                                                                     |
| RA1/C12IN0-/ICSPCLK                   | RA1       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                       | C12IN0-   | AN            | _                  | Comparator C1 or C2 inverting input.                                                               |
|                                       | ICSPCLK   | ST            | _                  | ICSP™ clock.                                                                                       |
| RA2/T0CKI/INT/C1OUT                   | RA2       | ST            | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                       | T0CKI     | ST            | _                  | Timer0 clock input.                                                                                |
|                                       | INT       | ST            | _                  | External interrupt pin.                                                                            |
|                                       | C1OUT     | _             | CMOS               | Comparator C1 output.                                                                              |
| RA3/MCLR/Vpp                          | RA3       | TTL           | -                  | General purpose input. Individually controlled interrupt-on-<br>change.                            |
|                                       | MCLR      | ST            | _                  | Master Clear with internal pull-up.                                                                |
|                                       | Vpp       | ΗV            | _                  | Programming voltage.                                                                               |
| RA4/T1G/OSC2/CLKOUT                   | RA4       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                       | T1G       | ST            | _                  | Timer1 gate input.                                                                                 |
|                                       | OSC2      |               | XTAL               | Crystal/Resonator.                                                                                 |
|                                       | CLKOUT    | _             | CMOS               | Fosc/4 output.                                                                                     |
| RA5/T1CKI/OSC1/CLKIN                  | RA5       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
|                                       | T1CKI     | ST            | —                  | Timer1 clock input.                                                                                |
|                                       | OSC1      | XTAL          | _                  | Crystal/Resonator.                                                                                 |
|                                       | CLKIN     | ST            | —                  | External clock input/RC oscillator connection.                                                     |
| RB4                                   | RB4       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
| RB5                                   | RB5       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
| RB6                                   | RB6       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
| RB7                                   | RB7       | TTL           | CMOS               | General purpose I/O. Individually controlled interrupt-on-change.<br>Individually enabled pull-up. |
| RC0/C2IN+                             | RC0       | ST            | CMOS               | General purpose I/O.                                                                               |
|                                       | C2IN+     | AN            | —                  | Comparator C2 non-inverting input.                                                                 |
| RC1/C12IN1-                           | RC1       | ST            | CMOS               | General purpose I/O.                                                                               |
|                                       | C12IN1-   | AN            | —                  | Comparator C1 or C2 inverting input.                                                               |
| RC2/C12IN2-                           | RC2       | ST            | CMOS               | General purpose I/O.                                                                               |
|                                       | C12IN2-   | AN            | —                  | Comparator C1 or C2 inverting input.                                                               |
| RC3/C12IN3-                           | RC3       | ST            | CMOS               | General purpose I/O.                                                                               |
|                                       | C12IN3-   | AN            | _                  | Comparator C1 or C2 inverting input.                                                               |
| RC4/C2OUT                             | RC4       | ST            | CMOS               | General purpose I/O.                                                                               |
|                                       | C2OUT     | _             | CMOS               | Comparator C2 output.                                                                              |
| RC5 RC5 ST CMOS General purpose I/O.  |           |               |                    |                                                                                                    |
| Legend: AN = Analog input             | or output | CMOS          | =CMOS              | compatible input or output                                                                         |
| IIL = TTL compat<br>HV = High Voltage | ble input | ST=<br>XTAL=  | Schmitt<br>Crvstal | I rigger input with CMOS levels                                                                    |

# PIC16F631/677/685/687/689/690

### 3.5.2.1 OSCTUNE Register

-n = Value at POR

The HFINTOSC is factory calibrated but can be adjusted in software by writing to the OSCTUNE register (Register 3-2).

The default value of the OSCTUNE register is '0'. The value is a 5-bit two's complement number.

When the OSCTUNE register is modified, the HFINTOSC frequency will begin shifting to the new frequency. Code execution continues during this shift. There is no indication that the shift has occurred.

OSCTUNE does not affect the LFINTOSC frequency. Operation of features that depend on the LFINTOSC clock source frequency, such as the Power-up Timer (PWRT), Watchdog Timer (WDT), Fail-Safe Clock Monitor (FSCM) and peripherals, are *not* affected by the change in frequency.

x = Bit is unknown

### REGISTER 3-2: OSCTUNE: OSCILLATOR TUNING REGISTER

'1' = Bit is set

| U-0                               | U-0 | U-0 | R/W-0                              | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|-----------------------------------|-----|-----|------------------------------------|-------|-------|-------|-------|--|
| —                                 | —   | —   | TUN4                               | TUN3  | TUN2  | TUN1  | TUN0  |  |
| bit 7                             |     |     |                                    |       |       |       | bit 0 |  |
|                                   |     |     |                                    |       |       |       |       |  |
| Legend:                           |     |     |                                    |       |       |       |       |  |
| R = Readable bit W = Writable bit |     | bit | U = Unimplemented bit, read as '0' |       |       |       |       |  |

'0' = Bit is cleared

| frequency. |
|------------|
|            |
|            |
|            |
|            |
|            |
| l fr       |

## 4.5 PORTC and TRISC Registers

PORTC is a 8-bit wide, bidirectional port. The corresponding data direction register is TRISC (Register 4-10). Setting a TRISC bit (= 1) will make the corresponding PORTC pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISC bit (= 0) will make the corresponding PORTC pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 4-4 shows how to initialize PORTC. Reading the PORTC register (Register 4-9) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch.

The TRISC register controls the PORTC pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISC register are maintained set when using them as analog inputs. I/O pins configured as analog input always read '0'.

| Note: | The ANSEL and ANSELH registers must         |
|-------|---------------------------------------------|
|       | be initialized to configure an analog       |
|       | channel as a digital input. Pins configured |
|       | as analog inputs will read '0'.             |

#### EXAMPLE 4-4: INITIALIZING PORTC

| BCF   | STATUS, RPO | ;Bank 0                |
|-------|-------------|------------------------|
| BCF   | STATUS, RP1 | ;                      |
| CLRF  | PORTC       | ;Init PORTC            |
| BSF   | STATUS, RP1 | ;Bank 2                |
| CLRF  | ANSEL       | ;digital I/O           |
| BSF   | STATUS, RPO | ;Bank 1                |
| BCF   | STATUS, RP1 | ;                      |
| MOVLW | 0Ch         | ;Set RC<3:2> as inputs |
| MOVWF | TRISC       | ;and set RC<5:4,1:0>   |
|       |             | ;as outputs            |
| BCF   | STATUS, RPO | ;Bank 0                |
|       |             |                        |

## REGISTER 4-11: PORTC: PORTC REGISTER

| R/W-0 | R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| RC7   | RC6   | RC5   | RC4   | RC3   | RC2   | RC1   | RC0   |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | '0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-0

**RC<7:0>:** PORTC General Purpose I/O Pin bit 1 = Port pin is > VIH

0 = Port pin is < VIL

### REGISTER 4-12: TRISC: PORTC TRI-STATE REGISTER

| R/W-1  | R/W-1  | R/W-1  | R/W-1  | R-1    | R/W-1  | R/W-1  | R/W-1  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 |
| bit 7  |        |        |        |        |        |        | bit 0  |

| Legend:           |                  |                                |                    |
|-------------------|------------------|--------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as | '0'                |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared           | x = Bit is unknown |

bit 7-0

TRISC<7:0>: PORTC Tri-State Control bit

1 = PORTC pin configured as an input (tri-stated)

0 = PORTC pin configured as an output

# 5.0 TIMER0 MODULE

The Timer0 module is an 8-bit timer/counter with the following features:

- 8-bit timer/counter register (TMR0)
- 8-bit prescaler (shared with Watchdog Timer)
- · Programmable internal or external clock source
- Programmable external clock edge selection
- Interrupt on overflow

Figure 5-1 is a block diagram of the Timer0 module.

## 5.1 Timer0 Operation

When used as a timer, the Timer0 module can be used as either an 8-bit timer or an 8-bit counter.

#### 5.1.1 8-BIT TIMER MODE

When used as a timer, the Timer0 module will increment every instruction cycle (without prescaler). Timer mode is selected by clearing the T0CS bit of the OPTION register to '0'.

When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write.

Note: The value written to the TMR0 register can be adjusted, in order to account for the two instruction cycle delay when TMR0 is written.

#### 5.1.2 8-BIT COUNTER MODE

When used as a counter, the Timer0 module will increment on every rising or falling edge of the T0CKI pin. The incrementing edge is determined by the T0SE bit of the OPTION register. Counter mode is selected by setting the T0CS bit of the OPTION register to '1'.



#### FIGURE 5-1: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER

Note: TMR1GE bit of the <u>T1CON</u> register must be set to use either <u>T1G</u> or C2OUT as the Timer1 gate source. See the CM2CON1 register (Register 8-3) for more information on selecting the Timer1 gate source.

Timer1 gate can be inverted using the T1GINV bit of the T1CON register, whether it originates from the T1G pin or Comparator C2 output. This configures Timer1 to measure either the active-high or active-low time between events.

# 6.7 Timer1 Interrupt

The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit of the PIR1 register is set. To enable the interrupt on rollover, you must set these bits:

- TMR10N bit of the T1CON register
- TMR1IE bit of the PIE1 register
- PEIE bit of the INTCON register
- GIE bit of the INTCON register

The interrupt is cleared by clearing the TMR1IF bit in the Interrupt Service Routine.

Note: The TMR1H:TTMR1L register pair and the TMR1IF bit should be cleared before enabling interrupts.

## 6.8 Timer1 Operation During Sleep

Timer1 can only operate during Sleep when setup in Asynchronous Counter mode. In this mode, an external crystal or clock source can be used to increment the counter. To set up the timer to wake the device:

- TMR1ON bit of the T1CON register must be set
- TMR1IE bit of the PIE1 register must be set
- PEIE bit of the INTCON register must be set
- T1SYNC bit of the T1CON register must be set
- TMR1CS bit of the T1CON register must be set
- T1OSCEN bit of the T1CON register (can be set)

The device will wake-up on an overflow and execute the next instructions. If the GIE bit of the INTCON register is set, the device will call the Interrupt Service Routine (0004h).

## 6.9 ECCP Capture/Compare Time Base

The ECCP module uses the TMR1H:TMR1L register pair as the time base when operating in Capture or Compare mode.

In Capture mode, the value in the TMR1H:TMR1L register pair is copied into the CCPR1H:CCPR1L register pair on a configured event.

In Compare mode, an event is triggered when the value CCPR1H:CCPR1L register pair matches the value in the TMR1H:TMR1L register pair. This event can be a Special Event Trigger.

For more information, see Section 11.0 "Enhanced Capture/Compare/PWM Module".

## 6.10 ECCP Special Event Trigger

When the ECCP is configured to trigger a special event, the trigger will clear the TMR1H:TMR1L register pair. This special event does not cause a Timer1 interrupt. The ECCP module may still be configured to generate a ECCP interrupt.

In this mode of operation, the CCPR1H:CCPR1L register pair becomes the period register for Timer1.

Timer1 should be synchronized to the FOSC to utilize the Special Event Trigger. Asynchronous operation of Timer1 can cause a Special Event Trigger to be missed.

In the event that a write to TMR1H or TMR1L coincides with a Special Event Trigger from the ECCP, the write will take precedence.

For more information, see **Section 11.2.4** "Special **Event Trigger**".

## 6.11 Comparator Synchronization

The same clock used to increment Timer1 can also be used to synchronize the comparator output. This feature is enabled in the Comparator module.

When using the comparator for Timer1 gate, the comparator output should be synchronized to Timer1. This ensures Timer1 does not miss an increment if the comparator changes.

For more information, see Section 8.8.2 "Synchronizing Comparator C2 output to Timer1".

| R/W-0        | R/W-0                                                           | R/W-0                              | R/W-0          | R/W-0                              | R/W-0           | R/W-0              | R/W-0 |  |  |  |  |  |
|--------------|-----------------------------------------------------------------|------------------------------------|----------------|------------------------------------|-----------------|--------------------|-------|--|--|--|--|--|
| ADFM         | VCFG                                                            | CHS3                               | CHS2           | CHS1                               | CHS0            | GO/DONE            | ADON  |  |  |  |  |  |
| bit 7        |                                                                 |                                    |                |                                    |                 |                    | bit 0 |  |  |  |  |  |
|              |                                                                 |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
| Legend:      |                                                                 |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
| R = Readab   | ole bit                                                         | W = Writable                       | bit            | U = Unimplemented bit, read as '0' |                 |                    |       |  |  |  |  |  |
| -n = Value a | -n = Value at POR '1' = Bit is set '0' = Bit is cleared $x = B$ |                                    |                |                                    | x = Bit is unkr | x = Bit is unknown |       |  |  |  |  |  |
|              |                                                                 |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
| bit 7        | ADFM: A/D C                                                     | Conversion Res                     | ult Format Se  | elect bit                          |                 |                    |       |  |  |  |  |  |
|              | 1 = Right just<br>0 = Left justifi                              | ified<br>ed                        |                |                                    |                 |                    |       |  |  |  |  |  |
| bit 6        | VCFG: Voltag                                                    | ge Reference b                     | it             |                                    |                 |                    |       |  |  |  |  |  |
|              | 1 = VREF pin                                                    |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 0 = VDD                                                         |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
| bit 5-2      | CHS<3:0>: A                                                     | nalog Channe                       | el Select bits |                                    |                 |                    |       |  |  |  |  |  |
|              | 0000 = AN0                                                      |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 0001 = AN1                                                      |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 0010 = AN2                                                      |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 0011 = AN3                                                      | 0011 = AN3                         |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 0100 = AN4                                                      |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 0101 = AN6                                                      |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 0111 = AN7                                                      |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 1000 <b>= AN8</b>                                               |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 1001 <b>= AN9</b>                                               |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 1010 = AN10                                                     | )                                  |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 1011 = AN11                                                     |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 1100 = CVRE                                                     | F                                  |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 1101 = 0.6V                                                     | Fixed Voltage I                    | Reference      |                                    |                 |                    |       |  |  |  |  |  |
|              | 1110 = Rese                                                     | rved. Do not us                    | se.            |                                    |                 |                    |       |  |  |  |  |  |
| 1.1.4        | 1111 = Rese                                                     | rvea. Do not us                    | se.            |                                    |                 |                    |       |  |  |  |  |  |
| bit 1        | GO/DONE: A                                                      | GO/DONE: A/D Conversion Status bit |                |                                    |                 |                    |       |  |  |  |  |  |
|              | 1 = A/D CONV                                                    | ersion cycle in                    | progress. Set  | ting this bit star                 | ts an A/D conv  | ersion cycle.      | had   |  |  |  |  |  |
|              | 0 = A/D converts                                                | ersion complete                    | ed/not in prog | ress                               | ie A/D convers  | ion has complet    | .eu.  |  |  |  |  |  |
| hit 0        |                                                                 | Enable bit                         | sa/not in prog | 1000                               |                 |                    |       |  |  |  |  |  |
|              |                                                                 |                                    |                |                                    |                 |                    |       |  |  |  |  |  |
|              | $\perp = ADC$ is ef<br>0 = ADC is di                            | sabled and cor                     | sumes no on    | erating current                    |                 |                    |       |  |  |  |  |  |
|              |                                                                 |                                    |                | erating our offe                   |                 |                    |       |  |  |  |  |  |
|              |                                                                 |                                    |                |                                    |                 |                    |       |  |  |  |  |  |

## REGISTER 9-1: ADCON0: A/D CONTROL REGISTER 0

#### 10.1.2 READING THE DATA EEPROM MEMORY

To read a data memory location, the user must write the address to the EEADR register, clear the EEPGD control bit of the EECON1 register, and then set control bit RD. The data is available at the very next cycle, in the EEDAT register; therefore, it can be read in the next instruction. EEDAT will hold this value until another read or until it is written to by the user (during a write operation).

#### EXAMPLE 10-1: DATA EEPROM READ

| BANKSEL                | EEADR ;     |                         |  |  |  |  |  |  |  |
|------------------------|-------------|-------------------------|--|--|--|--|--|--|--|
| MOVF                   | DATA_EE_ADD | DATA_EE_ADDR, W;        |  |  |  |  |  |  |  |
| MOVWF                  | EEADR       | ;Data Memory            |  |  |  |  |  |  |  |
|                        |             | ;Address to read        |  |  |  |  |  |  |  |
| BANKSEL                | EECON1      | ;                       |  |  |  |  |  |  |  |
| BCF                    | EECON1, EEF | GD;Point to DATA memory |  |  |  |  |  |  |  |
| BSF                    | EECON1, RD  | ;EE Read                |  |  |  |  |  |  |  |
| BANKSEL                | EEDAT       | ;                       |  |  |  |  |  |  |  |
| MOVF                   | EEDAT, W    | ;W = EEDAT              |  |  |  |  |  |  |  |
| BANKSEL PORTA ; Bank 0 |             |                         |  |  |  |  |  |  |  |

# 10.1.3 WRITING TO THE DATA EEPROM MEMORY

To write an EEPROM data location, the user must first write the address to the EEADR register and the data to the EEDAT register. Then the user must follow a specific sequence to initiate the write for each byte.

The write will not initiate if the specific sequence is not followed exactly (write 55h to EECON2, write AAh to EECON2, then set WR bit) for each byte. Interrupts should be disabled during this code segment.

Additionally, the WREN bit in EECON1 must be set to enable write. This mechanism prevents accidental writes to data EEPROM due to errant (unexpected) code execution (i.e., lost programs). The user should keep the WREN bit clear at all times, except when updating EEPROM. The WREN bit is not cleared by hardware.

After a write sequence has been initiated, clearing the WREN bit will not affect this write cycle. The WR bit will be inhibited from being set unless the WREN bit is set.

At the completion of the write cycle, the WR bit is cleared in hardware and the EE Write Complete Interrupt Flag bit (EEIF) is set. The user can either enable this interrupt or poll this bit. EEIF must be cleared by software.

#### BANKSELEEADR MOVFDATA\_EE\_ADDR, W; MOVWFEEADR ;Data Memory Address to write MOVFDATA\_EE\_DATA, W; MOVWFEEDAT ;Data Memory Value to write BANKSELEECON1 ; BCF EECON1, EEPGD; Point to DATA memory BSF EECON1, WREN; Enable writes BCF INTCON, GIE ; Disable INTs. BTFSCINTCON, GIE;SEE AN576 GOTO\$-2 MOVLW55h ; Required Sequence MOVWFEECON2 ;Write 55h MOVLWAAh ; MOVWFEECON2 ;Write AAh BSF EECON1, WR ;Set WR bit to begin write BSF INTCON, GIE ; Enable INTs. SLEEP ;Wait for interrupt to signal write complete (optional) BCF EECON1, WREN; Disable writes BANKSEL0x00 ;Bank 0

#### EXAMPLE 10-2: DATA EEPROM WRITE

### REGISTER 11-2: ECCPAS: ENHANCED CAPTURE/COMPARE/PWM AUTO-SHUTDOWN CONTROL REGISTER

| R/W-0           | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                            | R/W-0                                             | R/W-0                                  | R/W-0                          | R/W-0            | R/W-0              | R/W-0  |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------|--------------------------------|------------------|--------------------|--------|--|
| ECCPASE         | ECCPAS2                                                                                                                                                                                                                                                                                                                                                                                                          | ECCPAS1                                           | ECCPAS0                                | PSSAC1                         | PSSAC0           | PSSBD1             | PSSBD0 |  |
| bit 7           |                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                   |                                        |                                |                  |                    | bit 0  |  |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                   |                                        |                                |                  |                    |        |  |
| Legend:         |                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                   |                                        |                                |                  |                    |        |  |
| R = Readable    | bit                                                                                                                                                                                                                                                                                                                                                                                                              | W = Writable                                      | bit                                    | U = Unimpler                   | mented bit, read | d as '0'           |        |  |
| -n = Value at I | POR                                                                                                                                                                                                                                                                                                                                                                                                              | '1' = Bit is set                                  |                                        | '0' = Bit is cle               | ared             | x = Bit is unknown |        |  |
| bit 7           | <b>ECCPASE:</b> E<br>1 = A shutdov<br>0 = ECCP out                                                                                                                                                                                                                                                                                                                                                               | CCP Auto-Shu<br>wn event has o<br>tputs are opera | tdown Event S<br>ccurred; ECCF<br>ting | status bit<br>9 outputs are ir | n shutdown stat  | te                 |        |  |
| bit 6-4         | 6-4 ECCPAS<2:0>: ECCP Auto-shutdown Source Select bits<br>000 =Auto-Shutdown is disabled<br>001 =Comparator C1 output high<br>010 =Comparator C2 output high <sup>(1)</sup><br>011 =Either Comparators output is high<br>100 =VIL on INT pin<br>101 =VIL on INT pin or Comparator C1 output high<br>110 =VIL on INT pin or Comparator C2 output high<br>111 =VIL on INT pin or cither Comparators output is high |                                                   |                                        |                                |                  |                    |        |  |
| bit 3-2         | <b>PSSACn:</b> Pins P1A and P1C Shutdown State Control bits<br>00 = Drive pins P1A and P1C to '0'<br>01 = Drive pins P1A and P1C to '1'<br>1x = Pins P1A and P1C tri-state                                                                                                                                                                                                                                       |                                                   |                                        |                                |                  |                    |        |  |
| bit 1-0         | <ul> <li>PSSBDn: Pins P1B and P1D Shutdown State Control bits</li> <li>00 = Drive pins P1B and P1D to '0'</li> <li>01 = Drive pins P1B and P1D to '1'</li> <li>1x = Pins P1B and P1D tri-state</li> </ul>                                                                                                                                                                                                        |                                                   |                                        |                                |                  |                    |        |  |
| Note 1: If C    | 2SYNC is enal                                                                                                                                                                                                                                                                                                                                                                                                    | oled, the shutde                                  | own will be dela                       | ayed by Timer                  | 1.               |                    |        |  |

| Note 1: | The auto-shutdown condition is a level-    |
|---------|--------------------------------------------|
|         | based signal, not an edge-based signal.    |
|         | As long as the level is present, the auto- |
|         | shutdown will persist.                     |

- 2: Writing to the ECCPASE bit is disabled while an auto-shutdown condition persists.
- **3:** Once the auto-shutdown condition has been removed and the PWM restarted (either through firmware or auto-restart) the PWM signal will always restart at the beginning of the next PWM period.

# 13.0 SSP MODULE OVERVIEW

The Synchronous Serial Port (SSP) module is a serial interface used to communicate with other peripheral or microcontroller devices. These peripheral devices may be serial EEPROMs, shift registers, display drivers, A/D converters, etc. The SSP module can operate in one of two modes:

- Serial Peripheral Interface (SPI)
- Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>)

Refer to Application Note AN578, "Use of the SSP Module in the Multi-Master Environment" (DS00578).

## 13.1 SPI Mode

This section contains register definitions and operational characteristics of the SPI module.

The SPI mode allows eight bits of data to be synchronously transmitted and received simultaneously. To accomplish communication, typically three pins are used:

- Serial Data Out (SDO)
- Serial Data In (SDI)
- Serial Clock (SCK)

Additionally, a fourth pin may be used when in a Slave mode of operation:

- Slave Select (SS)
  - Note 1: When the SPI is in Slave mode with SS pin control enabled (SSPM<3:0> bits of the SSPCON register = 0100), the SPI module will reset if the SS pin is set to VDD.
    - **2:** If the SPI is used in Slave mode with CKE = 1, then the  $\overline{SS}$  pin control must be enabled.
    - 3: When the SPI is in Slave mode with SS pin control enabled (SSPM<3:0> bits of the SSPCON register = 0100), the state of the SS pin can affect the state read back from the TRISC<4> bit. The peripheral OE signal from the SSP module into PORTC controls the state that is read back from the TRISC<4> bit "Electrical (see Section 17.0 Specifications" for information on read-write-modify PORTC). lf instructions, such as BSF, are performed on the TRISC register while the  $\overline{SS}$  pin is high, this will cause the TRISC<7> bit to be set, thus disabling the SDO output.

#### FIGURE 13-1: S

#### SSP BLOCK DIAGRAM (SPI MODE)



# PIC16F631/677/685/687/689/690

# REGISTER 13-1: SSPSTAT: SYNC SERIAL PORT STATUS REGISTER<sup>(1)</sup>

| R/W-0                | R/W-0                                                                                                                                                                                                                                                                                       | R-0                                                                                                                                                                                | R-0                                                              | R-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R-0                                  | R-0                 | R-0           |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------|---------------|--|--|
| SMP                  | CKE                                                                                                                                                                                                                                                                                         | D/A                                                                                                                                                                                | Р                                                                | S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                  | UA                  | BF            |  |  |
| bit 7                |                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                    |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      | •                   | bit 0         |  |  |
|                      |                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                    |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      |                     |               |  |  |
| Legend:              |                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                    |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      |                     |               |  |  |
| R = Readable bi      | t                                                                                                                                                                                                                                                                                           | W = Writable bit                                                                                                                                                                   |                                                                  | U = Unimplem                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ented bit, read as                   | s 'O'               |               |  |  |
| -n = Value at PC     | R                                                                                                                                                                                                                                                                                           | '1' = Bit is set                                                                                                                                                                   | '0' = Bit is clea                                                | red                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | x = Bit is unkno                     | own                 |               |  |  |
| bit 7                | it 7 SMP: SPI Data Input Sample Phase bit <u>SPI Master mode:</u> 1 = Input data sampled at end of data output time 0 = Input data sampled at middle of data output time (Microwire) <u>SPI Slave mode:</u> SMP must be cleared when SPI is used in Slave mode <u>I<sup>2</sup>C™ mode:</u> |                                                                                                                                                                                    |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      |                     |               |  |  |
| bit 6                | <b>CKE</b> : SPI Clock<br><u>SPI mode. CKF</u><br>1 = Data transr<br>0 = Data transr<br><u>SPI mode. CKF</u><br>1 = Data transr<br>0 = Data transr<br>0 = Data transr<br><u>1<sup>2</sup>C mode</u> :<br>This bit must be                                                                   | k Edge Select bit<br>$\frac{D}{2} = 0$ :<br>nitted on rising ec<br>nitted on falling ec<br>$\frac{D}{2} = 1$ :<br>nitted on falling ec<br>nitted on rising ec<br>e maintained clea | lge of SCK (Mi<br>dge of SCK<br>dge of SCK (M<br>lge of SCK<br>r | crowire alternate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ə)                                   |                     |               |  |  |
| bit 5                | <b>D/A</b> : DATA/ADI<br>1 = Indicates th<br>0 = Indicates th                                                                                                                                                                                                                               | DRESS bit (I <sup>2</sup> C m<br>nat the last byte re<br>nat the last byte re                                                                                                      | ode only) <sup>(2)</sup><br>eceived or trans<br>eceived or trans | smitted was data<br>smitted was add                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | a<br>ress                            |                     |               |  |  |
| bit 4                | P: Stop bit (I <sup>2</sup> C<br>This bit is clear<br>SSPEN is clear<br>1 = Indicates th<br>0 = Stop bit wa                                                                                                                                                                                 | mode only)<br>ed when the SSP<br>red.<br>nat a Stop bit has<br>s not detected las                                                                                                  | module is disa                                                   | abled, or when the the state of | ne Start bit is dete<br>o' on Reset) | ected last.         |               |  |  |
| bit 3                | S: Start bit ( $I^2C$<br>This bit is clear<br>SSPEN is clear<br>1 = Indicates th<br>0 = Start bit wa                                                                                                                                                                                        | mode only)<br>ed when the SSP<br>red.<br>nat a Start bit has<br>s not detected las                                                                                                 | module is disa                                                   | abled, or when the still abled, or when the still able to the stil | ne Stop bit is dete<br>o' on Reset)  | ected last.         |               |  |  |
| bit 2                | <b>R/W</b> : READ/WI<br>This bit holds th<br>to the next Star<br>1 = Read<br>0 = Write                                                                                                                                                                                                      | RITE bit Informati<br>ne R/W bit informa<br>t bit, Stop bit or A                                                                                                                   | on (I <sup>2</sup> C mode c<br>tion following tł<br>CK bit.      | only)<br>ne last address r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | natch. This bit is o                 | only valid from the | address match |  |  |
| bit 1                | <b>UA</b> : Update Ad<br>1 = Indicates th<br>0 = Address do                                                                                                                                                                                                                                 | dress bit (10-bit l <sup>2</sup><br>nat the user needs<br>pes not need to be                                                                                                       | <sup>2</sup> C mode only)<br>s to update the<br>e updated        | address in the S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SSPADD register                      |                     |               |  |  |
| bit 0<br>Note 1: PIC | <b>BF</b> : Buffer Full<br><u>Receive (SPI a</u><br>1 = Receive co<br>0 = Receive no<br><u>Transmit (I<sup>2</sup>C n</u><br>1 = Transmit in<br>0 = Transmit co<br>16F687/PIC16F6                                                                                                           | Status bit<br>nd I <sup>2</sup> C modes):<br>mplete, SSPBUF<br>t complete, SSPE<br>node only):<br>progress, SSPBU<br>pmplete, SSPBUF<br>389/PIC16F690 or                           | is full<br>BUF is empty<br>JF is full<br>is empty                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                      |                     |               |  |  |

2: Does not update if receive was ignored.

#### 13.12.4 TRANSMISSION

When the  $R/\overline{W}$  bit of the incoming address byte is set and an address match occurs, the  $R/\overline{W}$  bit of the SSPSTAT register is set. The received address is loaded into the SSPBUF register. The  $\overline{ACK}$  pulse will be sent on the ninth bit, and pin RB6/SCK/SCL is held low. The transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then, pin RB6/SCK/SCL should be enabled by setting bit CKP (SSPCON<4>). The master must monitor the SCL pin prior to asserting another clock pulse. The slave devices may be holding off the master by stretching the clock. The eight data bits are shifted out on the falling edge of the SCL input. This ensures that the SDA signal is valid during the SCL high time (Figure 13-10). An SSP interrupt is generated for each data transfer byte. Flag bit SSPIF must be cleared in software, and the SSPSTAT register is used to determine the status of the byte. Flag bit SSPIF is set on the falling edge of the ninth clock pulse.

As a slave-transmitter, the ACK pulse from the master receiver is latched on the rising edge of the ninth SCL input pulse. If the SDA line was high (not ACK), then the data transfer is complete. When the ACK is latched by the slave, the slave logic is reset (resets SSPSTAT register) and the slave then monitors for another occurrence of the Start bit. If the SDA line was low (ACK), the transmit data must be loaded into the SSPBUF register, which also loads the SSPSR register. Then pin RB6/SCK/SCL should be enabled by setting bit CKP.





## 14.0 SPECIAL FEATURES OF THE CPU

The PIC16F631/677/685/687/689/690 have a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power saving features and offer code protection.

These features are:

- Reset
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- Watchdog Timer (WDT)
- Oscillator selection
- Sleep
- Code protection
- ID Locations
- In-Circuit Serial Programming

The PIC16F631/677/685/687/689/690 have two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay of 64 ms (nominal) on power-up only, designed to keep the part in Reset while the power supply stabilizes. There is also circuitry to reset the device if a brown-out occurs, which can use the Power-up Timer to provide at least a 64 ms Reset. With these three functions-on-chip, most applications need no external Reset circuitry.

The Sleep mode is designed to offer a very low-current Power-down mode. The user can wake-up from Sleep through:

- External Reset
- Watchdog Timer Wake-up
- An interrupt

Several oscillator options are also made available to allow the part to fit the application. The INTOSC option saves system cost while the LP crystal option saves power. A set of Configuration bits are used to select various options (see Register 14-2).

## 14.1 Configuration Bits

The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1') to select various device configurations as shown in Register 14-2. These bits are mapped in program memory location 2007h.

Note: Address 2007h is beyond the user program memory space. It belongs to the special configuration memory space (2000h-3FFFh), which can be accessed only during programming. See "PIC12F6XX/16F6XX Memory Programming Specification" (DS41204) for more information.

## 14.6 Power-Down Mode (Sleep)

The Power-Down mode is entered by executing a  $\ensuremath{\mathtt{SLEEP}}$  instruction.

If the Watchdog Timer is enabled:

- WDT will be cleared but keeps running.
- PD bit in the STATUS register is cleared.
- TO bit is set.
- Oscillator driver is turned off.
- I/O ports maintain the status they had before SLEEP was executed (driving high, low or highimpedance).

For lowest current consumption in this mode, all I/O pins should be either at VDD or Vss, with no external circuitry drawing current from the I/O pin and the comparators and CVREF should be disabled. I/O pins that are highimpedance inputs should be pulled high or low externally to avoid switching currents caused by floating inputs. The T0CKI input should also be at VDD or Vss for lowest current consumption. The contribution from on-chip pullups on PORTA should be considered.

The  $\overline{\text{MCLR}}$  pin must be at a logic high level.

Note: It should be noted that a Reset generated by a WDT time-out does not drive MCLR pin low.

### 14.6.1 WAKE-UP FROM SLEEP

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on  $\overline{\text{MCLR}}$  pin.
- 2. Watchdog Timer Wake-up (if WDT was enabled).
- 3. Interrupt from RA2/INT pin, PORTA change or a peripheral interrupt.

The first event will cause a device Reset. The two latter events are considered a continuation of program execution. The TO and PD bits in the STATUS register can be used to determine the cause of device Reset. The PD bit, which is set on power-up, is cleared when Sleep is invoked. TO bit is cleared if WDT Wake-up occurred.

The following peripheral interrupts can wake the device from Sleep:

- 1. TMR1 interrupt. Timer1 must be operating as an asynchronous counter.
- 2. ECCP Capture mode interrupt.
- 3. A/D conversion (when A/D clock source is FRC).
- 4. EEPROM write operation completion.
- 5. Comparator output changes state.
- 6. Interrupt-on-change.
- 7. External Interrupt from INT pin.
- 8. EUSART Break detect, I<sup>2</sup>C slave.

Other peripherals cannot generate interrupts since during Sleep, no on-chip clocks are present.

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be set (enabled). Wake-up occurs regardless of the state of the GIE bit. If the GIE bit is clear (disabled), the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is set (enabled), the device executes the instruction after the SLEEP instruction, then branches to the interrupt address (0004h). In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

| Note: | If the global interrupts are disabled (GIE is |  |  |  |  |  |  |  |  |
|-------|-----------------------------------------------|--|--|--|--|--|--|--|--|
|       | cleared), but any interrupt source has both   |  |  |  |  |  |  |  |  |
|       | its interrupt enable bit and the              |  |  |  |  |  |  |  |  |
|       | corresponding interrupt flag bits set, the    |  |  |  |  |  |  |  |  |
|       | device will immediately wake-up from          |  |  |  |  |  |  |  |  |
|       | Sleep. The SLEEP instruction is completely    |  |  |  |  |  |  |  |  |
|       | executed.                                     |  |  |  |  |  |  |  |  |

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

#### 14.6.2 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs before the execution of a SLEEP instruction, the SLEEP instruction will complete as a NOP. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will not be cleared, the TO bit will not be set and the PD bit will not be cleared.
- If the interrupt occurs during or after the execution of a SLEEP instruction, the device will immediately wake-up from Sleep. The SLEEP instruction will be completely executed before the wake-up. Therefore, the WDT and WDT prescaler and postscaler (if enabled) will be cleared, the TO bit will be set and the PD bit will be cleared.

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

To ensure that the WDT is cleared, a CLRWDT instruction should be executed before a SLEEP instruction.

## 17.3 DC Characteristics: PIC16F631/677/685/687/689/690-E (Extended)

| DC CHARACTERISTICS           |                             | <b>Standa</b><br>Operati | rd Operating temper | ting Con<br>rature | ditions (unless otherwise stated)<br>-40°C $\leq$ TA $\leq$ +85°C for industrial<br>-40°C $\leq$ TA $\leq$ +125°C for extended |            |                                               |  |
|------------------------------|-----------------------------|--------------------------|---------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------|--|
| Param Davies Characteristics |                             | <b>N4</b> in             | <b>T</b> 1          |                    | 11                                                                                                                             | Conditions |                                               |  |
| No.                          | Device Characteristics      | Min.                     | турт                | max.               | Units                                                                                                                          | Vdd        | Note                                          |  |
| D020E                        | D20E Power-down Base        |                          | 0.05                | 9                  | μΑ                                                                                                                             | 2.0        | WDT, BOR, Comparators, VREF and               |  |
|                              | Current(IPD) <sup>(2)</sup> | —                        | 0.15                | 11                 | μA                                                                                                                             | 3.0        | T1OSC disabled                                |  |
|                              |                             | —                        | 0.35                | 15                 | μA                                                                                                                             | 5.0        |                                               |  |
|                              |                             | —                        | 90                  | 500                | nA                                                                                                                             | 3.0        | $-40^{\circ}C \le TA \le +25^{\circ}C$        |  |
| D021E                        |                             | —                        | 1.0                 | 17.5               | μA                                                                                                                             | 2.0        | WDT Current <sup>(1)</sup>                    |  |
|                              |                             | —                        | 2.0                 | 19                 | μA                                                                                                                             | 3.0        |                                               |  |
|                              |                             | _                        | 3.0                 | 22                 | μΑ                                                                                                                             | 5.0        |                                               |  |
| D022E                        |                             | —                        | 42                  | 65                 | μA                                                                                                                             | 3.0        | BOR Current <sup>(1)</sup>                    |  |
|                              |                             | —                        | 85                  | 127                | μA                                                                                                                             | 5.0        |                                               |  |
| D023E                        |                             | —                        | 32                  | 45                 | μA                                                                                                                             | 2.0        | Comparator Current <sup>(1)</sup> , both      |  |
|                              |                             | —                        | 60                  | 78                 | μA                                                                                                                             | 3.0        | comparators enabled                           |  |
|                              |                             | —                        | 120                 | 160                | μΑ                                                                                                                             | 5.0        |                                               |  |
| D024E                        |                             | —                        | 30                  | 70                 | μA                                                                                                                             | 2.0        | CVREF Current <sup>(1)</sup> (high range)     |  |
|                              |                             | _                        | 45                  | 90                 | μA                                                                                                                             | 3.0        |                                               |  |
|                              |                             | _                        | 75                  | 120                | μA                                                                                                                             | 5.0        |                                               |  |
| D024AE*                      |                             | —                        | 39                  | 91                 | μΑ                                                                                                                             | 2.0        | CVREF Current <sup>(1)</sup> (low range)      |  |
|                              |                             | _                        | 59                  | 117                | μA                                                                                                                             | 3.0        |                                               |  |
|                              |                             | _                        | 98                  | 156                | μA                                                                                                                             | 5.0        |                                               |  |
| D025E                        |                             | —                        | 2.0                 | 18                 | μA                                                                                                                             | 2.0        | T1OSC Current                                 |  |
|                              |                             | —                        | 2.5                 | 21                 | μA                                                                                                                             | 3.0        |                                               |  |
|                              |                             | _                        | 3.0                 | 24                 | μA                                                                                                                             | 5.0        |                                               |  |
| D026E                        |                             | —                        | 0.30                | 12                 | μΑ                                                                                                                             | 3.0        | A/D Current <sup>(1)</sup> , no conversion in |  |
|                              |                             | _                        | 0.36                | 16                 | μA                                                                                                                             | 5.0        | progress                                      |  |
| D027E                        |                             | —                        | 90                  | 130                | μA                                                                                                                             | 3.0        | VP6 Current                                   |  |
|                              |                             |                          | 125                 | 170                | μA                                                                                                                             | 5.0        |                                               |  |

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** The test conditions for all IDD measurements in Active Operation mode are: OSC1 = external square wave, from rail-to-rail; all I/O pins tri-stated, pulled to VDD; MCLR = VDD; WDT disabled.

2: The supply current is mainly a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption.

**3:** For RC oscillator configurations, current through REXT is not included. The current through the resistor can be extended by the formula IR = VDD/2REXT (mA) with REXT in kΩ.

4: The peripheral current is the sum of the base IDD or IPD and the additional current consumed when this peripheral is enabled. The peripheral ∆ current can be determined by subtracting the base IDD or IPD current from this limit. Max values should be used when calculating total current consumption.

5: The power-down current in Sleep mode does not depend on the oscillator type. Power-down current is measured with the part in Sleep mode, with all I/O pins in high-impedance state and tied to VDD.



FIGURE 18-15: COMPARATOR IPD vs. VDD (BOTH COMPARATORS ENABLED)





FIGURE 18-23: TYPICAL VP6 REFERENCE IPD vs. VDD (25°C)









© 2005-2015 Microchip Technology Inc.

#### 19.2 Package Details

The following sections give the technical details of the packages.

## 20-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]





|                            | Units            | INCHES   |       |       |  |  |
|----------------------------|------------------|----------|-------|-------|--|--|
| Dimensio                   | Dimension Limits |          | NOM   | MAX   |  |  |
| Number of Pins             | N                |          | 20    |       |  |  |
| Pitch                      | е                | .100 BSC |       |       |  |  |
| Top to Seating Plane       | Α                | -        | -     | .210  |  |  |
| Molded Package Thickness   | A2               | .115     | .130  | .195  |  |  |
| Base to Seating Plane      | A1               | .015     | -     | -     |  |  |
| Shoulder to Shoulder Width | E                | .300     | .310  | .325  |  |  |
| Molded Package Width       | E1               | .240     | .250  | .280  |  |  |
| Overall Length             | D                | .980     | 1.030 | 1.060 |  |  |
| Tip to Seating Plane       | L                | .115     | .130  | .150  |  |  |
| Lead Thickness             | С                | .008     | .010  | .015  |  |  |
| Upper Lead Width           | b1               | .045     | .060  | .070  |  |  |
| Lower Lead Width           | b                | .014     | .018  | .022  |  |  |
| Overall Row Spacing §      | eB               | _        | _     | .430  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-019B

## 20-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



TOP VIEW







Microchip Technology Drawing C04-094C Sheet 1 of 2