Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 70 MIPs | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 128KB (43K x 24) | | Program Memory Type | FLASH | | EPROM Size | - | | RAM Size | 8K x 8 | | /oltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 24x10/12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 44-TQFP | | Supplier Device Package | 44-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ev128gm104t-i-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **Pin Diagrams (Continued)** #### 4.3.1 PAGED MEMORY SCHEME The dsPIC33EVXXXGM00X/10X family architecture extends the available DS through a paging scheme, which allows the available DS to be accessed using MOV instructions in a linear fashion for pre- and post-modified Effective Addresses (EAs). The upper half of the Base Data Space address is used in conjunction with the Data Space Page registers, the 10-bit Data Space Read Page register (DSRPAG) or the 9-bit Data Space Write Page register (DSWPAG), to form an EDS address, or Program Space Visibility (PSV) address. The Data Space Page registers are located in the SFR space. Construction of the EDS address is shown in Figure 4-9 and Figure 4-10. When DSRPAG<9> = 0 and the base address bit, EA<15> = 1, the DSRPAG<8:0> bits are concatenated onto EA<14:0> to form the 24-bit EDS read address. Similarly, when the base address bit, EA<15> = 1, the DSWPAG<8:0> bits are concatenated onto EA<14:0> to form the 24-bit EDS write address. FIGURE 4-9: EXTENDED DATA SPACE (EDS) READ ADDRESS GENERATION ### REGISTER 8-3: DMAxSTAH: DMA CHANNEL x START ADDRESS REGISTER A (HIGH) | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|--------|-------|-------|-------| | | | | STA<2 | 23:16> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **Unimplemented:** Read as '0' bit 7-0 STA<23:16>: DMA Primary Start Address bits (source or destination) ### REGISTER 8-4: DMAxSTAL: DMA CHANNEL x START ADDRESS REGISTER A (LOW) | R/W-0 |--------|-------|-------|-------|-------|-------|-------|-------| | | | | STA< | 15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | | | | STA< | <7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **STA<15:0>:** DMA Primary Start Address bits (source or destination) #### REGISTER 8-14: DMAPPS: DMA PING-PONG STATUS REGISTER | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | |-------|-----|-----|-----|-------|-------|-------|-------| | _ | _ | _ | _ | PPST3 | PPST2 | PPST1 | PPST0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-4 Unimplemented: Read as '0' bit 3 PPST3: Channel 3 Ping-Pong Mode Status Flag bit 1 = DMA3STB register is selected0 = DMA3STA register is selected bit 2 PPST2: Channel 2 Ping-Pong Mode Status Flag bit 1 = DMA2STB register is selected0 = DMA2STA register is selected bit 1 PPST1: Channel 1 Ping-Pong Mode Status Flag bit 1 = DMA1STB register is selected0 = DMA1STA register is selected bit 0 PPST0: Channel 0 Ping-Pong mode Status Flag bit 1 = DMA0STB register is selected0 = DMA0STA register is selected #### REGISTER 11-16: RPINR44: PERIPHERAL PIN SELECT INPUT REGISTER 44 | R/W-0 |-------------|-------|-------|-------|-------|-------|-------|-------| | SENT1R<7:0> | | | | | | | | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **SENT1R<7:0>:** Assign SENT Module Input 1 to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 10110101 = Input tied to RPI181 . . 00000001 = Input tied to CMP1 00000000 = Input tied to Vss bit 7-0 **Unimplemented:** Read as '0' #### **REGISTER 11-17: RPINR45: PERIPHERAL PIN SELECT INPUT REGISTER 45** | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------------|-------|-------|-------|-------|-------|-------|-------| | SENT2R<7:0> | | | | | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 Unimplemented: Read as '0' bit 7-0 SENT2R<7:0>: Assign SENT Module Input 2 to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 10110101 = Input tied to RPI181 • . 00000001 = Input tied to CMP1 00000000 = Input tied to Vss - 3: Timery is a Type C timer (y = 3 and 5). - 4: The ADC trigger is available only on the TMR3:TMR2 and TMR5:TMR4 32-bit timer pairs. #### REGISTER 14-9: DMTPSINTVL: DMT POST CONFIGURE INTERVAL STATUS REGISTER LOW | R/W-0 |--------|-------|-------|--------|---------|-------|-------|-------| | | | | PSINT\ | /<15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **PSINTV<15:0>:** Lower DMT Window Interval Configuration Status bits This is always the value of the FDMTINTVL Configuration register. #### REGISTER 14-10: DMTPSINTVH: DMT POST CONFIGURE INTERVAL STATUS REGISTER HIGH | R/W-0 | | |---------------|-------|-------|-------|-------|-------|-------|-------|--|--| | PSINTV<31:24> | | | | | | | | | | | bit 15 | | | | | | | | | | | R/W-0 | | |---------------|-------|-------|-------|-------|-------|-------|-------|--|--| | PSINTV<23:16> | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **PSINTV<31:16>:** Higher DMT Window Interval Configuration Status bits This is always the value of the FDMTINTVH Configuration register. ### 15.0 INPUT CAPTURE - Note 1: This data sheet summarizes the features of the dsPIC33EVXXXGM00X/10X family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Input Capture" (DS70000352) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com). - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. The input capture module is useful in applications requiring frequency (period) and pulse measurement. The dsPIC33EVXXXGM00X/10X family devices support 4 input capture channels. Key features of the input capture module include: - Hardware-Configurable for 32-Bit Operation in All Modes by Cascading Two Adjacent modules - Synchronous and Trigger Modes of Output Compare Operation, with up to 31 User-Selectable Trigger/Sync Sources Available - A 4-Level FIFO Buffer for Capturing and Holding Timer Values for Several Events - Configurable Interrupt Generation - Up to Six Clock Sources Available for Each Module, Driving a Separate Internal 16-Bit Counter Figure 15-1 shows a block diagram of the Input capture module. #### FIGURE 15-1: INPUT CAPTURE x MODULE BLOCK DIAGRAM Note 1: The trigger/sync source is enabled by default and is set to Timer3 as a source. This timer must be enabled for proper ICx module operation or the trigger/sync source must be changed to another source option. #### REGISTER 16-1: OCXCON1: OUTPUT COMPARE x CONTROL REGISTER 1 (CONTINUED) - bit 2-0 **OCM<2:0>:** Output Compare x Mode Select bits - 111 = Center-Aligned PWM mode: Output sets high when OCxTMR = OCxR and sets low when OCxTMR = OCxRS<sup>(1)</sup> - 110 = Edge-Aligned PWM mode: Output sets high when OCxTMR = 0 and sets low when OCxTMR = OCxR(1) - 101 = Double Compare Continuous Pulse mode: Initializes OCx pin low, toggles OCx state continuously on alternate matches of OCxR and OCxRS - 100 = Double Compare Single-Shot mode: Initializes OCx pin low, toggles OCx state on matches of OCxR and OCxRS for one cycle - 011 = Single Compare mode: Compare event with OCxR, continuously toggles OCx pin - 010 = Single Compare Single-Shot mode: Initializes OCx pin high, compare event with OCxR, forces OCx pin low - 001 = Single Compare Single-Shot mode: Initializes OCx pin low, compare event with OCxR, forces OCx pin high - 000 = Output compare channel is disabled Note 1: OCxR and OCxRS are double-buffered in PWM mode only. ### 17.3 PWMx Control Registers #### REGISTER 17-1: PTCON: PWMx TIME BASE CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | HS-0, HC | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|--------|----------|-------|---------------------|------------------------|------------------------| | PTEN | _ | PTSIDL | SESTAT | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> | | bit 15 | | | | | | | bit 8 | | R/W-0 |-----------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------| | SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3 <sup>(1)</sup> | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | HC = Hardware Clearable bit HS = Hardware Settable bit | | | |-------------------|--------------------------------------------------------|------------------------------------|----------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x =$ | Bit is unknown | bit 15 PTEN: PWMx Module Enable bit 1 = PWMx module is enabled 0 = PWMx module is disabled bit 14 Unimplemented: Read as '0' bit 13 PTSIDL: PWMx Time Base Stop in Idle Mode bit 1 = PWMx time base halts in CPU Idle mode 0 = PWMx time base runs in CPU Idle mode bit 12 SESTAT: Special Event Interrupt Status bit 1 = Special event interrupt is pending 0 = Special event interrupt is not pending bit 11 SEIEN: Special Event Interrupt Enable bit 1 = Special event interrupt is enabled 0 = Special event interrupt is disabled **EIPU:** Enable Immediate Period Updates bit<sup>(1)</sup> bit 10 1 = Active Period register is updated immediately 0 = Active Period register updates occur on PWMx cycle boundaries bit 9 **SYNCPOL:** Synchronize Input and Output Polarity bit<sup>(1)</sup> 1 = SYNCI1/SYNCO1 polarity is inverted (active-low) 0 = SYNCI1/SYNCO1 is active-high bit 8 **SYNCOEN:** Primary Time Base Sync Enable bit<sup>(1)</sup> 1 = SYNCO1 output is enabled 0 = SYNCO1 output is disabled **SYNCEN:** External Time Base Synchronization Enable bit<sup>(1)</sup> bit 7 1 = External synchronization of primary time base is enabled 0 = External synchronization of primary time base is disabled **Note 1:** These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user application must program the Period register with a value that is slightly larger than the expected period of the external synchronization input signal. #### REGISTER 17-3: PTPER: PWMx PRIMARY MASTER TIME BASE PERIOD REGISTER | R/W-1 | |-------------|-------|-------|-------|-------|-------|-------|-------|--| | PTPER<15:8> | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | | |------------|-------|-------|-------|-------|-------|-------|-------|--| | PTPER<7:0> | | | | | | | | | | bit 7 | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **PTPER<15:0>:** Primary Master Time Base (PMTMR) Period Value bits #### REGISTER 17-4: SEVTCMP: PWMx PRIMARY SPECIAL EVENT COMPARE REGISTER | R/W-0 | |---------------|-------|-------|-------|-------|-------|-------|-------|--| | SEVTCMP<15:8> | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | R/W-0 | |--------------|-------|-------|-------|-------|-------|-------|-------|--| | SEVTCMP<7:0> | | | | | | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **SEVTCMP<15:0>:** Special Event Compare Count Value bits ### 29.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools: - · Integrated Development Environment - MPLAB® X IDE Software - · Compilers/Assemblers/Linkers - MPLAB XC Compiler - MPASM<sup>TM</sup> Assembler - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB X SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - In-Circuit Debuggers/Programmers - MPLAB ICD 3 - PICkit™ 3 - · Device Programmers - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits - · Third-party development tools # 29.1 MPLAB X Integrated Development Environment Software The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows®, Linux and Mac OS® X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface. With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users. #### Feature-Rich Editor: - Color syntax highlighting - Smart code completion makes suggestions and provides hints as you type - Automatic code formatting based on user-defined rules - · Live parsing User-Friendly, Customizable Interface: - Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc. - · Call graph window Project-Based Workspaces: - · Multiple projects - · Multiple tools - · Multiple configurations - · Simultaneous debugging sessions File History and Bug Tracking: - · Local file history feature - · Built-in support for Bugzilla issue tracker TABLE 30-8: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD) | DC CHARACT | ERISTICS | | (unless oth | Standard Operating Conditions: 4.5V to 5.5V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{TA} \leq +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for Extended | | | | | | | |-----------------------------------------------------------------|---------------------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------|--|--|--|--| | Parameter<br>No. | Typ. <sup>(2)</sup> | Max. | Units | | ( | Conditions | | | | | | Power-Down Current (IPD) – dsPIC33EVXXXGM00X/10X <sup>(1)</sup> | | | | | | | | | | | | DC60d | 9.25 | 30 | μΑ | -40°C | | | | | | | | DC60a | 15.75 | 35 | μΑ | +25°C | 5.0V | Base Power-Down Current | | | | | | DC60b | 67.75 | 250 | μΑ | +85°C | 3.00 | base Fower-Down Current | | | | | | DC60c | 270 | 750 | μΑ | +125°C | | | | | | | | DC61d | 1 | 7 | μΑ | -40°C | | | | | | | | DC61a | 1.25 | 8 | μΑ | +25°C | 5.0\/ | Watchdog Timer Current: ∆lwdT <sup>(3)</sup> | | | | | | DC61b | 3.5 | 12 | μΑ | +85°C | 5.0V | watchdog filmer Current. Alworks | | | | | | DC61c | 5 | 15 | μΑ | +125°C | | | | | | | **Note 1:** IPD (Sleep) current is measured as follows: - CPU core is off, oscillator is configured in EC mode and external clock is active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required) - · CLKO is configured as an I/O input pin in the Configuration Word - · All I/O pins are configured as outputs and driving low - MCLR = VDD, WDT and FSCM are disabled - All peripheral modules are disabled (PMDx bits are all ones) - The VREGS bit (RCON<8>) = 0 (i.e., core regulator is set to standby while the device is in Sleep mode) - The VREGSF bit (RCON<11>) = 0 (i.e., Flash regulator is set to standby while the device is in Sleep mode) - 2: Data in "Typ." column is at 5.0V, +25°C unless otherwise stated. - 3: The $\Delta$ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. TABLE 30-35: SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING REQUIREMENTS | AC CHA | ARACTERIST | rics | Standard Operating Conditions: 4.5V to 5.5V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for Extended | | | | | | |--------|-----------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|--------------------------------------|--| | Param. | Symbol | Characteristic <sup>(1)</sup> | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions | | | SP70 | FscP | Maximum SCK2 Input Frequency | _ | _ | 11 | MHz | See Note 3 | | | SP72 | TscF | SCK2 Input Fall Time | _ | | _ | ns | See Parameter DO32 and <b>Note 4</b> | | | SP73 | TscR | SCK2 Input Rise Time | _ | | _ | ns | See Parameter DO31 and <b>Note 4</b> | | | SP30 | TdoF | SDO2 Data Output Fall Time | _ | | - | ns | See Parameter DO32 and <b>Note 4</b> | | | SP31 | TdoR | SDO2 Data Output Rise Time | _ | | _ | ns | See Parameter DO31 and <b>Note 4</b> | | | SP35 | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge | _ | 6 | 20 | ns | | | | SP36 | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to First SCK2 Edge | 30 | _ | _ | ns | | | | SP40 | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input to SCK2 Edge | 30 | _ | _ | ns | | | | SP41 | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge | 30 | - | _ | ns | | | | SP50 | TssL2scH,<br>TssL2scL | SS2 ↓ to SCK2 ↑ or SCK2 ↓ Input | 120 | | _ | ns | | | | SP51 | TssH2doZ | SS2 ↑ to SDO2 Output<br>High-Impedance | 10 | _ | 50 | ns | See Note 4 | | | SP52 | TscH2ssH<br>TscL2ssH | SS2 ↑ after SCK2 Edge | 1.5 Tcy + 40 | _ | _ | ns | See Note 4 | | | SP60 | TssL2doV | SDO2 Data Output Valid after SS2 Edge | _ | _ | 50 | ns | | | **Note 1:** These parameters are characterized but not tested in manufacturing. - 2: Data in "Typ." column is at 5.0V, +25°C unless otherwise stated. - **3:** The minimum clock period for SCK2 is 91 ns. Therefore, the SCK2 clock generated by the master must not violate this specification. - 4: Assumes 50 pF load on all SPI2 pins. TABLE 30-38: SPI1 MAXIMUM DATA/CLOCK RATE SUMMARY | AC CHARACTERISTICS | | | Standard Operating Conditions: 4.5V to 5.5V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | |----------------------|------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----| | Maximum<br>Data Rate | Master<br>Transmit Only<br>(Half-Duplex) | Master<br>Transmit/Receive<br>(Full-Duplex) | Slave<br>Transmit/Receive<br>(Full-Duplex) | CKE | СКР | SMP | | 25 MHz | Table 30-39 | _ | _ | 0,1 | 0,1 | 0,1 | | 25 MHz | _ | Table 30-40 | _ | 1 | 0,1 | 1 | | 25 MHz | _ | Table 30-41 | _ | 0 | 0,1 | 1 | | 25 MHz | _ | _ | Table 30-42 | 1 | 0 | 0 | | 25 MHz | _ | _ | Table 30-43 | 1 | 1 | 0 | | 25 MHz | _ | _ | Table 30-44 | 0 | 1 | 0 | | 25 MHz | <u> </u> | _ | Table 30-45 | 0 | 0 | 0 | FIGURE 30-20: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 0) TIMING CHARACTERISTICS ### 33.8 Pull-up/Pull-Down Current FIGURE 33-23: TYPICAL PULL-DOWN CURRENT (VPIN = 5.5V) vs. TEMPERATURE ### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | N | ILLIMETER | S | |--------------------------|-------|-----------|-----------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Pins | N | | 28 | • | | Pitch | е | 1,27 BSC | | | | Overall Height | Α | - | - | 2.65 | | Molded Package Thickness | A2 | 2.05 | - | - | | Standoff § | A1 | 0.10 | - | 0.30 | | Overall Width | Е | 10.30 BSC | | | | Molded Package Width | E1 | 7.50 BSC | | | | Overall Length | D | 17.90 BSC | | | | Chamfer (Optional) | h | 0.25 | ı | 0.75 | | Foot Length | L | 0.40 | ı | 1.27 | | Footprint | L1 | | 1.40 REF | | | Lead Angle | Θ | 0° | - | - | | Foot Angle | φ | 0° | - | 8° | | Lead Thickness | С | 0.18 | - | 0.33 | | Lead Width | b | 0.31 | - | 0.51 | | Mold Draft Angle Top | α | 5° | - | 15° | | Mold Draft Angle Bottom | β | 5° | - | 15° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. - 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing C04-052C Sheet 2 of 2 ### 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN or VQFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | N | IILLIMETER: | S | |-------------------------|--------|----------|-------------|------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins N | | 44 | | | | Pitch | е | 0.65 BSC | | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.00 | 0.02 | 0.05 | | Terminal Thickness | A3 | 0.20 REF | | | | Overall Width | Е | 8.00 BSC | | | | Exposed Pad Width | E2 | 6.25 | 6.45 | 6.60 | | Overall Length | D | 8.00 BSC | | | | Exposed Pad Length | D2 | 6.25 | 6.45 | 6.60 | | Terminal Width | b | 0.20 | 0.30 | 0.35 | | Terminal Length | L | 0.30 | 0.40 | 0.50 | | Terminal-to-Exposed-Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated - 3. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-103D Sheet 2 of 2 ### 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | N | IILLIMETER: | S | |--------------------------|-------|-----------|-------------|------| | Dimension Limits | | MIN | NOM | MAX | | Number of Leads N | | | 64 | | | Lead Pitch | е | 0.50 BSC | | | | Overall Height | Α | ı | - | 1.20 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | - | 0.15 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | 1.00 REF | | | | Foot Angle | ф | 0° | 3.5° | 7° | | Overall Width | Е | 12.00 BSC | | | | Overall Length | D | 12.00 BSC | | | | Molded Package Width | E1 | 10.00 BSC | | | | Molded Package Length | D1 | 10.00 BSC | | | | Lead Thickness | С | 0.09 | - | 0.20 | | Lead Width | b | 0.17 | 0.22 | 0.27 | | Mold Draft Angle Top | α | 11° | 12° | 13° | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-085C Sheet 2 of 2 | E | | Instruction Addressing Modes | 74 | |----------------------------------------------|----------|-------------------------------------------------|------------| | Electrical Characteristics | 341 | File Register Instructions | 74 | | AC | | Fundamental Modes Supported | 75 | | Equations | 551, 400 | MAC Instructions | 75 | | BRG Formula | 220 | MCU Instructions | 74 | | Device Operating Frequency | | Move and Accumulator Instructions | 75 | | Fosc Calculation | | Other Instructions | 75 | | | | Instruction Set | | | Frame Time Calculations | | Overview | 330 | | FSCL Frequency | | Summary | | | Fvco Calculation | | Symbols Used in Opcode | | | SYNCMIN and SYNCMAX Calculations | | Interfacing Program and Data Memory Spaces | | | Tick Period Calculation | | Inter-Integrated Circuit (I <sup>2</sup> C) | | | Errata | 11 | Baud Rate Generator | | | F | | Control Registers | | | | | Inter-Integrated Circuit. See I <sup>2</sup> C. | 20 | | Flash Program Memory | | Internal LPRC Oscillator | | | Control Registers | | Use with WDT | 221 | | Error Correcting Code (ECC) | | Internet Address | | | Operations | | | 490 | | Resources | | Interrupt Controller | 400 | | RTSP Operation | | Control and Status Registers | | | Table Instructions | 83 | IECx | | | Flexible Configuration | 317 | IFSx | | | ^ | | INTCON1 | | | G | | INTCON2 | | | Getting Started with 16-Bit DSCs | 17 | INTCON3 | | | Connection Requirements | 17 | INTCON4 | | | CPU Logic Filter Capacitor Connection (VCA | P)18 | INTTREG | | | Decoupling Capacitors | 17 | IPCx | 100 | | External Oscillator Pins | | Reset Sequence | 100 | | ICSP Pins | 19 | Interrupt Vector Table (IVT) | 9 | | Master Clear (MCLR) Pin | | Details | 98 | | Oscillator Value Conditions on Device Start- | | 1.0 | | | Unused I/Os | • | М | | | | | Memory Maps | | | Н | | EDS | | | High Temperature | | Memory Organization | 3 <i>′</i> | | Thermal Operating Conditions | 404 | Microchip Internet Web Site | 493 | | High-Speed PWM | | Modulo Addressing | 76 | | Control Registers | | Applicability | | | Faults | | Operation Example | 76 | | Resources | | Start and End Address | 76 | | High-Temperature Electrical Characteristics | | W Address Register Selection | 76 | | Absolute Maximum Ratings | | MPLAB PM3 Device Programmer | 339 | | 7 1000 1010 1110 1110 1110 11 11 11 11 11 | | MPLAB REAL ICE In-Circuit Emulator System | 339 | | | | MPLAB X Integrated Development | | | I/O Ports | 143 | Environment Software | 337 | | Configuring Analog/Digital Port Pins | | MPLINK Object Linker/MPLIB Object Librarian | | | Helpful Tips | | - | | | High-Voltage Detect (HVD) | | 0 | | | Open-Drain Configuration | | Op Amp/Comparator | 30 | | Parallel I/O (PIO) | | Control Registers | | | Peripheral Pin Select (PPS) | | Oscillator Configuration | | | Slew Rate Selection | | Bit Values for Clock Selection | | | | | CPU Clocking System | | | Write/Read Timing | | Output Compare | | | In-Circuit Debugger | | Control Registers | | | MPLAB ICD 3 | | Control registers | 134 | | PICkit 3 Programmer | | P | | | In-Circuit Emulation | | Packaging | 46 | | In-Circuit Serial Programming (ICSP) | | Details | | | Input Capture | | Marking | | | Control Registers | | Peripheral Module Disable (PMD) | | | Input Change Notification (ICN) | 144 | . Chiprioral Modale Disable (FMD) | |