

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XEI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 53                                                                               |
| Program Memory Size        | 128KB (43K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 8                                                                           |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                                      |
| Data Converters            | A/D 36x10/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 64-TQFP                                                                          |
| Supplier Device Package    | 64-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ev128gm106-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Pin Diagrams**



# TABLE 4-33: PORTA REGISTER MAP FOR dsPIC33EVXXXGMX02 DEVICES

| SFR<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4                | Bit 3     | Bit 2     | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|----------------------|-----------|-----------|-------|-------|---------------|
| TRISA       | 0E00  | —      | —      | —      | _      | —      | _      | -     | —     | —     | —     | —     |                      | -         | TRISA<4:0 | >     |       | DF9F          |
| PORTA       | 0E02  | _      | —      | _      | _      | _      | _      | —     | —     | _     | _     | _     |                      | RA<4:0> 0 |           |       | 0000  |               |
| LATA        | 0E04  |        | _      | _      | _      | _      | _      | —     | _     |       | —     | —     | LATA<4:0> C          |           |           | 0000  |       |               |
| ODCA        | 0E06  |        | _      | _      | _      | _      | _      | —     | —     |       | _     | _     | ODCA<4:0> 0          |           |           | 0000  |       |               |
| CNENA       | 0E08  |        | _      | _      | _      | _      | _      | —     | —     |       | _     | _     |                      | (         | CNIEA<4:0 | >     |       | 0000          |
| CNPUA       | 0E0A  |        | _      | _      | _      | _      | _      | —     | —     |       | _     | _     |                      | C         | NPUA<4:0  | >     |       | 0000          |
| CNPDA       | 0E0C  |        | _      | _      | _      | _      | _      | —     | —     |       | _     | _     |                      | C         | NPDA<4:0  | >     |       | 0000          |
| ANSELA      | 0E0E  |        | _      | _      | _      | _      | _      | —     | —     |       | _     | _     | ANSA4 — ANSA<2:0> 18 |           |           | 1813  |       |               |
| SR1A        | 0E10  | _      | _      | _      | _      | _      | _      | _     | _     | _     | _     | _     | SR1A4                | _         | _         | _     | _     | 0000          |
| SR0A        | 0E12  |        | _      | _      | _      | _      | _      | —     | —     |       | _     | _     | SR0A4                | —         | —         | —     |       | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# TABLE 4-34: PORTB REGISTER MAP FOR dsPIC33EVXXXGMX06 DEVICES

| SFR<br>Name | Addr. | Bit 15                   | Bit 14          | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8     | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-------------|-------|--------------------------|-----------------|--------|--------|--------|--------|-------|-----------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| TRISB       | 0E14  |                          | TRISB<15:0> FFF |        |        |        |        |       |           |       |       |       | FFFF  |       |       |       |       |               |
| PORTB       | 0E16  |                          | RB<15:0> xxxx   |        |        |        |        |       |           |       |       |       |       |       |       |       |       |               |
| LATB        | 0E18  |                          | LATB<15:0> xxx: |        |        |        |        |       |           |       | xxxx  |       |       |       |       |       |       |               |
| ODCB        | 0E1A  |                          | ODCB<15:0> 000  |        |        |        |        |       |           |       | 0000  |       |       |       |       |       |       |               |
| CNENB       | 0E1C  |                          |                 |        |        |        |        |       | CNIEB<15  | :0>   |       |       |       |       |       |       |       | 0000          |
| CNPUB       | 0E1E  |                          |                 |        |        |        |        |       | CNPUB<1   | 5:0>  |       |       |       |       |       |       |       | 0000          |
| CNPDB       | 0E20  |                          |                 |        |        |        |        |       | CNPDB<1   | 5:0>  |       |       |       |       |       |       |       | 0000          |
| ANSELB      | 0E22  | ANSB<9:7> ANSB<3:0> 038F |                 |        |        |        |        |       |           | 038F  |       |       |       |       |       |       |       |               |
| SR1B        | 0E24  | _                        | _               | _      | _      | _      | _      |       | SR1B<9:7> | >     | _     | _     | SR1B4 | _     | _     | _     | _     | 0000          |
| SR0B        | 0E26  | _                        | _               | _      | _      | _      | _      |       | SR0B<9:7> | •     | _     | _     | SR0B4 |       | _     | _     | _     | 0000          |

Legend: x = unknown value on Reset; — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# 4.5 Modulo Addressing

Modulo Addressing mode is a method of providing an automated means to support circular data buffers using hardware. The objective is to remove the need for software to perform data address boundary checks when executing tightly looped code, as is typical in many DSP algorithms.

Modulo Addressing can operate in either Data or Program Space (since the Data Pointer mechanism is essentially the same for both). One circular buffer can be supported in each of the X (which also provides the pointers into Program Space) and Y Data Spaces. Modulo Addressing can operate on any W Register Pointer. However, it is not advisable to use W14 or W15 for Modulo Addressing, since these two registers are used as the SFP and SSP, respectively.

In general, any particular circular buffer can be configured to operate in only one direction, as there are certain restrictions on the buffer start address (for incrementing buffers) or end address (for decrementing buffers), based upon the direction of the buffer.

The only exception to the usage restrictions is for buffers that have a power-of-two length. As these buffers satisfy the start and end address criteria, they can operate in a Bidirectional mode (that is, address boundary checks are performed on both the lower and upper address boundaries).

#### 4.5.1 START AND END ADDRESS

The Modulo Addressing scheme requires that a starting and ending address be specified and loaded into the 16-bit Modulo Buffer Address registers: XMODSRT, XMODEND, YMODSRT and YMODEND (see Table 4-1).

The length of a circular buffer is not directly specified. It is determined by the difference between the corresponding start and end addresses. The maximum possible length of the circular buffer is 32K words (64 Kbytes).

#### 4.5.2 W ADDRESS REGISTER SELECTION

The Modulo and Bit-Reversed Addressing Control register, MODCON<15:0>, contains enable flags, as well as a W register field to specify the W Address registers. The XWM and YWM fields select the registers that operate with Modulo Addressing:

- If XWM = 1111, X RAGU and X WAGU Modulo Addressing is disabled
- If YWM = 1111, Y AGU Modulo Addressing is disabled

The X Address Space Pointer W register (XWM) to which Modulo Addressing is to be applied is stored in MODCON<3:0> (see Table 4-1). Modulo Addressing is enabled for X Data Space when XWM is set to any value other than '1111' and the XMODEN bit (MODCON<15>) is set

The Y Address Space Pointer W register (YWM) to which Modulo Addressing is to be applied is stored in MODCON<7:4>. Modulo Addressing is enabled for Y Data Space when YWM is set to any value other than '1111' and the YMODEN bit (MODCON<14>) is set.

Figure 4-15 shows an example of Modulo Addressing operation.

Note: Y Data Space Modulo Addressing EA calculations assume word-sized data (LSb of every EA is always clear).



#### FIGURE 4-15: MODULO ADDRESSING OPERATION EXAMPLE

# 7.0 INTERRUPT CONTROLLER

- Note 1: This data sheet summarizes the features of the dsPIC33EVXXXGM00X/10X family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Interrupts" (DS70000600) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The dsPIC33EVXXXGM00X/10X family interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33EVXXXGM00X/10X CPU. The Interrupt Vector Table (IVT) provides 246 interrupt sources (unused sources are reserved for future use) that can be programmed with different priority levels.

The interrupt controller has the following features:

- · Interrupt Vector Table with up to 246 Vectors
- Alternate Interrupt Vector Table (AIVT)
- Up to Eight Processor Exceptions and Software Traps
- Seven User-Selectable Priority Levels
- Interrupt Vector Table (IVT) with a Unique Vector for Each Interrupt or Exception Source
- Fixed Priority within a Specified User Priority Level
- · Fixed Interrupt Entry and Return Latencies
- Software can Generate any Peripheral Interrupt
- Alternate Interrupt Vector Table (AIVT) is available if Boot Security is Enabled and AIVTEN = 1

# 7.1 Interrupt Vector Table

The dsPIC33EVXXXGM00X/10X family IVT, shown in Figure 7-2, resides in program memory, starting at location, 00004h. The IVT contains seven nonmaskable trap vectors and up to 187 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

Interrupt vectors are prioritized in terms of their natural priority. This priority is linked to their position in the vector table. Lower addresses generally have a higher natural priority. For example, the interrupt associated with Vector 0 takes priority over interrupts at any other vector address.

# 7.2 Alternate Interrupt Vector Table

The Alternate Interrupt Vector Table (AIVT), shown in Figure 7-1, is available if the Boot Segment (BS) is defined, the AIVTEN bit is set in the INTCON2 register and if the AIVTDIS Configuration bit is set to '1'. The AIVT begins at the start of the last page of the Boot Segment.

| U-0          | U-0         | U-0                                 | U-0                       | U-0               | U-0              | U-0             | U-0   |
|--------------|-------------|-------------------------------------|---------------------------|-------------------|------------------|-----------------|-------|
|              | —           | _                                   | —                         |                   | —                | —               | —     |
| bit 15       |             |                                     |                           |                   |                  |                 | bit 8 |
| ·            |             |                                     |                           |                   |                  |                 |       |
| U-0          | U-0         | U-0                                 | R/W-0                     | U-0               | U-0              | U-0             | U-0   |
| —            | —           | —                                   | DMA0MD <sup>(1)</sup>     |                   | —                | —               | —     |
|              |             |                                     | DMA1MD <sup>(1)</sup>     |                   |                  |                 |       |
|              |             |                                     | DMA2MD <sup>(1)</sup>     |                   |                  |                 |       |
|              |             |                                     | DMA3MD <sup>(1)</sup>     |                   |                  |                 |       |
| bit 7        |             |                                     |                           |                   |                  |                 | bit 0 |
| [            |             |                                     |                           |                   |                  |                 |       |
| Legend:      |             |                                     |                           |                   |                  |                 |       |
| R = Readal   | ble bit     | W = Writable                        | bit                       | U = Unimplen      | nented bit, read | l as '0'        |       |
| -n = Value a | at POR      | '1' = Bit is se                     | t                         | '0' = Bit is clea | ared             | x = Bit is unkr | nown  |
|              |             |                                     |                           |                   |                  |                 |       |
| bit 15-5     | Unimplement | ted: Read as                        | 'O'                       |                   |                  |                 |       |
| bit 4        | DMA0MD: DN  | /A0 Module D                        | isable bit(")             |                   |                  |                 |       |
|              | 1 = DMA0 mo | dule is disable                     | ed<br>ad                  |                   |                  |                 |       |
|              |             |                                     | hiaabla hit(1)            |                   |                  |                 |       |
|              | 1 = DMA1 mo | viA i iviouule D<br>dule is disable |                           |                   |                  |                 |       |
|              | 0 = DMA1 mo | dule is enable                      | ed                        |                   |                  |                 |       |
|              | DMA2MD: DM  | /A2 Module D                        | isable bit <sup>(1)</sup> |                   |                  |                 |       |
|              | 1 = DMA2 mo | dule is disable                     | ed                        |                   |                  |                 |       |
|              | 0 = DMA2 mo | dule is enable                      | ed                        |                   |                  |                 |       |
|              | DMA3MD: DN  | MA3 Module D                        | isable bit <sup>(1)</sup> |                   |                  |                 |       |
|              | 1 = DMA3 mo | dule is disable                     | ed                        |                   |                  |                 |       |
|              | 0 = DMA3 mo | dule is enable                      | d                         |                   |                  |                 |       |
| bit 3-0      | Unimplement | ted: Read as                        | '0'                       |                   |                  |                 |       |

## REGISTER 10-6: PMD7: PERIPHERAL MODULE DISABLE CONTROL REGISTER 7

**Note 1:** This single bit enables and disables all four DMA channels.

# 11.8 Peripheral Pin Select Registers

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------|-------|-------|-------|
|        |       |       | INT1F | <7:0> |       |       |       |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |
| U-0    | U-0   | U-0   | U-0   | U-0   | U-0   | U-0   | U-0   |
| —      | —     | —     | _     | —     | —     | —     | —     |
| bit 7  |       | •     |       |       |       |       | bit 0 |
|        |       |       |       |       |       |       |       |

#### REGISTER 11-1: RPINR0: PERIPHERAL PIN SELECT INPUT REGISTER 0

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | <b>i as</b> '0'    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### REGISTER 11-2: RPINR1: PERIPHERAL PIN SELECT INPUT REGISTER 1

| U-0             | U-0                           | U-0                                  | U-0                               | U-0                                | U-0             | U-0             | U-0   |  |  |
|-----------------|-------------------------------|--------------------------------------|-----------------------------------|------------------------------------|-----------------|-----------------|-------|--|--|
|                 |                               | _                                    | —                                 |                                    | —               | —               | _     |  |  |
| bit 15          |                               |                                      |                                   |                                    |                 |                 | bit 8 |  |  |
|                 |                               |                                      |                                   |                                    |                 |                 |       |  |  |
| R/W-0           | R/W-0                         | R/W-0                                | R/W-0                             | R/W-0                              | R/W-0           | R/W-0           | R/W-0 |  |  |
|                 |                               |                                      | INT2F                             | R<7:0>                             |                 |                 |       |  |  |
| bit 7           |                               |                                      |                                   |                                    |                 |                 | bit 0 |  |  |
|                 |                               |                                      |                                   |                                    |                 |                 |       |  |  |
| Legend:         |                               |                                      |                                   |                                    |                 |                 |       |  |  |
| R = Readable    | bit                           | W = Writable                         | bit                               | U = Unimplemented bit, read as '0' |                 |                 |       |  |  |
| -n = Value at P | OR                            | '1' = Bit is set                     |                                   | '0' = Bit is cle                   | ared            | x = Bit is unkr | iown  |  |  |
|                 |                               |                                      |                                   |                                    |                 |                 |       |  |  |
| bit 15-8        | Unimplemen                    | ted: Read as '                       | o'                                |                                    |                 |                 |       |  |  |
| bit 7-0         | INT2R<7:0>:<br>(see Table 11- | Assign Externa<br>-2 for input pin   | al Interrupt 2 (<br>selection num | INT2) to the C<br>bers)            | orresponding RI | Pn Pin bits     |       |  |  |
|                 | 10110101 =                    | Input tied to RF                     | PI181                             |                                    |                 |                 |       |  |  |
|                 | •                             |                                      |                                   |                                    |                 |                 |       |  |  |
|                 | •                             |                                      |                                   |                                    |                 |                 |       |  |  |
|                 | 00000001 =<br>00000000 =      | Input tied to CM<br>Input tied to Vs | ИР1<br>s                          |                                    |                 |                 |       |  |  |

| R/W-0           | R/W-0                        | R/W-0                                | R/W-0                           | R/W-0                    | R/W-0            | R/W-0          | R/W-0  |
|-----------------|------------------------------|--------------------------------------|---------------------------------|--------------------------|------------------|----------------|--------|
| FLT2R7          | FLT2R6                       | FLT2R5                               | FLT2R4                          | FLT2R3                   | FLT2R2           | FLT2R1         | FLT2R0 |
| bit 15          | -                            | ·                                    |                                 | ·                        |                  |                | bit 8  |
|                 |                              |                                      |                                 |                          |                  |                |        |
| R/W-0           | R/W-0                        | R/W-0                                | R/W-0                           | R/W-0                    | R/W-0            | R/W-0          | R/W-0  |
| FLT1R7          | FLT1R6                       | FLT1R5                               | FLT1R4                          | FLT1R3                   | FLT1R2           | FLT1R1         | FLT1R0 |
| bit 7           | -                            | ·                                    |                                 | ·                        |                  |                | bit 0  |
|                 |                              |                                      |                                 |                          |                  |                |        |
| Legend:         |                              |                                      |                                 |                          |                  |                |        |
| R = Readable    | bit                          | W = Writable                         | bit                             | U = Unimpler             | nented bit, read | <b>as</b> '0'  |        |
| -n = Value at F | POR                          | '1' = Bit is set                     |                                 | '0' = Bit is cle         | ared             | x = Bit is unk | nown   |
|                 |                              |                                      |                                 |                          |                  |                |        |
| bit 15-8        | FLT2R<7:0>:<br>(see Table 11 | : Assign PWM<br>-2 for input pin     | Fault 2 (FLT2)<br>selection nun | to the Corresp<br>nbers) | oonding RPn Pir  | n bits         |        |
|                 | 10110101 =                   | Input tied to RI                     | PI181                           |                          |                  |                |        |
|                 | •                            |                                      |                                 |                          |                  |                |        |
|                 | •                            |                                      |                                 |                          |                  |                |        |
|                 | 00000001 =<br>00000000 =     | Input tied to CI<br>Input tied to Vs | MP1<br>SS                       |                          |                  |                |        |
| bit 7-0         | FLT1R<7:0>:<br>(see Table 11 | : Assign PWM<br>-2 for input pin     | Fault 1 (FLT1)<br>selection nun | to the Corresp<br>nbers) | onding RPn Pir   | n bits         |        |
|                 | 10110101 =                   | Input tied to RI                     | PI181                           |                          |                  |                |        |
|                 | •                            |                                      |                                 |                          |                  |                |        |
|                 | •                            |                                      |                                 |                          |                  |                |        |
|                 | •                            | Input tied to CI                     | MP1                             |                          |                  |                |        |
|                 | - 1000001 <b>-</b>           |                                      | VII 1                           |                          |                  |                |        |

#### REGISTER 11-7: RPINR12: PERIPHERAL PIN SELECT INPUT REGISTER 12

00000000 = Input tied to Vss

## REGISTER 17-8: PDCx: PWMx GENERATOR DUTY CYCLE REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | PDC   | <15:8>           |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | PDC   | x<7:0>           |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable I  | bit   | W = Writable b   | pit   | U = Unimpler     | nented bit, rea | <b>d as</b> '0' |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

bit 15-0 PDCx<15:0>: PWMx Generator Duty Cycle Value bits

#### REGISTER 17-9: PHASEx: PWMx PRIMARY PHASE-SHIFT REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | PHAS  | Ex<15:8>         |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | PHAS  | Ex<7:0>          |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable    | bit   | W = Writable I   | bit   | U = Unimpler     | mented bit, rea | id as '0'       |       |
| -n = Value at F | POR   | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

bit 15-0 PHASEx<15:0>: PWMx Phase-Shift Value or Independent Time Base Period for the PWM Generator bits

**Note 1:** If ITB (PWMCONx<9>) = 0, the following applies based on the mode of operation: Complementary, Redundant and Push-Pull Output modes (PMOD<1:0> (IOCONx<11:10>) = 00, 01 or 10), PHASEx<15:0> = Phase-shift value for PWMxH and PWMxL outputs.

 If ITB (PWMCONx<9>) = 1, the following applies based on the mode of operation: Complementary, Redundant and Push-Pull Output modes (PMOD<1:0> (IOCONx<11:10>) = 00, 01 or 10), PHASEx<15:0> = Independent Time Base period value for PWMxH and PWMxL.

# dsPIC33EVXXXGM00X/10X FAMILY

#### REGISTER 17-12: TRGCONX: PWMx TRIGGER CONTROL REGISTER

| R/W-0   | R/W-0   | R/W-0   | R/W-0   | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| TRGDIV3 | TRGDIV2 | TRGDIV1 | TRGDIV0 | —   | —   | —   | —     |
| bit 15  |         |         |         |     |     |     | bit 8 |

| U-0   | U-0 | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0                   |
|-------|-----|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| —     | —   | TRGSTRT5 <sup>(1)</sup> | TRGSTRT4 <sup>(1)</sup> | TRGSTRT3 <sup>(1)</sup> | TRGSTRT2 <sup>(1)</sup> | TRGSTRT1 <sup>(1)</sup> | TRGSTRT0 <sup>(1)</sup> |
| bit 7 |     |                         |                         |                         |                         |                         | bit 0                   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | <b>as</b> '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 15-12 TRGDIV<3:0>: Trigger Output Divider bits

- 1111 = Triggers output for every 16th trigger event
- 1110 = Triggers output for every 15th trigger event
- 1101 = Triggers output for every 14th trigger event
- 1100 = Triggers output for every 13th trigger event
- 1011 = Triggers output for every 12th trigger event
- 1010 = Triggers output for every 11th trigger event
- 1001 = Triggers output for every 10th trigger event
- 1000 = Triggers output for every 9th trigger event
  - 0111 = Triggers output for every 8th trigger event
  - 0110 = Triggers output for every 7th trigger event
  - 0101 = Triggers output for every 6th trigger event
  - 0100 = Triggers output for every 5th trigger event 0011 = Triggers output for every 4th trigger event
  - 0010 = Triggers output for every 3rd trigger event
  - 0001 = Triggers output for every 2nd trigger event
- 0000 = Triggers output for every trigger event
- bit 11-6 **Unimplemented:** Read as '0'

#### bit 5-0 TRGSTRT<5:0>: Trigger Postscaler Start Enable Select bits<sup>(1)</sup>

111111 = Waits 63 PWM cycles before generating the first trigger event after the module is enabled

- •
- •

000010 = Waits 2 PWM cycles before generating the first trigger event after the module is enabled 000001 = Waits 1 PWM cycle before generating the first trigger event after the module is enabled 000000 = Waits 0 PWM cycles before generating the first trigger event after the module is enabled

#### **Note 1:** The secondary PWM generator cannot generate PWMx trigger interrupts.

# REGISTER 19-3: I2CxSTAT: I2Cx STATUS REGISTER (CONTINUED)

| bit 3 | S: I2Cx Start bit                                                                                                                                                                     |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Updated when Start, Reset or Stop is detected; cleared when the $I^2C$ module is disabled, $I2CEN = 0$ .<br>1 = Indicates that a Start (or Repeated Start) bit has been detected last |
|       |                                                                                                                                                                                       |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                                                                                                     |
|       | <ul> <li>1 = Read: Indicates that the data transfer is output from the slave</li> <li>0 = Write: Indicates that the data transfer is input to the slave</li> </ul>                    |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                                                                                                   |
|       | 1 = Receive is complete, the I2CxRCV bit is full                                                                                                                                      |
|       | 0 = Receive is not complete, the I2CxRCV bit is empty                                                                                                                                 |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                                                                                                  |
|       | <ul> <li>1 = Transmit is in progress, I2CxTRN is full (8 bits of data)</li> <li>0 = Transmit is complete, I2CxTRN is empty</li> </ul>                                                 |
|       |                                                                                                                                                                                       |

# REGISTER 19-4: I2CxMSK: I2Cx SLAVE MODE ADDRESS MASK REGISTER

| U-0    | U-0   | U-0   | U-0   | U-0   | U-0   | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------|-------|-------|-------|
| —      | —     | —     | —     | —     | —     | MSK   | <9:8> |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |
| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|        |       |       | MSK   | <7:0> |       |       |       |

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-10 Unimplemented: Read as '0'

bit 7

bit 9-0 MSK<9:0>: I2Cx Mask for Address Bit x Select bits

1 = Enables masking for bit x of the incoming message address; bit match is not required in this position

0 = Disables masking for bit x; bit match is required in this position

bit 0

# REGISTER 22-11: CxFEN1: CANx ACCEPTANCE FILTER ENABLE REGISTER 1

| R/W-1            | R/W-1 | R/W-1            | R/W-1 | R/W-1        | R/W-1            | R/W-1           | R/W-1 |
|------------------|-------|------------------|-------|--------------|------------------|-----------------|-------|
|                  |       |                  | FLTE  | N<15:8>      |                  |                 |       |
| bit 15           |       |                  |       |              |                  |                 | bit 8 |
|                  |       |                  |       |              |                  |                 |       |
| R/W-1            | R/W-1 | R/W-1            | R/W-1 | R/W-1        | R/W-1            | R/W-1           | R/W-1 |
|                  |       |                  | FLTE  | N<7:0>       |                  |                 |       |
| bit 7            |       |                  |       |              |                  |                 | bit 0 |
|                  |       |                  |       |              |                  |                 |       |
| Legend:          |       |                  |       |              |                  |                 |       |
| R = Readable bit | t     | W = Writable bit | :     | U = Unimplei | mented bit, read | <b>i as</b> '0' |       |

'0' = Bit is cleared

bit 15-0

-n = Value at POR

FLTEN<15:0>: Enable Filter n to Accept Messages bits

'1' = Bit is set

1 = Enables Filter n

0 = Disables Filter n

# REGISTER 22-12: CxBUFPNT1: CANx FILTERS 0-3 BUFFER POINTER REGISTER 1

| R/W-0             | R/W-0                | R/W-0            | R/W-0            | R/W-0                | R/W-0            | R/W-0              | R/W-0 |
|-------------------|----------------------|------------------|------------------|----------------------|------------------|--------------------|-------|
| F3BP3             | F3BP2 F3BP1 F3BP0 F2 |                  |                  | F2BP3                | F2BP2            | F2BP1              | F2BP0 |
| bit 15            | ·                    |                  |                  |                      | •                |                    | bit 8 |
|                   |                      |                  |                  |                      |                  |                    |       |
| R/W-0             | R/W-0                | R/W-0            | R/W-0            | R/W-0                | R/W-0            | R/W-0              | R/W-0 |
| F1BP3             | F1BP2                | F1BP1            | F1BP0            | F0BP3                | F0BP2            | F0BP1              | F0BP0 |
| bit 7             |                      |                  |                  |                      |                  |                    | bit 0 |
|                   |                      |                  |                  |                      |                  |                    |       |
| Legend:           |                      |                  |                  |                      |                  |                    |       |
| R = Readable      | bit                  | W = Writable     | bit              | U = Unimple          | mented bit, read | <b>d as</b> '0'    |       |
| -n = Value at POR |                      | '1' = Bit is set |                  | '0' = Bit is cleared |                  | x = Bit is unknown |       |
|                   |                      |                  |                  |                      |                  |                    |       |
| bit 15-12         | F3BP<3:0>:           | RX Buffer Mas    | k for Filter 3 b | oits                 |                  |                    |       |
|                   | 1111 = Filter        | hits received in | n RX FIFO bu     | Iffer                |                  |                    |       |
|                   | 1110 = Filter        | hits received in | n RX Buffer 1    | 4                    |                  |                    |       |
|                   | •                    |                  |                  |                      |                  |                    |       |
|                   | •                    |                  |                  |                      |                  |                    |       |
|                   | 0001 <b>= Filter</b> | hits received in | n RX Buffer 1    |                      |                  |                    |       |
|                   | 0000 <b>= Filter</b> | hits received in | n RX Buffer 0    |                      |                  |                    |       |
| bit 11-8          | F2BP<3:0>:           | RX Buffer Mas    | k for Filter 2 b | oits (same value     | es as bits 15-12 | 2)                 |       |
| bit 7-4           | F1BP<3:0>:           | RX Buffer Mas    | k for Filter 1 b | oits (same value     | es as bits 15-12 | 2)                 |       |
| bit 3-0           | F0BP<3:0>:           | RX Buffer Mas    | k for Filter 0 b | oits (same value     | es as bits 15-12 | 2)                 |       |
|                   |                      |                  |                  |                      |                  |                    |       |

x = Bit is unknown

#### REGISTER 22-20: CxRXMnSID: CANx ACCEPTANCE FILTER MASK n STANDARD IDENTIFIER REGISTER (n = 0-2)

| R/W-x                                                                                                                                                                                    | R/W-x                                               | R/W-x              | R/W-x          | R/W-x                              | R/W-x | R/W-x           | R/W-x          |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------|----------------|------------------------------------|-------|-----------------|----------------|--|--|--|
| SID10                                                                                                                                                                                    | SID9                                                | SID8               | SID7           | SID6                               | SID5  | SID4            | SID3           |  |  |  |
| bit 15                                                                                                                                                                                   |                                                     | •                  |                |                                    |       |                 | bit 8          |  |  |  |
|                                                                                                                                                                                          |                                                     |                    |                |                                    |       |                 |                |  |  |  |
| R/W-x                                                                                                                                                                                    | R/W-x                                               | R/W-x              | U-0            | R/W-x                              | U-0   | R/W-x           | R/W-x          |  |  |  |
| SID2                                                                                                                                                                                     | SID1                                                | SID0               | _              | MIDE                               | —     | EID17           | EID16          |  |  |  |
| bit 7                                                                                                                                                                                    | ·                                                   |                    |                |                                    |       |                 | bit 0          |  |  |  |
|                                                                                                                                                                                          |                                                     |                    |                |                                    |       |                 |                |  |  |  |
| Legend:                                                                                                                                                                                  |                                                     |                    |                |                                    |       |                 |                |  |  |  |
| R = Readable                                                                                                                                                                             | bit                                                 | W = Writable       | bit            | U = Unimplemented bit, read as '0' |       |                 |                |  |  |  |
| -n = Value at POR '1' = Bit is set                                                                                                                                                       |                                                     |                    |                | '0' = Bit is cle                   | ared  | x = Bit is unkr | nown           |  |  |  |
|                                                                                                                                                                                          |                                                     |                    |                |                                    |       |                 |                |  |  |  |
| bit 15-5                                                                                                                                                                                 | SID<10:0>: Standard Identifier bits                 |                    |                |                                    |       |                 |                |  |  |  |
|                                                                                                                                                                                          | 1 = Includes bit, SIDx, in filter comparison        |                    |                |                                    |       |                 |                |  |  |  |
|                                                                                                                                                                                          | 0 = Bit, SIDx,                                      | is a don't care    | in filter comp | arison                             |       |                 |                |  |  |  |
| bit 4                                                                                                                                                                                    | Unimplemen                                          | ted: Read as '     | 0'             |                                    |       |                 |                |  |  |  |
| bit 3                                                                                                                                                                                    | MIDE: Identif                                       | ier Receive Mo     | de bit         |                                    |       |                 |                |  |  |  |
| <ul> <li>1 = Matches only message types (standard or extended address) that correspond to the EXIDE bit in<br/>the filter</li> </ul>                                                     |                                                     |                    |                |                                    |       |                 | e EXIDE bit in |  |  |  |
| <ul> <li>0 = Matches either standard or extended address message if filters match, i.e., if:</li> <li>(Filter SID) = (Message SID) or if (Filter SID/EID) = (Message SID/FID)</li> </ul> |                                                     |                    |                |                                    |       |                 |                |  |  |  |
| bit 2                                                                                                                                                                                    | Unimplemen                                          | ted: Read as '     | 0'             |                                    |       |                 |                |  |  |  |
| bit 1-0                                                                                                                                                                                  | EID<17:16>:                                         | Extended Iden      | tifier bits    |                                    |       |                 |                |  |  |  |
|                                                                                                                                                                                          | 1 = Includes                                        | bit, EIDx, in filt | er compariso   | n                                  |       |                 |                |  |  |  |
|                                                                                                                                                                                          | 0 = Bit, EIDx, is a don't care in filter comparison |                    |                |                                    |       |                 |                |  |  |  |

# REGISTER 22-21: CxRXMnEID: CANx ACCEPTANCE FILTER MASK n EXTENDED IDENTIFIER REGISTER (n = 0-2)

| R/W-x            | R/W-x | R/W-x            | R/W-x | R/W-x             | R/W-x            | R/W-x           | R/W-x |
|------------------|-------|------------------|-------|-------------------|------------------|-----------------|-------|
|                  |       |                  | EID<  | <15:8>            |                  |                 |       |
| bit 15           |       |                  |       |                   |                  |                 | bit 8 |
| R/W-x            | R/W-x | R/W-x            | R/W-x | R/W-x             | R/W-x            | R/W-x           | R/W-x |
|                  |       |                  | EID   | <7:0>             |                  |                 |       |
| bit 7            |       |                  |       |                   |                  |                 | bit 0 |
| Legend:          |       |                  |       |                   |                  |                 |       |
| R = Readable b   | bit   | W = Writable t   | bit   | U = Unimplen      | nented bit, read | <b>d as</b> '0' |       |
| -n = Value at Po | OR    | '1' = Bit is set |       | '0' = Bit is clea | ared             | x = Bit is unkr | nown  |

bit 15-0

- EID<15:0>: Extended Identifier bits
- 1 = Includes bit, EIDx, in filter comparison
- 0 = Bit, EIDx, is a don't care in filter comparison

#### REGISTER 24-6: ADxCHS0: ADCx INPUT CHANNEL 0 SELECT REGISTER (CONTINUED)

- **Note 1:** AN0 to AN7 are repurposed when comparator and op amp functionality are enabled. See Figure 24-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.
  - 2: If the op amp is selected (OPAEN bit (CMxCON<10>) = 1), the OAx input is used; otherwise, the ANx input is used.
  - 3: See the "Pin Diagrams" section for the available analog channels for each device.

# 27.5 Watchdog Timer (WDT)

For dsPIC33EVXXXGM00X/10X family devices, the WDT is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled.

#### 27.5.1 PRESCALER/POSTSCALER

The nominal WDT clock source from LPRC is 32 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the WDTPRE Configuration bit. With a 32 kHz input, the prescaler yields a WDT Time-out Period (TWDT), as shown in Parameter SY12 in Table 30-22.

A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the WDTPOST<3:0> Configuration bits (FWDT<3:0>), which allow the selection of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved.

The WDT, prescaler and postscaler are reset:

- On any device Reset
- On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSCx bits) or by hardware (i.e., Fail-Safe Clock Monitor)
- When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered)
- When the device exits Sleep or Idle mode to resume normal operation
- By a CLRWDT instruction during normal execution

Note: The CLRWDT and PWRSAV instructions clear the prescaler and postscaler counts when executed.

#### FIGURE 27-2: WDT BLOCK DIAGRAM

#### 27.5.2 SLEEP AND IDLE MODES

If the WDT is enabled, it continues to run during Sleep or Idle modes. When the WDT time-out occurs, the device wakes the device and code execution continues from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bit (RCON<3:2>) needs to be cleared in software after the device wakes up.

#### 27.5.3 ENABLING WDT

The WDT is enabled or disabled by the FWDTEN<1:0> Configuration bits in the FWDT Configuration register. When the FWDTEN<1:0> Configuration bits are set, the WDT is always enabled.

The WDT can be optionally controlled in software when the FWDTENx Configuration bits have been programmed to '00'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user application to enable the WDT for critical code segments and disable the WDT during non-critical segments for maximum power savings.

The WDT flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software.

## 27.5.4 WDT WINDOW

The Watchdog Timer has an optional Windowed mode enabled by programming the WINDIS bit in the WDT Configuration register (FWDT<7>). In the Windowed mode (WINDIS = 0), the WDT should be cleared based on the settings in the programmable Watchdog Timer Window (WDTWIN<1:0>) select bits.



# dsPIC33EVXXXGM00X/10X FAMILY

# FIGURE 30-8: OUTPUT COMPARE x (OCx) TIMING CHARACTERISTICS



# TABLE 30-27: OUTPUT COMPARE x (OCx) TIMING REQUIREMENTS

| АС СНА       | ARACTER | ISTICS                        | <b>Standar</b><br>(unless<br>Operatir | d Operat<br>otherwis | ing Condit<br>se stated)<br>ature -40<br>-40 | °C ≤ TA ≤<br>°C ≤ TA ≤<br>°C ≤ TA ≤ | 5V to 5.5V<br>≤ +85°C for Industrial<br>≤ +125°C for Extended |
|--------------|---------|-------------------------------|---------------------------------------|----------------------|----------------------------------------------|-------------------------------------|---------------------------------------------------------------|
| Param<br>No. | Symbol  | Characteristic <sup>(1)</sup> | Min.                                  | Тур.                 | Max.                                         | Units                               | Conditions                                                    |
| OC10         | TccF    | OCx Output Fall Time          | _                                     | _                    |                                              | ns                                  | See Parameter DO32                                            |
| OC11         | TccR    | OCx Output Rise Time          | _                                     | _                    | _                                            | ns                                  | See Parameter DO31                                            |

Note 1: These parameters are characterized but not tested in manufacturing.

#### FIGURE 30-9: OCx/PWMx MODULE TIMING CHARACTERISTICS



#### TABLE 30-28: OCx/PWMx MODE TIMING REQUIREMENTS

| AC CHAF      | RACTERIS | TICS                              | Standard<br>(unless of<br>Operating | I Operatin<br>otherwise<br>g temperat | g Condition<br>stated)<br>ure -40°0<br>-40°0 | ons: <b>4.5V</b> t<br>C ≤ TA ≤ +8<br>C ≤ TA ≤ +1 | <b>to 5.5V</b><br>35°C for Industrial<br>25°C for Extended |
|--------------|----------|-----------------------------------|-------------------------------------|---------------------------------------|----------------------------------------------|--------------------------------------------------|------------------------------------------------------------|
| Param<br>No. | Symbol   | Characteristic <sup>(1)</sup>     | Min. Typ. Max. Units Conditions     |                                       |                                              |                                                  | Conditions                                                 |
| OC15         | TFD      | Fault Input to PWMx I/O<br>Change | —                                   | —                                     | Tcy + 20                                     | ns                                               |                                                            |
| OC20         | TFLT     | Fault Input Pulse Width           | TCY + 20                            |                                       | _                                            | ns                                               |                                                            |

Note 1: These parameters are characterized but not tested in manufacturing.

| TABLE 31-17. OF ANN /CONN ANATON & SECONDATIONS | TABLE 31-17: | <b>OP AMP/COMPARATOR x SPECIFICATIONS</b> |
|-------------------------------------------------|--------------|-------------------------------------------|
|-------------------------------------------------|--------------|-------------------------------------------|

| DC CHA                        | RACTERIS                                 | STICS                              | Standard Operating Conditions (see Note 3): 4.5V to 5.5V (unless otherwise stated) Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |                     |      |       |            |  |  |
|-------------------------------|------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|------------|--|--|
| Param<br>No.                  | Symbol                                   | Characteristic                     | Min.                                                                                                                                             | Тур. <sup>(1)</sup> | Max. | Units | Conditions |  |  |
| Comparator DC Characteristics |                                          |                                    |                                                                                                                                                  |                     |      |       |            |  |  |
| HCM30                         | VOFFSET                                  | Comparator Offset Voltage          | -80                                                                                                                                              | ±60                 | 80   | mV    |            |  |  |
| HCM31                         | VHYST                                    | Input Hysteresis Voltage           | —                                                                                                                                                | 30                  | _    | mV    |            |  |  |
| HCM34                         | VICM                                     | Input Common-Mode Voltage          | AVss                                                                                                                                             | —                   | AVdd | V     |            |  |  |
|                               | Op Amp DC Characteristics <sup>(2)</sup> |                                    |                                                                                                                                                  |                     |      |       |            |  |  |
| HCM40                         | VCMR                                     | Common-Mode Input<br>Voltage Range | AVss                                                                                                                                             | _                   | AVDD | V     |            |  |  |
| HCM42                         | VOFFSET                                  | Op Amp Offset Voltage              | -50                                                                                                                                              | ±6                  | 50   | mV    |            |  |  |

**Note 1:** Data in "Typ." column is at 5.0V, +25°C unless otherwise stated.

2: Resistances can vary by ±10% between op amps.

3: Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but is not characterized. Analog modules: ADC, op amp/comparator and comparator voltage reference, will have degraded performance. Refer to Parameter HBO10 in Table 31-10 for the minimum and maximum BOR values.

#### TABLE 31-18: ADC MODULE SPECIFICATIONS (12-BIT MODE)

| AC CHARACTERISTICS         |        |                           | Standard Operating Conditions (see Note 1): 4.5V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \le T_A \le +150^{\circ}C$ |      |      |       |                                                  |  |  |  |  |  |
|----------------------------|--------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|--------------------------------------------------|--|--|--|--|--|
| Param<br>No.               | Symbol | Characteristic            | Min.                                                                                                                                            | Тур. | Max. | Units | Conditions                                       |  |  |  |  |  |
| ADC Accuracy (12-Bit Mode) |        |                           |                                                                                                                                                 |      |      |       |                                                  |  |  |  |  |  |
| HAD20a                     | Nr     | Resolution                | 12 data bits                                                                                                                                    |      | bits |       |                                                  |  |  |  |  |  |
| HAD21a                     | INL    | Integral Nonlinearity     | -2                                                                                                                                              |      | +2   | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5.5V |  |  |  |  |  |
| HAD22a                     | DNL    | Differential Nonlinearity | > -1                                                                                                                                            |      | < 1  | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5.5V |  |  |  |  |  |
| HAD23a                     | Gerr   | Gain Error                | -10                                                                                                                                             | 4    | 10   | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5.5V |  |  |  |  |  |
| HAD24a                     | EOFF   | Offset Error              | -10                                                                                                                                             | 1.75 | 10   | LSb   | VINL = AVSS = VREFL = 0V,<br>AVDD = VREFH = 5.5V |  |  |  |  |  |

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but is not characterized. Analog modules: ADC, op amp/comparator and comparator voltage reference, will have degraded performance. Refer to Parameter BO10 in Table 30-12 for the minimum and maximum BOR values.

# 32.0 CHARACTERISTICS FOR INDUSTRIAL/EXTENDED TEMPERATURE DEVICES (-40°C TO +125°C)







# 33.10 Voltage Output Low (VOL) – Voltage Output High (VOH)



# FIGURE 33-26: TYPICAL VOH 8x DRIVER PINS vs. IOH (GENERAL PURPOSE I/Os,

# 64-Lead Plastic Thin Quad Flatpack (PT)-10x10x1 mm Body, 2.00 mm Footprint [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## DETAIL 1

|                          | MILLIMETERS |           |      |      |  |
|--------------------------|-------------|-----------|------|------|--|
| Dimension                | Limits      | MIN       | NOM  | MAX  |  |
| Number of Leads          | Ν           | 64        |      |      |  |
| Lead Pitch               | е           | 0.50 BSC  |      |      |  |
| Overall Height           | Α           | -         | -    | 1.20 |  |
| Molded Package Thickness | A2          | 0.95      | 1.00 | 1.05 |  |
| Standoff                 | A1          | 0.05      | -    | 0.15 |  |
| Foot Length              | L           | 0.45      | 0.60 | 0.75 |  |
| Footprint                | L1          | 1.00 REF  |      |      |  |
| Foot Angle               | ¢           | 0°        | 3.5° | 7°   |  |
| Overall Width            | E           | 12.00 BSC |      |      |  |
| Overall Length           | D           | 12.00 BSC |      |      |  |
| Molded Package Width     | E1          | 10.00 BSC |      |      |  |
| Molded Package Length    | D1          | 10.00 BSC |      |      |  |
| Lead Thickness           | С           | 0.09      | -    | 0.20 |  |
| Lead Width               | b           | 0.17      | 0.22 | 0.27 |  |
| Mold Draft Angle Top     | α           | 11°       | 12°  | 13°  |  |
| Mold Draft Angle Bottom  | β           | 11°       | 12°  | 13°  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25mm per side.

4. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085C Sheet 2 of 2

# 64-Lead Very Thin Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body [VQFN] With 7.15 x 7.15 Exposed Pad [Also called QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | MILLIMETERS |          |          |      |  |  |
|------------------------|-------------|----------|----------|------|--|--|
| Dimension Limits       |             | MIN      | NOM      | MAX  |  |  |
| Number of Pins         | Ν           | 64       |          |      |  |  |
| Pitch                  | е           | 0.50 BSC |          |      |  |  |
| Overall Height         | Α           | 0.80     | 0.90     | 1.00 |  |  |
| Standoff               | A1          | 0.00     | 0.02     | 0.05 |  |  |
| Contact Thickness      | A3          | 0.20 REF |          |      |  |  |
| Overall Width          | E           |          | 9.00 BSC |      |  |  |
| Exposed Pad Width      | E2          | 7.05     | 7.15     | 7.25 |  |  |
| Overall Length         | D           | 9.00 BSC |          |      |  |  |
| Exposed Pad Length     | D2          | 7.05     | 7.15     | 7.25 |  |  |
| Contact Width          | b           | 0.18     | 0.25     | 0.30 |  |  |
| Contact Length         | L           | 0.30     | 0.40     | 0.50 |  |  |
| Contact-to-Exposed Pad | K           | 0.20     | -        | -    |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-149D [MR] Sheet 2 of 2