



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                     |
| Number of I/O              | 19                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 1K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 5x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0822pj020ec |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## ADC Data High Byte Register ..... 151 ADC Data Low Bits Register ..... 151 Flash Write/Erase Protection ..... 156

I2C Diagnostic Control Register ..... 145

| Mass Erase                                        |
|---------------------------------------------------|
| Flash Controller Bypass 158                       |
| Flash Controller Behavior in Debug Mode           |
| Flash Control Register Definitions                |
| Flash Control Register 159                        |
| Flash Status Register 160                         |
| Page Select Register 160                          |
| Flash Sector Protect Register 161                 |
| Flash Frequency High and Low Byte Registers       |
| Option Bits                                       |
| Operation                                         |
| Option Bit Configuration By Reset                 |
| Option Bit Address Space 163                      |
| Flash Memory Address 0000H 164                    |
| Flash Memory Address 0001H 165                    |
| On-Chip Oscillator                                |
| Operating Modes                                   |
| Crystal Oscillator Operation                      |
| Oscillator Operation with an External RC Network. |
| On-Chip Debugger                                  |
| Architecture                                      |
| Operation                                         |

Table of Contents

## Z8 Encore! XP<sup>®</sup> F0822 Series Product Specification

xiii

| Abbreviations/<br>Acronvms | Expansion                        |
|----------------------------|----------------------------------|
| PDIP                       | Plastic Dual Inline Package      |
| SOIC                       | Small Outline Integrated Circuit |
| SSOP                       | Small Shrink Outline Package     |
| PC                         | Program Counter                  |
| IRQ                        | Interrupt Request                |

## **Block Diagram**

Figure 1 displays the block diagram of the architecture of Z8 Encore!  $XP^{\mbox{\ensuremath{\mathbb{R}}}}$  F0822 Series devices.



Figure 1. Z8 Encore! XP<sup>®</sup> F0822 Series Block Diagram

## **CPU and Peripheral Overview**

#### eZ8 CPU Features

Zilog's latest eZ8 8-bit CPU, meets the continuing demand for faster and more code-efficient microcontrollers. The eZ8 CPU executes a superset of the original  $Z8^{$ <sup>®</sup> instruction set.













Figure 4. Z8F0811 and Z8F0411 in 20-Pin SSOP and PDIP Packages

Port A Address PAADDR (FD0H - Read/Write) D7D6D5D4D3D2D1D0 Port A Address[7:0] Selects Port Sub-Registers: 00H = No function 01H = Data direction 02H = Alternate function03H = Output control (opendrain) 04H = High drive enable05H = STOP mode recovery enable 06H = Pull-up enable07H-FFH = No function Port A Control PACTL (FD1H - Read/Write) D7D6D5D4D3D2D1D0 Port A Control[7:0] Provides Access to Port Sub-Registers Port A Input Data PAIN (FD2H - Read Only) D7 D6 D5 D4 D3 D2 D1 D0 -Port A Input Data [7:0] Port A Output Data PAOUT (FD3H - Read/Write) D7D6D5D4D3D2D1D0

Port A Output Data [7:0]

- WDT's internal RC oscillator continues to operate.
- If enabled, the WDT continues to operate.
- All other on-chip peripherals continue to operate.

The eZ8 CPU can be brought out of HALT mode by any of the following operations:

- Interrupt
- WDT time-out (interrupt or reset)
- Power-On Reset
- Voltage Brownout reset
- External **RESET** pin assertion

To minimize current in HALT mode, all GPIO pins which are configured as inputs must be driven to one of the supply rails ( $V_{CC}$  or GND).

## **Interrupt Request 2 Register**

The Interrupt Request 2 (IRQ2) Register (Table 27) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ2 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU reads the IRQ2 Register to determine if any interrupt requests are pending.

## Table 27. Interrupt Request 2 Register (IRQ2)

| BITS  | 7 | 6    | 5     | 4 | 3                  | 2 | 1 | 0 |  |  |
|-------|---|------|-------|---|--------------------|---|---|---|--|--|
| FIELD |   | Rese | erved |   | PC3I PC2I PC1I PC0 |   |   |   |  |  |
| RESET |   | 0    |       |   |                    |   |   |   |  |  |
| R/W   |   | R/W  |       |   |                    |   |   |   |  |  |
| ADDR  |   | FC6H |       |   |                    |   |   |   |  |  |

Reserved—Must be 0

## PCxI—Port C Pin x Interrupt Request

0 = No interrupt request is pending for GPIO Port C pin *x*.

1 = An interrupt request from GPIO Port C pin x is awaiting service.

Where *x* indicates the specific GPIO Port C pin number (0 through 3).

## **IRQ0 Enable High and Low Bit Registers**

The IRQ0 Enable High and Low Bit Registers (Table 29 and Table 30) form a priority encoded enabling for interrupts in the Interrupt Request 0 Register. Priority is generated by setting bits in each register. Table 28 describes the priority control for IRQ0.

| IRQ0ENH[x] | IRQ0ENL[x] | Priority | Description |
|------------|------------|----------|-------------|
| 0          | 0          | Disabled | Disabled    |
| 0          | 1          | Level 1  | Low         |
| 1          | 0          | Level 2  | Nominal     |
| 1          | 1          | Level 3  | High        |

where *x* indicates the register bits from 0 through 7.

The UART is now configured for interrupt-driven data transmission. Because the UART Transmit Data Register is empty, an interrupt is generated immediately. When the UART Transmit Interrupt is detected, the associated ISR performs the following:

- 1. Write the UART Control 1 Register to select the outgoing address bit:
  - Set the Multiprocessor Bit Transmitter (MPBT) if sending an address byte, clear it if sending a data byte.
- 2. Write the data byte to the UART Transmit Data Register. The transmitter automatically transfers data to the Transmit Shift Register and then transmits the data.
- 3. Clear the UART Transmit Interrupt bit in the applicable Interrupt Request Register.
- 4. Execute the IRET instruction to return from the ISR and waits for the Transmit Data Register to again become empty.

#### **Receiving Data using the Polled Method**

Follow the steps below to configure the UART for polled data reception:

- 1. Write to the UART Baud Rate High and Low Byte Registers to set the required baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO Port pins for alternate function operation.
- 3. Write to the UART Control 1 Register to enable Multiprocessor mode functions, if desired.
- 4. Write to the UART Control 0 Register to:
  - Set the receive enable bit (REN) to enable the UART for data reception
  - Enable parity, if required, and if MULTIPROCESSOR mode is not enabled, and select either even or odd parity.
- 5. Check the RDA bit in the UART Status 0 Register to determine if the Receive Data Register contains a valid data byte (indicated by 1). If RDA is set to 1 to indicate available data, continue to step 6. If the Receive Data Register is empty (indicated by a 0), continue to monitor the RDA bit awaiting reception of the valid data.
- 6. Read data from the UART Receive Data Register. If operating in Multiprocessor (9-bit) mode, further actions may be required depending on the Multiprocessor Mode bits MPMD[1:0].
- 7. Return to step 5 to receive additional data.

The baud rate is set by the UART's Baud Rate Generator and supports IrDA standard baud rates from 9600 baud to 115.2 Kbaud. Higher baud rates are possible, but do not meet IrDA specifications. The UART must be enabled to use the Infrared Endec. The Infrared Endec data rate is calculated using the following equation.

Infrared Data Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

#### **Transmitting IrDA Data**

The data to be transmitted using the infrared transceiver is first sent to the UART. The UART's transmit signal (TXD) and baud rate clock are used by the IrDA to generate the modulation signal (IR\_TXD) that drives the infrared transceiver. Each UART/Infrared data bit is 16-clocks wide. If the data to be transmitted is 1, the IR\_TXD signal remains low for the full 16-clock period. If the data to be transmitted is 0, a 3-clock high pulse is output following a 7-clock low period. After the 3-clock high pulse, a 6-clock low pulse is output to complete the full 16-clock data period. Figure 18 displays IrDA data transmission. When the Infrared Endec is enabled, the UART's TXD signal is internal to the Z8 Encore! XP<sup>®</sup> F0822 Series products while the IR\_TXD signal is output through the TXD pin.



Figure 18. Infrared Data Transmission

## I<sup>2</sup>C Status Register

The Read-only I<sup>2</sup>C Status register (Table 71) indicates the status of the I<sup>2</sup>C Controller.

| BITS  | 7    | 6    | 5   | 4   | 3  | 2   | 1   | 0    |  |  |  |
|-------|------|------|-----|-----|----|-----|-----|------|--|--|--|
| FIELD | TDRE | RDRF | ACK | 10B | RD | TAS | DSS | NCKI |  |  |  |
| RESET | 1    |      |     |     | 0  |     |     |      |  |  |  |
| R/W   |      | R    |     |     |    |     |     |      |  |  |  |
| ADDR  | F51H |      |     |     |    |     |     |      |  |  |  |

## Table 71. I<sup>2</sup>C Status Register (I2CSTAT)

#### **TDRE**—Transmit Data Register Empty

When the  $I^2C$  Controller is enabled, this bit is 1 when the  $I^2C$  Data Register is empty. When this bit is set, an interrupt is generated if the TXI bit is set, except when the  $I^2C$ Controller is shifting in data during the reception of a byte or when shifting an address and the RD bit is set. This bit is cleared by writing to the I2CDATA register.

#### **RDRF**—Receive Data Register Full

This bit is set = 1 when the I<sup>2</sup>C Controller is enabled and the I<sup>2</sup>C Controller has received a byte of data. When asserted, this bit causes the I<sup>2</sup>C Controller to generate an interrupt. This bit is cleared by reading the I<sup>2</sup>C Data Register (unless the read is performed using execution of the OCD's Read Register command).

#### ACK—Acknowledge

This bit indicates the status of the Acknowledge for the last byte transmitted or received. When set, this bit indicates that an Acknowledge occurred for the last byte transmitted or received. This bit is cleared when IEN = 0 or when a Not Acknowledge occurred for the last byte transmitted or received. It is not reset at the beginning of each transaction and is not reset when this register is read.

**!** Caution: Software must be cautious in making decisions based on this bit within a transaction because software cannot tell when the bit is updated by hardware. In the case of write transactions, the  $I^2C$  pauses at the beginning of the Acknowledge cycle if the next transmit data or address byte has not been written (TDRE = 1) and STOP and START = 0. In this case the ACK bit is not updated until the transmit interrupt is serviced and the Acknowledge cycle for the previous byte completes. For examples on usage of the ACK bit, see Address Only Transaction with a 7-bit Address on page 131 and Address Only Transaction with a 10-bit Address on page 133.

#### 10B—10-Bit Address

This bit indicates whether a 10-bit or 7-bit address is being transmitted. After the START bit is set, if the five most-significant bits of the address are 11110B, this bit is set. When set, it is reset once the first byte of the address has been sent.

## **Analog-to-Digital Converter**

The Analog-to-Digital Converter (ADC) converts an analog input signal to a 10-bit binary number. The features of the sigma-delta ADC include:

- Five analog input sources are multiplexed with GPIO ports.
- Interrupt upon conversion complete.
- Internal voltage reference generator.

The ADC is available only in the Z8F0822, Z8F0821, Z8F0422, Z8F0421, Z8R0822, Z8R0821, Z8R0821, Z8R0422 and Z8R0421 devices.

## Architecture

Figure 32 displays the three major functional blocks (converter, analog multiplexer, and voltage reference generator) of the ADC. The ADC converts an analog input signal to its digital representation. The 5-input analog multiplexer selects one of the 5 analog input sources. The ADC requires an input reference voltage for the conversion. The voltage reference for the conversion can be input through the external VREF pin or generated internally by the voltage reference generator.



Figure 32. Analog-to-Digital Converter Block Diagram

## **ADC Control Register Definitions**

## **ADC Control Register**

The ADC Control Register selects the analog input channel and initiates the analog-to-digital conversion.

## Table 77. ADC Control Register (ADCCTL)

| BITS  | 7    | 6        | 5    | 4    | 3          | 2 | 1 | 0 |  |  |
|-------|------|----------|------|------|------------|---|---|---|--|--|
| FIELD | CEN  | Reserved | VREF | CONT | ANAIN[3:0] |   |   |   |  |  |
| RESET | (    | )        | 1    | 0    |            |   |   |   |  |  |
| R/W   | R/W  |          |      |      |            |   |   |   |  |  |
| ADDR  | F70H |          |      |      |            |   |   |   |  |  |

## **CEN**—Conversion Enable

- 0 = Conversion is complete. Writing a 0 produces no effect. The ADC automatically clears this bit to 0 when a conversion has been completed.
- 1 = Begin conversion. Writing a 1 to this bit starts a conversion. If a conversion is already in progress, the conversion restarts. This bit remains 1 until the conversion is complete.

## Reserved—Must be 0

## VREF

- 0 = Internal reference generator enabled. The VREF pin must be left unconnected or capacitively coupled to analog ground (AVSS).
- 1 = Internal voltage reference generator disabled. An external voltage reference must be provided through the VREF pin.

## CONT

- 0 = SINGLE-SHOT conversion. ADC data is output once at completion of the 5129 system clock cycles.
- 1 = Continuous conversion. ADC data updated every 256 system clock cycles.

## ANAIN—Analog Input Select

These bits select the analog input for conversion. Not all Port pins in this list are available in all packages for Z8 Encore! XP<sup>®</sup> F0822 Series. See Signal and Pin Descriptions for information regarding the Port pins available with each package style.

Do not enable unavailable analog inputs.

- $\begin{array}{l} 0000 = ANA0\\ 0001 = ANA1 \end{array}$
- $\begin{array}{l} 0010 = ANA2\\ 0011 = ANA3\\ 0100 = ANA4 \end{array}$

#### Z8 Encore! XP<sup>®</sup> F0822 Series Product Specification

154



Figure 33. Flash Memory Arrangement

## **Information Area**

Table 82 on page 155 describes the Z8 Encore! XP<sup>®</sup> F0822 Series Information Area. This 512-byte Information Area is accessed by setting bit 7 of the Page Select Register to 1. When access is enabled, the Information Area is mapped into Flash Memory and overlays the 512 bytes at addresses FE00H to FFFFH. When the Information Area access is enabled, LDC instructions return data from the Information Area. CPU instruction fetches always comes from Flash Memory regardless of the Information Area access bit. Access to the Information Area is read-only.

## Table 93. On-Chip Debugger Commands

| Debug Command                 | Command<br>Byte | Enabled when<br>NOT in DEBUG<br>mode? | Disabled by<br>Read Protect Option Bit                                                                                                                                                            |
|-------------------------------|-----------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Read OCD Revision             | 00H             | Yes                                   | -                                                                                                                                                                                                 |
| Write OCD Counter<br>Register | 01H             | -                                     | -                                                                                                                                                                                                 |
| Read OCD Status<br>Register   | 02H             | Yes                                   | -                                                                                                                                                                                                 |
| Read OCD Counter<br>Register  | 03H             | -                                     | -                                                                                                                                                                                                 |
| Write OCD Control<br>Register | 04H             | Yes                                   | Cannot clear DBGMODE bit                                                                                                                                                                          |
| Read OCD Control<br>Register  | 05H             | Yes                                   | -                                                                                                                                                                                                 |
| Write Program Counter         | 06H             | -                                     | Disabled                                                                                                                                                                                          |
| Read Program Counter          | 07H             | -                                     | Disabled                                                                                                                                                                                          |
| Write Register                | 08H             | -                                     | Only writes of the peripheral control<br>registers at address F00H-FFH are<br>allowed.<br>Additionally, only the Mass Erase<br>command is allowed to be written to the<br>Flash Control Register. |
| Read Register                 | 09H             | -                                     | Only reads of the peripheral control registers at address F00H-FFH are allowed.                                                                                                                   |
| Write Program Memory          | 0AH             | -                                     | Disabled                                                                                                                                                                                          |
| Read Program Memory           | 0BH             | -                                     | Disabled                                                                                                                                                                                          |
| Write Data Memory             | 0CH             | -                                     | Disabled                                                                                                                                                                                          |
| Read Data Memory              | 0DH             | -                                     | Disabled                                                                                                                                                                                          |
| Read Program Memory<br>CRC    | 0EH             | -                                     | -                                                                                                                                                                                                 |
| Reserved                      | 0FH             | -                                     | -                                                                                                                                                                                                 |
| Step Instruction              | 10H             | -                                     | Disabled                                                                                                                                                                                          |
| Stuff Instruction             | 11H             | -                                     | Disabled                                                                                                                                                                                          |



Figure 41. Typical Active Mode I<sub>DD</sub> Versus System Clock Frequency

Figure 42 displays the maximum active mode current consumption across the full operating temperature range of the device and versus the system clock frequency. All GPIO pins are configured as outputs and driven High.



Figure 42. Maximum Active Mode I<sub>DD</sub> Versus System Clock Frequency

Figure 44 displays the maximum HALT mode current consumption across the full operating temperature range of the device and versus the system clock frequency. All GPIO pins are configured as outputs and driven High.



Figure 44. Maximum HALT Mode I<sub>CC</sub> Versus System Clock Frequency

## **Condition Codes**

The C, Z, S, and V flags control the operation of the conditional jump (JP cc and JR cc) instructions. Sixteen frequently useful functions of the flag settings are encoded in a 4-bit field called the condition code (cc), which forms Bits 7:4 of the conditional jump instructions. The condition codes are summarized in Table 117. Some binary condition codes can be created using more than one assembly code mnemonic. The result of the flag test operation decides if the conditional jump is executed.

|        |     | Assembly     |                                |                       |
|--------|-----|--------------|--------------------------------|-----------------------|
| Binary | Hex | Mnemonic     | Definition                     | Flag Test Operation   |
| 0000   | 0   | F            | Always False                   | -                     |
| 0001   | 1   | LT           | Less Than                      | (S XOR V) = 1         |
| 0010   | 2   | LE           | Less Than or Equal             | (Z OR (S XOR V)) = 1  |
| 0011   | 3   | ULE          | Unsigned Less Than or Equal    | (C OR Z) = 1          |
| 0100   | 4   | OV           | Overflow                       | V = 1                 |
| 0101   | 5   | MI           | Minus                          | S = 1                 |
| 0110   | 6   | Z            | Zero                           | Z = 1                 |
| 0110   | 6   | EQ           | Equal                          | Z = 1                 |
| 0111   | 7   | С            | Carry                          | C = 1                 |
| 0111   | 7   | ULT          | Unsigned Less Than             | C = 1                 |
| 1000   | 8   | T (or blank) | Always True                    | -                     |
| 1001   | 9   | GE           | Greater Than or Equal          | (S XOR V) = 0         |
| 1010   | А   | GT           | Greater Than                   | (Z OR (S XOR V)) = 0  |
| 1011   | В   | UGT          | Unsigned Greater Than          | (C = 0 AND Z = 0) = 1 |
| 1100   | С   | NOV          | No Overflow                    | V = 0                 |
| 1101   | D   | PL           | Plus                           | S = 0                 |
| 1110   | Е   | NZ           | Non-Zero                       | Z = 0                 |
| 1110   | Е   | NE           | Not Equal                      | Z = 0                 |
| 1111   | F   | NC           | No Carry                       | C = 0                 |
| 1111   | F   | UGE          | Unsigned Greater Than or Equal | C = 0                 |

#### Table 117. Condition Codes

# **Opcode Maps**

A description of the opcode map data and the abbreviations are provided in Figure 57 and Table 127 on page 230. Figure 58 on page 231 and Figure 59 on page 232 provide information on each of the eZ8 CPU instructions.



Figure 57. Opcode Map Cell Description

| נים<br>שחע<br>דנים<br>Z8F04xx with 4 KB Fla | Чза<br>Цар<br>sh, 10-Bit | MAR<br>August | of I/O Lines | iti<br>ali Interrupts | 2 16-Bit Timers w/PWN | 10-Bit A/D Channels | 1 <sup>2</sup> C | SPI | UARTs with IrDA | Description         |
|---------------------------------------------|--------------------------|---------------|--------------|-----------------------|-----------------------|---------------------|------------------|-----|-----------------|---------------------|
| Standard Temperature:                       | 0 °C to 70               | °C            |              |                       |                       |                     |                  |     |                 |                     |
| Z8F0421HH020SC                              | 4 KB                     | 1 KB          | 11           | 16                    | 2                     | 2                   | 1                | 0   | 1               | SSOP 20-pin package |
| Z8F0421PH020SC                              | 4 KB                     | 1 KB          | 11           | 16                    | 2                     | 2                   | 1                | 0   | 1               | PDIP 20-pin package |
| Z8F0422SJ020SC                              | 4 KB                     | 1 KB          | 19           | 19                    | 2                     | 5                   | 1                | 1   | 1               | SOIC 28-pin package |
| Z8F0422PJ020SC                              | 4 KB                     | 1 KB          | 19           | 19                    | 2                     | 5                   | 1                | 1   | 1               | PDIP 28-pin package |
| Extended Temperature:                       | -40 °C to                | 105 °C        |              |                       |                       |                     |                  |     |                 |                     |
| Z8F0421HH020EC                              | 4 KB                     | 1 KB          | 11           | 16                    | 2                     | 2                   | 1                | 0   | 1               | SSOP 20-pin package |
| Z8F0421PH020EC                              | 4 KB                     | 1 KB          | 11           | 16                    | 2                     | 2                   | 1                | 0   | 1               | PDIP 20-pin package |
| Z8F0422SJ020EC                              | 4 KB                     | 1 KB          | 19           | 19                    | 2                     | 5                   | 1                | 1   | 1               | SOIC 28-pin package |
| Z8F0422PJ020EC                              | 4 KB                     | 1 KB          | 19           | 19                    | 2                     | 5                   | 1                | 1   | 1               | PDIP 28-pin package |

| Part Number                                     | Flash    | RAM      | I/O Lines | Interrupts | 16-Bit Timers w/PWM | 10-Bit A/D Channels | I <sup>2</sup> C | SPI | UARTs with IrDA | Description                                    |
|-------------------------------------------------|----------|----------|-----------|------------|---------------------|---------------------|------------------|-----|-----------------|------------------------------------------------|
| Z8F04xx with 4 KB Flash                         |          |          |           |            |                     |                     |                  |     |                 |                                                |
|                                                 |          | <u>د</u> |           |            |                     |                     |                  |     |                 |                                                |
| Z8F0411HH020SC                                  | 4 KB     | 1 KB     | 11        | 16         | 2                   | 0                   | 1                | 0   | 1               | SSOP 20-pin package                            |
| Z8F0411PH020SC                                  | 4 KB     | 1 KB     | 11        | 16         | 2                   | 0                   | 1                | 0   | 1               | PDIP 20-pin package                            |
| Z8F0412SJ020SC                                  | 4 KB     | 1 KB     | 19        | 19         | 2                   | 0                   | 1                | 1   | 1               | SOIC 28-pin package                            |
| Z8F0412PJ020SC                                  | 4 KB     | 1 KB     | 19        | 19         | 2                   | 0                   | 1                | 1   | 1               | PDIP 28-pin package                            |
| Extended Temperature: -4                        | 40 °C to | 105 °C   |           |            |                     |                     |                  |     |                 |                                                |
| Z8F0411HH020EC                                  | 4 KB     | 1 KB     | 11        | 16         | 2                   | 0                   | 1                | 0   | 1               | SSOP 20-pin package                            |
| Z8F0411PH020EC                                  | 4 KB     | 1 KB     | 11        | 16         | 2                   | 0                   | 1                | 0   | 1               | PDIP 20-pin package                            |
| Z8F0412SJ020EC                                  | 4 KB     | 1 KB     | 19        | 19         | 2                   | 0                   | 1                | 1   | 1               | SOIC 28-pin package                            |
| Z8F0412PJ020EC                                  | 4 KB     | 1 KB     | 19        | 19         | 2                   | 0                   | 1                | 1   | 1               | PDIP 28-pin package                            |
| Z8F08200100KITG                                 |          |          |           |            |                     |                     |                  |     |                 | Development Kit (20- and 28-pin)               |
| ZUSBSC00100ZACG                                 |          |          |           |            |                     |                     |                  |     |                 | USB Smart Cable<br>Accessory Kit               |
| ZUSBOPTSC01ZACG                                 |          |          |           |            |                     |                     |                  |     |                 | Opto-Isolated USB Smart<br>Cable Accessory Kit |
| Note: Replace C with G for lead-free packaging. |          |          |           |            |                     |                     |                  |     |                 |                                                |