



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                     |
| Number of I/O              | 19                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 1K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 5x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0822pj020sc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Revision History**

Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the table below.

| Date                            | Revision<br>Level | Description                                                                                                                                                                                          | Page<br>Number |
|---------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| May 2008                        | 17                | Removed Flash Microcontrollers from the title throughout the document.                                                                                                                               | All            |
| February<br>2008                | 16                | Updated the flag status for BCLR, BIT, and BSET in Table 126.                                                                                                                                        | 219            |
| December<br>2007                | 15                | Updated Zilog logo, Zilog text, Disclaimer section,<br>and implemented style guide. Updated Z8 Encore!<br>8K Series to Z8 Encore! XP F0822 Series Flash<br>Microcontrollers throughout the document. | All            |
| June 2007<br>and<br>August 2007 | 13<br>and<br>14   | No Changes.                                                                                                                                                                                          | All            |
| December<br>2006                | 12                | Updated Ordering Information and minor edits done.                                                                                                                                                   | All            |

# Z8 Encore! XP<sup>®</sup> F0822 Series Product Specification

xiii

| Abbreviations/<br>Acronvms | Expansion                        |
|----------------------------|----------------------------------|
| PDIP                       | Plastic Dual Inline Package      |
| SOIC                       | Small Outline Integrated Circuit |
| SSOP                       | Small Shrink Outline Package     |
| PC                         | Program Counter                  |
| IRQ                        | Interrupt Request                |

## **Block Diagram**

Figure 1 displays the block diagram of the architecture of Z8 Encore!  $XP^{\mbox{\ensuremath{\mathbb{R}}}}$  F0822 Series devices.



Figure 1. Z8 Encore! XP<sup>®</sup> F0822 Series Block Diagram

## **CPU and Peripheral Overview**

#### eZ8 CPU Features

Zilog's latest eZ8 8-bit CPU, meets the continuing demand for faster and more code-efficient microcontrollers. The eZ8 CPU executes a superset of the original  $Z8^{$ <sup>®</sup> instruction set.

# **Register File Address Map**

Table 7 provides the address map for the Register File of the Z8 Encore! XP<sup>®</sup> F0822 Series products. Not all devices and package styles in the F0822 Series support the ADC, the SPI, or all of the GPIO Ports. Consider registers for unimplemented peripherals as Reserved.

Table 7. Register File Address Map

| Address      |                                   |          |             |         |
|--------------|-----------------------------------|----------|-------------|---------|
| (Hex)        | Register Description              | Mnemonic | Reset (Hex) | Page No |
| General Purp | ose RAM                           |          |             |         |
| 000-3FF      | General-Purpose Register File RAM | _        | XX          |         |
| 400-EFF      | Reserved                          |          | XX          |         |
| Timer 0      |                                   |          |             |         |
| F00          | Timer 0 High Byte                 | ТОН      | 00          | 78      |
| F01          | Timer 0 Low Byte                  | TOL      | 01          | 78      |
| F02          | Timer 0 Reload High Byte          | TORH     | FF          | 79      |
| F03          | Timer 0 Reload Low Byte           | TORL     | FF          | 79      |
| F04          | Timer 0 PWM High Byte             | TOPWMH   | 00          | 79      |
| F05          | Timer 0 PWM Low Byte              | TOPWML   | 00          | 79      |
| F06          | Timer 0 Control 0                 | T0CTL0   | 00          | 81      |
| F07          | Timer 0 Control 1                 | T0CTL1   | 00          | 81      |
| Timer 1      |                                   |          |             |         |
| F08          | Timer 1 High Byte                 | T1H      | 00          | 78      |
| F09          | Timer 1 Low Byte                  | T1L      | 01          | 78      |
| F0A          | Timer 1 Reload High Byte          | T1RH     | FF          | 79      |
| F0B          | Timer 1 Reload Low Byte           | T1RL     | FF          | 79      |
| F0C          | Timer 1 PWM High Byte             | T1PWMH   | 00          | 79      |
| F0D          | Timer 1 PWM Low Byte              | T1PWML   | 00          | 79      |
| F0E          | Timer 1 Control 0                 | T1CTL0   | 00          | 81      |
| F0F          | Timer 1 Control 1                 | T1CTL1   | 00          | 81      |
| F10-F3F      | Reserved                          | _        | XX          |         |
| UART 0       |                                   |          |             |         |
| F40          | UART0 Transmit Data               | U0TXD    | XX          | 100     |
|              | UART0 Receive Data                | U0RXD    | XX          | 101     |
| F41          | UART0 Status 0                    | U0STAT0  | 0000011Xb   | 101     |
| F42          | UART0 Control 0                   | U0CTL0   | 00          | 103     |
| F43          | UART0 Control 1                   | U0CTL1   | 00          | 103     |
| F44          | UART0 Status 1                    | U0STAT1  | 00          | 101     |
| F45          | UART0 Address Compare Register    | U0ADDR   | 00          | 105     |
| F46          | UART0 Baud Rate High Byte         | U0BRH    | FF          | 106     |
| XX=Undefined |                                   |          |             |         |

# **Low-Power Modes**

Z8 Encore! XP<sup>®</sup> F0822 Series products contain power-saving features. The highest level of power reduction is provided by STOP mode. The next level of power reduction is provided by the HALT mode.

## **STOP Mode**

Execution of the eZ8 CPU's STOP instruction places the device into STOP mode. In STOP mode, the operating characteristics are:

- Primary crystal oscillator is stopped; the XIN pin is driven High and the XOUT pin is driven Low.
- System clock is stopped.
- eZ8 CPU is stopped.
- Program counter (PC) stops incrementing.
- If enabled for operation in STOP Mode, the WDT and its internal RC oscillator continue to operate.
- If enabled for operation in STOP mode through the associated Option Bit, the VBO protection circuit continues to operate.
- All other on-chip peripherals are idle.

To minimize current in STOP mode, WDT must be disabled and all GPIO pins configured as digital inputs must be driven to one of the supply rails ( $V_{CC}$  or GND). The device can be brought out of STOP mode using Stop Mode Recovery. For more information on Stop Mode Recovery, see Reset and Stop Mode Recovery on page 39.

**Caution:** *STOP Mode must not be used when driving the Z8F082x family devices with an external clock driver source.* 

### HALT Mode

Execution of the eZ8 CPU's HALT instruction places the device into HALT mode. In HALT mode, the operating characteristics are:

- Primary crystal oscillator is enabled and continues to operate.
- System clock is enabled and continues to operate.
- eZ8 CPU is stopped.
- Program counter stops incrementing.

## Port A–C Control Registers

The Port A–C Control Registers set the GPIO port operation. The value in the corresponding Port A–C Address Register determines the control sub-registers accessible using the Port A–C Control Register (Table 15).

#### Table 15. Port A–C Control Registers (PxCTL)

| BITS  | 7 | 6    | 5 | 4        | 3        | 2 | 1 | 0 |  |  |
|-------|---|------|---|----------|----------|---|---|---|--|--|
| FIELD |   | PCTL |   |          |          |   |   |   |  |  |
| RESET |   |      |   | 00       | )H       |   |   |   |  |  |
| R/W   |   | R/W  |   |          |          |   |   |   |  |  |
| ADDR  |   |      |   | FD1H, FD | 5H, FD9H |   |   |   |  |  |

#### PCTL[7:0]—Port Control

The Port Control Register provides access to all sub-registers that configure the GPIO Port operation.

#### Port A–C Data Direction Sub-Registers

The Port A–C Data Direction sub-register is accessed through the Port A–C Control register by writing 01H to the Port A–C Address Register (Table 16).

#### Table 16. Port A–C Data Direction Sub-Registers

| BITS  | 7        | 6          | 5           | 4             | 3            | 2             | 1            | 0        |  |
|-------|----------|------------|-------------|---------------|--------------|---------------|--------------|----------|--|
| FIELD | DD7      | DD6        | DD5         | DD4           | DD3          | DD2           | DD1          | DD0      |  |
| RESET |          |            |             |               | 1            |               |              |          |  |
| R/W   |          | R/W        |             |               |              |               |              |          |  |
| ADDR  | lf 01H i | n Port A–C | Address Reg | gister, acces | sible throug | n the Port A- | -C Control F | Register |  |

#### DD[7:0]—Data Direction

These bits control the direction of the associated port pin. Port Alternate Function operation overrides the Data Direction register setting.

- 0 = Output. Data in the Port A–C Output Data Register is driven onto the port pin.
- 1 = Input. The port pin is sampled and the value written into the Port A–C Input Data Register. The output driver is tri-stated.

#### Port A–C Alternate Function Sub-Registers

The Port A–C Alternate Function sub-register (Table 17) is accessed through the Port A–C Control Register by writing 02H to the Port A–C Address Register. The Port A–C Alternate Function sub-registers select the alternate functions for the selected

#### **U0RXI—UART 0 Receiver Interrupt Request**

0 = No interrupt request is pending for the UART 0 receiver.

1 = An interrupt request from the UART 0 receiver is awaiting service.

#### **U0TXI—UART 0 Transmitter Interrupt Request**

0 = No interrupt request is pending for the UART 0 transmitter.

1 = An interrupt request from the UART 0 transmitter is awaiting service.

#### I2CI—I<sup>2</sup>C Interrupt Request

0 = No interrupt request is pending for the I<sup>2</sup>C.

1 = An interrupt request from the I<sup>2</sup>C is awaiting service.

#### **SPII**—SPI Interrupt Request

0 = No interrupt request is pending for the SPI.

1 = An interrupt request from the SPI is awaiting service.

#### **ADCI**—ADC Interrupt Request

0 = No interrupt request is pending for the ADC.

1 = An interrupt request from the ADC is awaiting service.

#### Interrupt Request 1 Register

The Interrupt Request 1 (IRQ1) Register (Table 26) stores interrupt requests for both vectored and polled interrupts. When a request is presented to the interrupt controller, the corresponding bit in the IRQ1 register becomes 1. If interrupts are globally enabled (vectored interrupts), the interrupt controller passes an interrupt request to the eZ8 CPU. If interrupts are globally disabled (polled interrupts), the eZ8 CPU reads the IRQ1 Register to determine if any interrupt requests are pending.

| BITS  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |  |
|-------|------|------|------|------|------|------|------|------|--|
| FIELD | PA7I | PA6I | PA5I | PA4I | PA3I | PA2I | PA1I | PA0I |  |
| RESET |      |      |      | (    | C    |      |      |      |  |
| R/W   |      | R/W  |      |      |      |      |      |      |  |
| ADDR  |      |      |      | FC   | :3H  |      |      |      |  |

#### Table 26. Interrupt Request 1 Register (IRQ1)

#### PAxI—Port A Pin x Interrupt Request

0 = No interrupt request is pending for GPIO Port A pin *x*.

1 = An interrupt request from GPIO Port A pin x is awaiting service.

Where *x* indicates the specific GPIO Port pin number (0 through 7).

Register is read, the contents of the Timer Low Byte Register are placed in a holding register. A subsequent read from the Timer Low Byte Register returns the value in the holding register. This operation allows accurate reads of the full 16-bit timer count value while enabled. When the timers are not enabled, a read from the Timer Low Byte Register returns the actual value in the counter.

## **Timer Output Signal Operation**

Timer Output is a GPIO port pin alternate function. Generally, the Timer Output is toggled every time the counter is reloaded.

## **Timer Control Register Definitions**

### Timer 0–1 High and Low Byte Registers

The Timer 0–1 High and Low Byte (TxH and TxL) Registers (Table 39) contain the current 16-bit timer count value. When the timer is enabled, a read from TxH causes the value in TxL to be stored in a temporary holding register. A read from TMRL always returns this temporary register when the timers are enabled. When the timer is disabled, reads from the TMRL reads the register directly.

Writing to the Timer High and Low Byte Registers while the timer is enabled is not recommended. There are no temporary holding registers available for write operations, so simultaneous 16-bit writes are not possible. If either the Timer High or Low Byte Registers are written during counting, the 8-bit written value is placed in the counter (High or Low Byte) at the next clock edge. The counter continues counting from the new value.

| BITS  | 7 | 6   | 5 | 4     | 3    | 2 | 1 | 0 |  |  |
|-------|---|-----|---|-------|------|---|---|---|--|--|
| FIELD |   | TH  |   |       |      |   |   |   |  |  |
| RESET |   |     |   | (     | )    |   |   |   |  |  |
| R/W   |   | R/W |   |       |      |   |   |   |  |  |
| ADDR  |   |     |   | F00H, | F08H |   |   |   |  |  |

#### Table 40. Timer 0–1 Low Byte Register (TxL)

| BITS  | 7 | 6   | 5 | 4     | 3    | 2 | 1 | 0 |  |  |  |
|-------|---|-----|---|-------|------|---|---|---|--|--|--|
| FIELD |   | TL  |   |       |      |   |   |   |  |  |  |
| RESET |   | 0 1 |   |       |      |   |   |   |  |  |  |
| R/W   |   | R/W |   |       |      |   |   |   |  |  |  |
| ADDR  |   |     |   | F01H, | F09H |   |   |   |  |  |  |

#### TH and TL—Timer High and Low Bytes

These 2 bytes, {TMRH[7:0], TMRL[7:0]}, contain the current 16-bit timer count value.

## Timer Reload High and Low Byte Registers

The Timer 0–1 Reload High and Low Byte (TxRH and TxRL) Registers (Table 41) store a 16-bit reload value, {TRH[7:0], TRL[7:0]}. Values written to the Timer Reload High Byte register are stored in a temporary holding register. When a write to the Timer Reload Low Byte Register occurs, the temporary holding register value is written to the Timer High Byte Register. This operation allows simultaneous updates of the 16-bit Timer Reload value.

In COMPARE mode, the Timer Reload High and Low Byte Registers store the 16-bit Compare value.

#### Table 41. Timer 0–1 Reload High Byte Register (TxRH)

| BITS  | 7 | 6   | 5 | 4     | 3    | 2 | 1 | 0 |  |  |
|-------|---|-----|---|-------|------|---|---|---|--|--|
| FIELD |   | TRH |   |       |      |   |   |   |  |  |
| RESET |   |     |   |       | 1    |   |   |   |  |  |
| R/W   |   | R/W |   |       |      |   |   |   |  |  |
| ADDR  |   |     |   | F02H, | F0AH |   |   |   |  |  |

#### Table 42. Timer 0–1 Reload Low Byte Register (TxRL)

| BITS  | 7 | 6   | 5 | 4     | 3    | 2 | 1 | 0 |  |  |
|-------|---|-----|---|-------|------|---|---|---|--|--|
| FIELD |   | TRL |   |       |      |   |   |   |  |  |
| RESET |   |     |   |       | 1    |   |   |   |  |  |
| R/W   |   | R/W |   |       |      |   |   |   |  |  |
| ADDR  |   |     |   | F03H, | F0BH |   |   |   |  |  |

#### TRH and TRL—Timer Reload Register High and Low

These two bytes form the 16-bit Reload value, {TRH[7:0], TRL[7:0]}. This value sets the maximum count value which initiates a timer reload to 0001H. In COMPARE mode, these two bytes form the 16-bit Compare value.

#### Timer 0–1 PWM High and Low Byte Registers

The Timer 0–1 PWM High and Low Byte (TxPWMH and TxPWML) registers (Table 43 and Table 44) are used for Pulse-Width Modulator (PWM) operations. These registers also store the Capture values for the CAPTURE and CAPTURE/COMPARE modes.

#### **COMPARE Mode**

When the timer is disabled, the Timer Output signal is set to the value of this bit. When the timer is enabled, the Timer Output signal is complemented upon timer Reload.

#### **GATED Mode**

- 0 = Timer counts when the Timer Input signal is High (1) and interrupts are generated on the falling edge of the Timer Input.
- 1 = Timer counts when the Timer Input signal is Low (0) and interrupts are generated on the rising edge of the Timer Input.

#### **CAPTURE/COMPARE Mode**

- 0 = Counting is started on the first rising edge of the Timer Input signal. The current count is captured on subsequent rising edges of the Timer Input signal.
- 1 = Counting is started on the first falling edge of the Timer Input signal. The current count is captured on subsequent falling edges of the Timer Input signal.

#### **PRES**—Prescale value

The timer input clock is divided by 2<sup>PRES</sup>, where PRES is set from 0 to 7. The prescaler is reset each time the Timer is disabled. This insures proper clock division each time the Timer is restarted.

- 000 = Divide by 1
- 001 = Divide by 2
- 010 = Divide by 4
- 011 = Divide by 8
- 100 = Divide by 16
- 101 = Divide by 32
- 110 = Divide by 64
- 111 = Divide by 128

#### **TMODE**—Timer Mode

- 000 = ONE-SHOT mode
- 001 = CONTINUOUS mode
- 010 = COUNTER mode
- 011 = PWM mode
- 100 = CAPTURE mode
- 101 = COMPARE mode
- 110 = GATED mode
- 111 = CAPTURE/COMPARE mode







## **UART Baud Rate Generator**

The UART Baud Rate Generator creates a lower frequency baud rate clock for data transmission. The input to the BRG is the system clock. The UART Baud Rate High and Low Byte Registers combine to create a 16-bit baud rate divisor value (BRG[15:0]) that sets the data transmission rate (baud rate) of the UART. The UART data rate is calculated using the following equation:

UART Data Rate (bits/s) =  $\frac{\text{System Clock Frequency (Hz)}}{16 \times \text{UART Baud Rate Divisor Value}}$ 

When reading data from the slave, the  $I^2C$  pauses after the data Acknowledge cycle until the receive interrupt is serviced and the RDRF bit of the status register is cleared by reading the  $I^2C$  Data Register. Once the  $I^2C$  Data Register has been read, the  $I^2C$  reads the next data byte.

#### Address Only Transaction with a 7-bit Address

In the situation where software determines if a slave with a 7-bit address is responding without sending or receiving data, a transaction can be done which only consists of an address phase. Figure 26 on page 131 displays this "address only" transaction to determine if a slave with a 7-bit address will acknowledge. As an example, this transaction can be used after a "write" has been done to a EEPROM to determine when the EEPROM completes its internal write operation and is once again responding to I<sup>2</sup>C transactions. If the slave does not Acknowledge, the transaction is repeated until the slave does Acknowledge.



Figure 26. 7-Bit Address Only Transaction Format

Follow the steps below for an address only transaction to a 7-bit addressed slave:

- 1. Software asserts the IEN bit in the  $I^2C$  Control Register.
- 2. Software asserts the TXI bit of the  $I^2C$  Control Register to enable Transmit interrupts.
- 3. The I<sup>2</sup>C interrupt asserts, because the I<sup>2</sup>C Data Register is empty (TDRE = 1)
- 4. Software responds to the TDRE bit by writing a 7-bit Slave address plus write bit (=0) to the I<sup>2</sup>C Data Register. As an alternative this could be a read operation instead of a write operation.
- 5. Software sets the START and STOP bits of the I<sup>2</sup>C Control Register and clears the TXI bit.
- 6. The  $I^2C$  Controller sends the START condition to the  $I^2C$  Slave.
- 7. The I<sup>2</sup>C Controller loads the I<sup>2</sup>C Shift register with the contents of the I<sup>2</sup>C Data Register.
- 8. Software polls the STOP bit of the I<sup>2</sup>C Control Register. Hardware deasserts the STOP bit when the address only transaction is completed.
- 9. Software checks the ACK bit of the I<sup>2</sup>C Status Register. If the slave acknowledged, the ACK bit is equal to 1. If the slave does not acknowledge, the ACK bit is equal to 0. The NCKI interrupt does not occur in the not acknowledge case because the STOP bit was set.

| TXRXSTATE | State Description                                                                       |
|-----------|-----------------------------------------------------------------------------------------|
| 1_0111    | 10-bit addressing: Bit 0 (R/W) of 1st address byte                                      |
| 1_1000    | 10-bit addressing: Acknowledge state for 1st address byte                               |
| 1_1001    | 10-bit addressing: Bit 7 of 2nd address byte<br>7-bit addressing: Bit 7 of address byte |
| 1_1010    | 10-bit addressing: Bit 6 of 2nd address byte<br>7-bit addressing: Bit 6 of address byte |
| 1_1011    | 10-bit addressing: Bit 5 of 2nd address byte<br>7-bit addressing: Bit 5 of address byte |
| 1_1100    | 10-bit addressing: Bit 4 of 2nd address byte<br>7-bit addressing: Bit 4 of address byte |
| 1_1101    | 10-bit addressing: Bit 3 of 2nd address byte<br>7-bit addressing: Bit 3 of address byte |
| 1_1110    | 10-bit addressing: Bit 2 of 2nd address byte<br>7-bit addressing: Bit 2 of address byte |
| 1_1111    | 10-bit addressing: Bit 1 of 2nd address byte<br>7-bit addressing: Bit 1 of address byte |

## I<sup>2</sup>C Diagnostic Control Register

The I<sup>2</sup>C Diagnostic register (Table 76) provides control over diagnostic modes. This register is a read/write register used for  $I^2C$  diagnostics.

| Table 76. I <sup>2</sup> C Diagnostic | Control Register | (I2CDIAG) |
|---------------------------------------|------------------|-----------|
|---------------------------------------|------------------|-----------|

| BITS  | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0    |
|-------|----------|---|---|---|---|---|---|------|
| FIELD | Reserved |   |   |   |   |   |   | DIAG |
| RESET | 0        |   |   |   |   |   |   |      |
| R/W   | R        |   |   |   |   |   |   | R/W  |
| ADDR  | F56H     |   |   |   |   |   |   |      |

DIAG = Diagnostic Control Bit—Selects read back value of the Baud Rate Reload registers.

- 0 = Normal mode. Reading the Baud Rate High and Low Byte registers returns the baud rate reload value.
- 1 = Diagnostic mode. Reading the Baud Rate High and Low Byte registers returns the baud rate counter value.

**I2C** Controller

#### Reserved

These Option Bits are reserved for future use and must always be 1.

The following information applies only to the Flash versions of the F0822 Series devices:

#### **FWP—Flash Write Protect**

These two Option Bits combine to provide three levels of Program Memory protection:

| FWP | Description                                                                                                   |
|-----|---------------------------------------------------------------------------------------------------------------|
| 0   | Programming, Page Erase, and Mass Erase using User Code is disabled. Mass Erase is available through the OCD. |
| 1   | Programming and Page Erase are enabled for all of Flash Program Memory.                                       |

#### Flash Memory Address 0001H

#### Table 90. Options Bits at Flash Memory Address 0001H

| BITS                                            | 7                    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------------------------------------------|----------------------|---|---|---|---|---|---|---|
| FIELD                                           | Reserved             |   |   |   |   |   |   |   |
| RESET                                           | U                    |   |   |   |   |   |   |   |
| R/W                                             | R/W                  |   |   |   |   |   |   |   |
| ADDR                                            | Program Memory 0001H |   |   |   |   |   |   |   |
| Note: U = Unchanged by Reset. R/W = Read/Write. |                      |   |   |   |   |   |   |   |

#### Reserved

These Option Bits are reserved for future use and must always be 1. This setting is the default for unprogrammed (erased) Flash.

• Write Program Memory (0AH)—The Write Program Memory command writes data to Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to zero). The on-chip Flash Controller must be written to and unlocked for the programming operation to occur. If the Flash Controller is not unlocked, the data is discarded. If the device is not in DEBUG mode or if the Read Protect Option Bit is enabled, the data is discarded.

```
DBG \leftarrow 0AH
DBG \leftarrow Program Memory Address[15:8]
DBG \leftarrow Program Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

• **Read Program Memory (0BH)**—The Read Program Memory command reads data from Program Memory. This command is equivalent to the LDC and LDCI instructions. Data can be read 1-65536 bytes at a time (65536 bytes can be read by setting size to zero). If the device is not in DEBUG mode or if the Read Protect Option Bit is enabled, this command returns FFH for the data.

```
DBG \leftarrow 0BH
DBG \leftarrow Program Memory Address[15:8]
DBG \leftarrow Program Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \rightarrow 1-65536 data bytes
```

• (Flash version only) Write Data Memory (0CH)—The Write Data Memory command writes data to Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be written 1-65536 bytes at a time (65536 bytes can be written by setting size to 0). If the device is not in DEBUG mode or if the Read Protect Option Bit is enabled, the data is discarded.

```
DBG \leftarrow 0CH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
DBG \leftarrow Size[7:0]
DBG \leftarrow 1-65536 data bytes
```

• **Read Data Memory (0DH)**—The Read Data Memory command reads from Data Memory. This command is equivalent to the LDE and LDEI instructions. Data can be read 1-65536 bytes at a time (65536 bytes can be read by setting size to 0). If the device is not in DEBUG mode, this command returns FFH for the data.

```
DBG \leftarrow 0DH
DBG \leftarrow Data Memory Address[15:8]
DBG \leftarrow Data Memory Address[7:0]
DBG \leftarrow Size[15:8]
```



Figure 41. Typical Active Mode I<sub>DD</sub> Versus System Clock Frequency

Figure 42 displays the maximum active mode current consumption across the full operating temperature range of the device and versus the system clock frequency. All GPIO pins are configured as outputs and driven High.



Figure 42. Maximum Active Mode I<sub>DD</sub> Versus System Clock Frequency

189

#### 200

## General Purpose I/O Port Input Data Sample Timing

Figure 48 displays timing of the GPIO Port input sampling. Table 105 lists the GPIO port input timing.



#### Figure 48. Port Input Sample Timing

#### Table 105. GPIO Port Input Timing

|                     |                                                                                                    |         | Delay (ns) |  |  |
|---------------------|----------------------------------------------------------------------------------------------------|---------|------------|--|--|
| Parameter           | Abbreviation                                                                                       | Minimum | Maximum    |  |  |
| T <sub>S_PORT</sub> | Port Input Transition to XIN Fall Setup Time (Not pictured)                                        | 5       | -          |  |  |
| T <sub>H_PORT</sub> | XIN Fall to Port Input Transition Hold Time<br>(Not pictured)                                      | 5       | -          |  |  |
| T <sub>SMR</sub>    | GPIO Port Pin Pulse Width to Insure Stop Mode Recovery (for GPIO Port Pins enabled as SMR sources) | 1μs     |            |  |  |

## Assembly Language Syntax

For proper instruction execution, eZ8 CPU assembly language syntax requires that the operands be written as 'destination, source'. After assembly, the object code usually has the operands in the order 'source, destination', but ordering is opcode-dependent. The following instruction examples illustrate the format of some basic assembly instructions and the resulting object code produced by the assembler. This binary format must be followed by users that prefer manual program coding or intend to implement their own assembler.

**Example 1**: If the contents of Registers 43H and 08H are added and the result is stored in 43H, the assembly syntax and resulting object code is:

## Table 113. Assembly Language Syntax Example 1

| Assembly Language<br>Code | ADD | 43H | 08H | (ADD dst, src) |
|---------------------------|-----|-----|-----|----------------|
| Object Code               | 04  | 08  | 43  | (OPC src, dst) |

**Example 2**: In general, when an instruction format requires an 8-bit register address, that address can specify any register location in the range 0–255 or, using Escaped Mode Addressing, a Working Register R0–R15. If the contents of Register 43H and Working Register R8 are added and the result is stored in 43H, the assembly syntax and resulting object code is:

## Table 114. Assembly Language Syntax Example 2

| Assembly Language<br>Code | ADD | 43H, | R8 | (ADD dst, src) |
|---------------------------|-----|------|----|----------------|
| Object Code               | 04  | E8   | 43 | (OPC src, dst) |

See the device-specific Product Specification to determine the exact register file range available. The register file size varies, depending on the device type.

## eZ8 CPU Instruction Notation

In the eZ8 CPU Instruction Summary and Description sections, the operands, condition codes, status flags, and address modes are represented by a notational shorthand that is described in Table 115 on page 211.

## **Condition Codes**

The C, Z, S, and V flags control the operation of the conditional jump (JP cc and JR cc) instructions. Sixteen frequently useful functions of the flag settings are encoded in a 4-bit field called the condition code (cc), which forms Bits 7:4 of the conditional jump instructions. The condition codes are summarized in Table 117. Some binary condition codes can be created using more than one assembly code mnemonic. The result of the flag test operation decides if the conditional jump is executed.

|        |     | Assembly     |                                |                       |
|--------|-----|--------------|--------------------------------|-----------------------|
| Binary | Hex | Mnemonic     | Definition                     | Flag Test Operation   |
| 0000   | 0   | F            | Always False                   | -                     |
| 0001   | 1   | LT           | Less Than                      | (S XOR V) = 1         |
| 0010   | 2   | LE           | Less Than or Equal             | (Z OR (S XOR V)) = 1  |
| 0011   | 3   | ULE          | Unsigned Less Than or Equal    | (C OR Z) = 1          |
| 0100   | 4   | OV           | Overflow                       | V = 1                 |
| 0101   | 5   | MI           | Minus                          | S = 1                 |
| 0110   | 6   | Z            | Zero                           | Z = 1                 |
| 0110   | 6   | EQ           | Equal                          | Z = 1                 |
| 0111   | 7   | С            | Carry                          | C = 1                 |
| 0111   | 7   | ULT          | Unsigned Less Than             | C = 1                 |
| 1000   | 8   | T (or blank) | Always True                    | -                     |
| 1001   | 9   | GE           | Greater Than or Equal          | (S XOR V) = 0         |
| 1010   | А   | GT           | Greater Than                   | (Z OR (S XOR V)) = 0  |
| 1011   | В   | UGT          | Unsigned Greater Than          | (C = 0 AND Z = 0) = 1 |
| 1100   | С   | NOV          | No Overflow                    | V = 0                 |
| 1101   | D   | PL           | Plus                           | S = 0                 |
| 1110   | Е   | NZ           | Non-Zero                       | Z = 0                 |
| 1110   | Е   | NE           | Not Equal                      | Z = 0                 |
| 1111   | F   | NC           | No Carry                       | C = 0                 |
| 1111   | F   | UGE          | Unsigned Greater Than or Equal | C = 0                 |

#### Table 117. Condition Codes

### Z8 Encore! XP<sup>®</sup> F0822 Series Product Specification

compare 82 compare - extended addressing 214 compare mode 82 compare with carry 214 compare with carry - extended addressing 214 complement 217 complement carry flag 215, 216 condition code 211 continuous conversion (ADC) 148 continuous mode 81 control register definition, UART 100 control register, I2C 141 counter modes 81 CP 214 **CPC 214 CPCX 214** CPU and peripheral overview 3 CPU control instructions 216 CPX 214 Customer Feedback Form 251 customer feedback form 240 Customer Information 251

# D

DA 211. 214 data register, I2C 139 DC characteristics 187 debugger, on-chip 171 **DEC 214** decimal adjust 214 decrement 214 and jump non-zero 217 word 214 **DECW 214** destination operand 212 device, port availability 47 DI 216 direct address 211 disable interrupts 216 **DJNZ 217** DMA controller 5 dst 212

# E

EI 216 electrical characteristics 185 ADC 199 flash memory and timing 196 GPIO input data sample timing 200 watch-dog timer 197 enable interrupt 216 ER 211 extended addressing register 211 external pin reset 43 external RC oscillator 196 eZ8 features 3 eZ8 CPU features 3 eZ8 CPU instruction classes 214 eZ8 CPU instruction notation 210 eZ8 CPU instruction set 209 eZ8 CPU instruction summary 218

# F

FCTL register 159 features, Z8 Encore! 1 first opcode map 231 FLAGS 212 flags register 212 flash controller 4 option bit address space 163 option bit configuration - reset 163 program memory address 0001H 165 flash memory arrangement 154 byte programming 157 code protection 156 control register definitions 159 controller bypass 158 electrical characteristics and timing 196 flash control register 159 flash status register 160 frequency high and low byte registers 161 mass erase 158 operation 155