



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART             |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                  |
| Number of I/O              | 25                                                                    |
| Program Memory Size        | 64KB (64K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 13x12b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 32-LQFP                                                               |
| Supplier Device Package    | 32-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f051k8t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|   |        | 3.14.6                | SysTick timer                                                                   | 23 |
|---|--------|-----------------------|---------------------------------------------------------------------------------|----|
|   | 3.15   | Real-tim              | e clock (RTC) and backup registers                                              | 23 |
|   | 3.16   | Inter-inte            | egrated circuit interface (I <sup>2</sup> C)                                    | 24 |
|   | 3.17   | Universa              | al synchronous/asynchronous receiver/transmitter (USART)                        | 25 |
|   | 3.18   | Serial pe             | eripheral interface (SPI) / Inter-integrated sound interface (I <sup>2</sup> S) | 26 |
|   | 3.19   | High-def<br>electroni | inition multimedia interface (HDMI) - consumer                                  | 26 |
|   | 3.20   | Serial wi             | re debug port (SW-DP)                                                           | 26 |
| 4 | Pinou  | its and p             | bin descriptions                                                                | 27 |
| 5 | went   | bry map               | ping                                                                            | 29 |
| 6 | Electr | rical cha             | racteristics                                                                    | 42 |
|   | 6.1    | Paramet               | er conditions                                                                   | 42 |
|   |        | 6.1.1                 | Minimum and maximum values                                                      | 42 |
|   |        | 6.1.2                 | Typical values                                                                  | 42 |
|   |        | 6.1.3                 | Typical curves                                                                  | 42 |
|   |        | 6.1.4                 | Loading capacitor                                                               | 42 |
|   |        | 6.1.5                 | Pin input voltage                                                               | 42 |
|   |        | 6.1.6                 | Power supply scheme                                                             | 43 |
|   |        | 6.1.7                 | Current consumption measurement                                                 | 44 |
|   | 6.2    | Absolute              | e maximum ratings                                                               | 45 |
|   | 6.3    | Operatin              | g conditions                                                                    | 47 |
|   |        | 6.3.1                 | General operating conditions                                                    | 47 |
|   |        | 6.3.2                 | Operating conditions at power-up / power-down                                   | 47 |
|   |        | 6.3.3                 | Embedded reset and power control block characteristics                          | 48 |
|   |        | 6.3.4                 | Embedded reference voltage                                                      | 49 |
|   |        | 6.3.5                 | Supply current characteristics                                                  | 49 |
|   |        | 6.3.6                 | Wakeup time from low-power mode                                                 | 59 |
|   |        | 6.3.7                 | External clock source characteristics                                           | 59 |
|   |        | 6.3.8                 | Internal clock source characteristics                                           | 63 |
|   |        | 6.3.9                 | PLL characteristics                                                             | 66 |
|   |        | 6.3.10                | Memory characteristics                                                          | 66 |
|   |        | 6.3.11                | EMC characteristics                                                             | 67 |
|   |        | 6.3.12                | Electrical sensitivity characteristics                                          | 68 |
|   |        | 6.3.13                | I/O current injection characteristics                                           | 69 |
|   |        |                       |                                                                                 |    |



# 2 Description

The STM32F051xx microcontrollers incorporate the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M0 32-bit RISC core operating at up to 48 MHz frequency, high-speed embedded memories (up to 64 Kbytes of Flash memory and 8 Kbytes of SRAM), and an extensive range of enhanced peripherals and I/Os. All devices offer standard communication interfaces (up to two I<sup>2</sup>Cs, up to two SPIs, one I<sup>2</sup>S, one HDMI CEC and up to two USARTs), one 12-bit ADC, one 12-bit DAC, six 16-bit timers, one 32-bit timer and an advanced-control PWM timer.

The STM32F051xx microcontrollers operate in the -40 to +85  $^{\circ}$ C and -40 to +105  $^{\circ}$ C temperature ranges, from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving modes allows the design of low-power applications.

The STM32F051xx microcontrollers include devices in seven different packages ranging from 32 pins to 64 pins with a die form also available upon request. Depending on the device chosen, different sets of peripherals are included.

These features make the STM32F051xx microcontrollers suitable for a wide range of applications such as application control and user interfaces, hand-held equipment, A/V receivers and digital TV, PC peripherals, gaming and GPS platforms, industrial applications, PLCs, inverters, printers, scanners, alarm systems, video intercoms and HVACs.



#### **Functional overview**



#### Figure 2. Clock tree

## 3.7 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions.

DocID022265 Rev 7



#### 3.14 Timers and watchdogs

The STM32F051xx devices include up to six general-purpose timers, one basic timer and an advanced control timer.

Table 7 compares the features of the different timers.

| Timer<br>type      | Timer          | Counter resolution | Counter<br>type      | Prescaler<br>factor        | DMA<br>request<br>generation | Capture/compare<br>channels | Complementary<br>outputs |
|--------------------|----------------|--------------------|----------------------|----------------------------|------------------------------|-----------------------------|--------------------------|
| Advanced control   | TIM1           | 16-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | 3                        |
|                    | TIM2           | 32-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | -                        |
| General<br>purpose | TIM3           | 16-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | -                        |
|                    | TIM14          | 16-bit             | Up                   | integer from<br>1 to 65536 | No                           | 1                           | -                        |
|                    | TIM15          | 16-bit             | Up                   | integer from<br>1 to 65536 | Yes                          | 2                           | 1                        |
|                    | TIM16<br>TIM17 | 16-bit             | Up                   | integer from<br>1 to 65536 | Yes                          | 1                           | 1                        |
| Basic              | TIM6           | 16-bit             | Up                   | integer from<br>1 to 65536 | Yes                          | -                           | -                        |

 Table 7. Timer feature comparison

#### 3.14.1 Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- input capture
- output compare
- PWM generation (edge or center-aligned modes)
- one-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining.



| I <sup>2</sup> C features <sup>(1)</sup> | I2C1 | I2C2 |
|------------------------------------------|------|------|
| SMBus                                    | Х    | -    |
| Wakeup from STOP                         | Х    | -    |

| Table 9. STM32F051xx I | <sup>2</sup> C implementation | on (continued) |
|------------------------|-------------------------------|----------------|
|------------------------|-------------------------------|----------------|

1. X = supported.

# 3.17 Universal synchronous/asynchronous receiver/transmitter (USART)

The device embeds up to two universal synchronous/asynchronous receivers/transmitters (USART1, USART2) which communicate at speeds of up to 6 Mbit/s.

They provide hardware management of the CTS, RTS and RS485 DE signals, multiprocessor communication mode, master synchronous communication and single-wire half-duplex communication mode. USART1 supports also SmartCard communication (ISO 7816), IrDA SIR ENDEC, LIN Master/Slave capability and auto baud rate feature, and has a clock domain independent of the CPU clock, allowing to wake up the MCU from Stop mode.

The USART interfaces can be served by the DMA controller.

| USART modes/features <sup>(1)</sup>         | USART1 | USART2 |
|---------------------------------------------|--------|--------|
| Hardware flow control for modem             | Х      | Х      |
| Continuous communication using DMA          | Х      | Х      |
| Multiprocessor communication                | Х      | х      |
| Synchronous mode                            | Х      | х      |
| Smartcard mode                              | Х      | -      |
| Single-wire half-duplex communication       | X      | Х      |
| IrDA SIR ENDEC block                        | Х      | -      |
| LIN mode                                    | Х      | -      |
| Dual clock domain and wakeup from Stop mode | X      | -      |
| Receiver timeout interrupt                  | Х      | -      |
| Modbus communication                        | Х      | -      |
| Auto baud rate detection                    | Х      | -      |
| Driver Enable                               | Х      | х      |

#### Table 10. STM32F051xx USART implementation

1. X = supported.



|        | P       | in n            | umbe    | er     |          |                                      |          |               |       | Pin functions                                                     |                                                    |  |
|--------|---------|-----------------|---------|--------|----------|--------------------------------------|----------|---------------|-------|-------------------------------------------------------------------|----------------------------------------------------|--|
| LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | WLCSP36 | LQFP32 | UFQFPN32 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                               | Additional<br>functions                            |  |
| 7      | E1      | 7               | D5      | 4      | 4        | NRST                                 | I/O      | RST           | -     | / Device reset input<br>(active                                   | internal reset output<br>e low)                    |  |
| 8      | E3      | -               | -       | -      | -        | PC0                                  | I/O      | TTa           | -     | EVENTOUT                                                          | ADC_IN10                                           |  |
| 9      | E2      | -               | -       | -      | -        | PC1                                  | I/O      | ТТа           | -     | EVENTOUT                                                          | ADC_IN11                                           |  |
| 10     | F2      | -               | -       | -      | -        | PC2                                  | I/O      | TTa           | -     | EVENTOUT                                                          | ADC_IN12                                           |  |
| 11     | G1      | -               | -       | -      | -        | PC3                                  | I/O      | TTa           | -     | EVENTOUT                                                          | ADC_IN13                                           |  |
| 12     | F1      | 8               | D6      | 16     | 0        | VSSA                                 | S        | -             | (3)   | Analog                                                            | ground                                             |  |
| 13     | H1      | 9               | E5      | 5      | 5        | VDDA                                 | S        | -             | -     | Analog pov                                                        | wer supply                                         |  |
| 14     | G2      | 10              | F6      | 6      | 6        | PA0                                  | I/O      | TTa           | -     | USART2_CTS,<br>TIM2_CH1_ETR,<br>COMP1_OUT,<br>TSC_G1_IO1          | ADC_IN0,<br>COMP1_INM6,<br>RTC_TAMP2,<br>WKUP1     |  |
| 15     | H2      | 11              | D4      | 7      | 7        | PA1                                  | I/O      | TTa           | -     | USART2_RTS,<br>TIM2_CH2,<br>TSC_G1_IO2,<br>EVENTOUT               | ADC_IN1,<br>COMP1_INP                              |  |
| 16     | F3      | 12              | E4      | 8      | 8        | PA2                                  | I/O      | ТТа           | -     | USART2_TX,<br>TIM2_CH3,<br>TIM15_CH1,<br>COMP2_OUT,<br>TSC_G1_IO3 | ADC_IN2,<br>COMP2_INM6                             |  |
| 17     | G3      | 13              | F5      | 9      | 9        | PA3                                  | I/O      | ТТа           | -     | USART2_RX,<br>TIM2_CH4,<br>TIM15_CH2,<br>TSC_G1_IO4               | ADC_IN3,<br>COMP2_INP                              |  |
| 18     | C2      | -               | -       | -      | -        | PF4                                  | I/O      | FT            | -     | EVENTOUT                                                          | -                                                  |  |
| 19     | D2      | -               | -       | -      | -        | PF5                                  | I/O      | FT            | -     | EVENTOUT                                                          | -                                                  |  |
| 20     | Н3      | 14              | C3      | 10     | 10       | PA4                                  | I/O      | ТТа           | -     | SPI1_NSS,<br>I2S1_WS,<br>USART2_CK,<br>TIM14_CH1,<br>TSC_G2_IO1   | ADC_IN4,<br>COMP1_INM4,<br>COMP2_INM4,<br>DAC_OUT1 |  |
| 21     | F4      | 15              | D3      | 11     | 11       | PA5                                  | I/O      | ТТа           | -     | SPI1_SCK,<br>I2S1_CK, CEC,<br>TIM2_CH1_ETR,<br>TSC_G2_IO2         | ADC_IN5,<br>COMP1_INM5,<br>COMP2_INM5              |  |

Table 13. Pin definitions (continued)



#### Table 14. Alternate functions selected through GPIOA\_AFR registers for port A AF0 AF1 AF2 AF3 Pin name AF4 AF5 AF7 AF6 USART2 CTS TIM2 CH1 ETR TSC G1 IO1 COMP1 OUT PA0 --EVENTOUT USART2\_RTS TIM2\_CH2 TSC\_G1\_IO2 PA1 \_ TIM15\_CH1 USART2\_TX TIM2\_CH3 TSC\_G1\_IO3 COMP2\_OUT PA2 ---PA3 TIM15 CH2 USART2 RX TIM2\_CH4 TSC G1 IO4 ----SPI1\_NSS, I2S1\_WS USART2\_CK TSC\_G2\_IO1 TIM14\_CH1 PA4 \_ --\_ SPI1\_SCK, I2S1\_CK CEC TIM2\_CH1\_ETR TSC\_G2\_IO2 PA5 \_ -\_ TSC G2 103 EVENTOUT COMP1 OUT PA6 SPI1 MISO, I2S1 MCK TIM3 CH1 TIM1 BKIN TIM16 CH1 SPI1\_MOSI, I2S1\_SD TIM3\_CH2 TIM1\_CH1N TSC\_G2\_IO4 TIM14\_CH1 TIM17\_CH1 EVENTOUT COMP2\_OUT PA7 PA8 МСО USART1 CK TIM1\_CH1 **EVENTOUT** \_ \_ USART1 TX TIM15 BKIN TIM1 CH2 TSC G4 IO1 PA9 ----TIM17\_BKIN USART1 RX TIM1 CH3 TSC\_G4\_IO2 PA10 ----EVENTOUT COMP1 OUT PA11 USART1\_CTS TIM1 CH4 TSC\_G4\_IO3 ---EVENTOUT USART1\_RTS TIM1 ETR TSC\_G4\_IO4 COMP2 OUT PA12 ---SWDIO IR\_OUT PA13 \_ ---SWCLK USART2\_TX **PA14**

**EVENTOUT** 

TIM2 CH1 ETR

-

-

\_

\_

-

-

-

STM32F051x4 STM32F051x6 STM32F051x8

DocID022265 Rev 7

PA15

SPI1 NSS, I2S1 WS

USART2 RX

37/122

| Table 15. Alternate functions selected through GPIOB_AFR registers for port B |                     |           |            |            |  |  |
|-------------------------------------------------------------------------------|---------------------|-----------|------------|------------|--|--|
| Pin name                                                                      | AF0                 | AF1       | AF2        | AF3        |  |  |
| PB0                                                                           | EVENTOUT            | TIM3_CH3  | TIM1_CH2N  | TSC_G3_IO2 |  |  |
| PB1                                                                           | TIM14_CH1           | TIM3_CH4  | TIM1_CH3N  | TSC_G3_IO3 |  |  |
| PB2                                                                           |                     |           |            | TSC_G3_IO4 |  |  |
| PB3                                                                           | SPI1_SCK, I2S1_CK   | EVENTOUT  | TIM2_CH2   | TSC_G5_IO1 |  |  |
| PB4                                                                           | SPI1_MISO, I2S1_MCK | TIM3_CH1  | EVENTOUT   | TSC_G5_IO2 |  |  |
| PB5                                                                           | SPI1_MOSI, I2S1_SD  | TIM3_CH2  | TIM16_BKIN | I2C1_SMBA  |  |  |
| PB6                                                                           | USART1_TX           | I2C1_SCL  | TIM16_CH1N | TSC_G5_IO3 |  |  |
| PB7                                                                           | USART1_RX           | I2C1_SDA  | TIM17_CH1N | TSC_G5_IO4 |  |  |
| PB8                                                                           | CEC                 | I2C1_SCL  | TIM16_CH1  | TSC_SYNC   |  |  |
| PB9                                                                           | IR_OUT              | I2C1_SDA  | TIM17_CH1  | EVENTOUT   |  |  |
| PB10                                                                          | CEC                 | I2C2_SCL  | TIM2_CH3   | TSC_SYNC   |  |  |
| PB11                                                                          | EVENTOUT            | I2C2_SDA  | TIM2_CH4   | TSC_G6_IO1 |  |  |
| PB12                                                                          | SPI2_NSS            | EVENTOUT  | TIM1_BKIN  | TSC_G6_IO2 |  |  |
| PB13                                                                          | SPI2_SCK            |           | TIM1_CH1N  | TSC_G6_IO3 |  |  |
| PB14                                                                          | SPI2_MISO           | TIM15_CH1 | TIM1_CH2N  | TSC_G6_IO4 |  |  |
| PB15                                                                          | SPI2_MOSI           | TIM15_CH2 | TIM1_CH3N  | TIM15_CH1N |  |  |

DocID022265 Rev 7

38/122

STM32F051x4 STM32F051x6 STM32F051x8

5

### 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 17: Voltage characteristics*, *Table 18: Current characteristics* and *Table 19: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                             | Ratings                                            | Min                                                        | Мах                                     | Unit |
|------------------------------------|----------------------------------------------------|------------------------------------------------------------|-----------------------------------------|------|
| $V_{DD}-V_{SS}$                    | External main supply voltage                       | - 0.3                                                      | 4.0                                     | V    |
| $V_{DDA} - V_{SS}$                 | External analog supply voltage                     | - 0.3                                                      | 4.0                                     | V    |
| $V_{DD} - V_{DDA}$                 | Allowed voltage difference for $V_{DD} > V_{DDA}$  | -                                                          | 0.4                                     | V    |
| $V_{BAT} - V_{SS}$                 | External backup supply voltage                     | - 0.3                                                      | 4.0                                     | V    |
| V <sub>IN</sub> <sup>(2)</sup>     | Input voltage on FT and FTf pins                   | V <sub>SS</sub> - 0.3                                      | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | V    |
|                                    | Input voltage on TTa pins                          | V <sub>SS</sub> - 0.3                                      | 4.0                                     | V    |
|                                    | BOOT0                                              | 0                                                          | 9.0                                     | V    |
|                                    | Input voltage on any other pin                     | V <sub>SS</sub> - 0.3                                      | 4.0                                     | V    |
| $ \Delta V_{DDx} $                 | Variations between different $V_{DD}$ power pins   | -                                                          | 50                                      | mV   |
| V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins   | -                                                          | 50                                      | mV   |
| V <sub>ESD(HBM)</sub>              | Electrostatic discharge voltage (human body model) | see Section 6.3.12: Electrical sensitivity characteristics |                                         | -    |

1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 18: Current characteristics* for the maximum allowed injected current values.

3. Valid only if the internal pull-up/pull-down resistors are disabled. If internal pull-up or pull-down resistor is enabled, the maximum limit is 4 V.



#### High-speed internal (HSI) RC oscillator

| Symbol                | Parameter                           | Conditions                    | Min                 | Тур | Max                | Unit |  |
|-----------------------|-------------------------------------|-------------------------------|---------------------|-----|--------------------|------|--|
| f <sub>HSI</sub>      | Frequency                           | -                             | -                   | 8   | -                  | MHz  |  |
| TRIM                  | HSI user trimming step              | -                             | -                   | -   | 1 <sup>(2)</sup>   | %    |  |
| DuCy <sub>(HSI)</sub> | Duty cycle                          | -                             | 45 <sup>(2)</sup>   | -   | 55 <sup>(2)</sup>  | %    |  |
| ACC <sub>HSI</sub>    |                                     | T <sub>A</sub> = -40 to 105°C | -2.8 <sup>(3)</sup> | -   | 3.8 <sup>(3)</sup> |      |  |
|                       | Accuracy of the HSI oscillator      | T <sub>A</sub> = -10 to 85°C  | -1.9 <sup>(3)</sup> | -   | 2.3 <sup>(3)</sup> | %    |  |
|                       |                                     | $T_A = 0$ to $85^{\circ}C$    | -1.9 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   |      |  |
|                       |                                     | $T_A = 0$ to $70^{\circ}C$    | -1.3 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   |      |  |
|                       |                                     | $T_A = 0$ to 55°C             | -1 <sup>(3)</sup>   | -   | 2 <sup>(3)</sup>   |      |  |
|                       |                                     | $T_A = 25^{\circ}C^{(4)}$     | -1                  | -   | 1                  |      |  |
| t <sub>su(HSI)</sub>  | HSI oscillator startup time         | -                             | 1 <sup>(2)</sup>    | -   | 2 <sup>(2)</sup>   | μs   |  |
| I <sub>DDA(HSI)</sub> | HSI oscillator power<br>consumption | -                             | -                   | 80  | 100 <sup>(2)</sup> | μA   |  |

#### Table 37. HSI oscillator characteristics<sup>(1)</sup>

1.  $V_{DDA}$  = 3.3 V,  $T_A$  = -40 to 105°C unless otherwise specified.

2. Guaranteed by design, not tested in production.

3. Data based on characterization results, not tested in production.

4. Factory calibrated, parts not soldered.



#### Figure 19. HSI oscillator accuracy characterization results for soldered parts



#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 23* and *Table 50*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 20: General operating conditions*.

| OSPEEDRy<br>[1:0]<br>value <sup>(1)</sup>                                             | Symbol                   | Parameter                        | Conditions                                         | Min | Max | Unit |  |
|---------------------------------------------------------------------------------------|--------------------------|----------------------------------|----------------------------------------------------|-----|-----|------|--|
|                                                                                       | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(3)</sup> |                                                    | -   | 2   | MHz  |  |
| x0                                                                                    | t <sub>f(IO)out</sub>    | Output fall time                 | C <sub>L</sub> = 50 pF                             | -   | 125 | ne   |  |
|                                                                                       | t <sub>r(IO)out</sub>    | Output rise time                 |                                                    | -   | 125 | 115  |  |
|                                                                                       | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(3)</sup> |                                                    | -   | 10  | MHz  |  |
| 01                                                                                    | t <sub>f(IO)out</sub>    | Output fall time                 | C <sub>L</sub> = 50 pF                             | -   | 25  | ns   |  |
|                                                                                       | t <sub>r(IO)out</sub>    | Output rise time                 |                                                    | -   | 25  |      |  |
|                                                                                       |                          |                                  | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$               | -   | 50  | MHz  |  |
|                                                                                       | f <sub>max(IO)</sub> out | Maximum frequency <sup>(3)</sup> | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | -   | 30  |      |  |
|                                                                                       |                          |                                  | $C_L$ = 50 pF, $V_{DDIOX}$ < 2.7 V                 | -   | 20  |      |  |
|                                                                                       |                          |                                  | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$               | -   | 5   |      |  |
| 11                                                                                    | t <sub>f(IO)out</sub>    | Output fall time                 | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | -   | 8   |      |  |
|                                                                                       |                          |                                  | $C_L$ = 50 pF, $V_{DDIOX}$ < 2.7 V                 | I   | 12  | ns   |  |
|                                                                                       |                          | Output rise time                 | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$               | -   | 5   |      |  |
|                                                                                       | t <sub>r(IO)out</sub>    |                                  | $C_L$ = 50 pF, $V_{DDIOx} \ge 2.7 V$               | -   | 8   |      |  |
|                                                                                       |                          |                                  | $C_L$ = 50 pF, $V_{DDIOX}$ < 2.7 V                 | I   | 12  |      |  |
| Fm+<br>configuration<br>(4)                                                           | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(3)</sup> |                                                    | -   | 2   | MHz  |  |
|                                                                                       | t <sub>f(IO)out</sub>    | Output fall time                 | C <sub>L</sub> = 50 pF                             | -   | 12  | ns   |  |
|                                                                                       | t <sub>r(IO)out</sub>    | Output rise time                 |                                                    | -   | 34  |      |  |
| - t <sub>EXTIpw</sub> Pulse width of external signals detected by the EXTI controller |                          | -                                | 10                                                 | -   | ns  |      |  |

| Table 5 | 0. I/O | AC | characteristics <sup>(</sup> | 1) | (2) | ) |
|---------|--------|----|------------------------------|----|-----|---|
|---------|--------|----|------------------------------|----|-----|---|

1. The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0091 reference manual for a description of GPIO Port configuration register.

2. Guaranteed by design, not tested in production.

3. The maximum frequency is defined in *Figure 23*.

4. When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0091 for a detailed description of Fm+ I/O configuration.



| T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>AIN</sub> max (kΩ) <sup>(1)</sup> |
|-------------------------|---------------------|------------------------------------------|
| 28.5                    | 2.04                | 25.2                                     |
| 41.5                    | 2.96                | 37.2                                     |
| 55.5                    | 3.96                | 50                                       |
| 71.5                    | 5.11                | NA                                       |
| 239.5                   | 17.1                | NA                                       |

#### Table 53. R<sub>AIN</sub> max for f<sub>ADC</sub> = 14 MHz (continued)

1. Guaranteed by design, not tested in production.

| Symbol | Parameter                    | Test conditions                                                                                                                                                                                                                                                                        | Тур  | Max <sup>(4)</sup> | Unit |
|--------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|
| ET     | Total unadjusted error       |                                                                                                                                                                                                                                                                                        | ±1.3 | ±2                 |      |
| EO     | Offset error                 | f <sub>PCLK</sub> = 48 MHz,<br>f <sub>ADC</sub> = 14 MHz, R <sub>AIN</sub> < 10 kΩ<br>V <sub>DD4</sub> = 3 V to 3 6 V                                                                                                                                                                  | ±1   | ±1.5               | LSB  |
| EG     | Gain error                   |                                                                                                                                                                                                                                                                                        | ±0.5 | ±1.5               |      |
| ED     | Differential linearity error | $T_A = 25 \text{ °C}$                                                                                                                                                                                                                                                                  | ±0.7 | ±1                 |      |
| EL     | Integral linearity error     |                                                                                                                                                                                                                                                                                        | ±0.8 | ±1.5               |      |
| ET     | Total unadjusted error       |                                                                                                                                                                                                                                                                                        | ±3.3 | ±4                 | LSB  |
| EO     | Offset error                 | $\label{eq:f_PCLK} \begin{array}{l} {\rm f}_{\rm PCLK} = 48 \mbox{ MHz}, \\ {\rm f}_{\rm ADC} = 14 \mbox{ MHz}, \mbox{ R}_{\rm AIN} < 10 \mbox{ k}\Omega \\ {\rm V}_{\rm DDA} = 2.7 \mbox{ V to } 3.6 \mbox{ V} \\ {\rm T}_{\rm A} = - 40 \mbox{ to } 105 ^{\circ}{\rm C} \end{array}$ | ±1.9 | ±2.8               |      |
| EG     | Gain error                   |                                                                                                                                                                                                                                                                                        | ±2.8 | ±3                 |      |
| ED     | Differential linearity error |                                                                                                                                                                                                                                                                                        | ±0.7 | ±1.3               |      |
| EL     | Integral linearity error     |                                                                                                                                                                                                                                                                                        | ±1.2 | ±1.7               |      |
| ET     | Total unadjusted error       |                                                                                                                                                                                                                                                                                        | ±3.3 | ±4                 |      |
| EO     | Offset error                 | f <sub>PCLK</sub> = 48 MHz,<br>f <sub>ADC</sub> = 14 MHz, R <sub>AIN</sub> < 10 kΩ<br>V <sub>DDA</sub> = 2.4 V to 3.6 V<br>T <sub>A</sub> = 25 °C                                                                                                                                      | ±1.9 | ±2.8               |      |
| EG     | Gain error                   |                                                                                                                                                                                                                                                                                        | ±2.8 | ±3                 | LSB  |
| ED     | Differential linearity error |                                                                                                                                                                                                                                                                                        | ±0.7 | ±1.3               |      |
| EL     | Integral linearity error     | 1                                                                                                                                                                                                                                                                                      | ±1.2 | ±1.7               |      |

#### Table 54. ADC accuracy $^{(1)(2)(3)}$

1. ADC DC accuracy values are measured after internal calibration.

 ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.14 does not affect the ADC

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 6.3.14 does not affect the ADC accuracy.

3. Better performance may be achieved in restricted  $V_{\text{DDA}}$ , frequency and temperature ranges.

4. Data based on characterization results, not tested in production.



**Electrical characteristics** 



#### Figure 25. ADC accuracy characteristics





Refer to Table 52: ADC characteristics for the values of RAIN, RADC and CADC. 1.

 $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high  $C_{parasitic}$  value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced. 2.

#### General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 13: Power supply* scheme. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.



| Symbol                               | Parameter                                                                                                                                                          | Min | Тур | Мах  | Unit | Comments                                                                                                                |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|-------------------------------------------------------------------------------------------------------------------------|
| Gain error <sup>(3)</sup>            | Gain error                                                                                                                                                         | -   | -   | ±0.5 | %    | Given for the DAC in 12-bit configuration                                                                               |
| t <sub>SETTLING</sub> <sup>(3)</sup> | Settling time (full scale: for a<br>10-bit input code transition<br>between the lowest and the<br>highest input codes when<br>DAC_OUT reaches final<br>value ±1LSB | -   | 3   | 4    | μs   | C <sub>LOAD</sub> ≤ 50 pF, R <sub>LOAD</sub> ≥ 5 kΩ                                                                     |
| Update<br>rate <sup>(3)</sup>        | Max frequency for a correct<br>DAC_OUT change when<br>small variation in the input<br>code (from code i to i+1LSB)                                                 | -   | -   | 1    | MS/s | C <sub>LOAD</sub> ≤ 50 pF, R <sub>LOAD</sub> ≥ 5 kΩ                                                                     |
| t <sub>WAKEUP</sub> <sup>(3)</sup>   | Wakeup time from off state<br>(Setting the ENx bit in the<br>DAC Control register)                                                                                 | -   | 6.5 | 10   | μs   | $C_{LOAD} \le 50 \text{ pF}, R_{LOAD} \ge 5 \text{ k}\Omega$<br>input code between lowest and<br>highest possible ones. |
| PSRR+ <sup>(1)</sup>                 | Power supply rejection ratio<br>(to V <sub>DDA</sub> ) (static DC<br>measurement                                                                                   | -   | -67 | -40  | dB   | No R <sub>LOAD</sub> , C <sub>LOAD</sub> = 50 pF                                                                        |

Table 55. DAC characteristics (continued)

1. Guaranteed by design, not tested in production.

2. The DAC is in "quiescent mode" when it keeps the value steady on the output so no dynamic consumption is involved.

3. Data based on characterization results, not tested in production.



#### Figure 27. 12-bit buffered / non-buffered DAC

The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register. 1.





Figure 29. SPI timing diagram - slave mode and CPHA = 0





1. Measurement points are done at CMOS levels: 0.3  $V_{\text{DD}}$  and 0.7  $V_{\text{DD}}$ 



#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



Figure 45. UFQFPN48 package marking example

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



### 7.8 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 20: General operating conditions*.

The maximum chip-junction temperature,  $T_{\rm J}$  max, in degrees Celsius, may be calculated using the following equation:

$$T_J max = T_A max + (P_D max x \Theta_{JA})$$

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance, in °C/W,
- P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

 $\mathsf{P}_{I\!/\!O}$  max represents the maximum power dissipation on output pins where:

 $\mathsf{P}_{\mathsf{I/O}} \max = \Sigma \; (\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \Sigma \; ((\mathsf{V}_{\mathsf{DDIOx}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$ 

taking into account the actual V<sub>OL</sub> / I<sub>OL</sub> and V<sub>OH</sub> / I<sub>OH</sub> of the I/Os at low and high level in the application.

| Symbol | Parameter                                                                 | Value | Unit |
|--------|---------------------------------------------------------------------------|-------|------|
| ΘjĄ    | Thermal resistance junction-ambient<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 45    |      |
|        | <b>Thermal resistance junction-ambient</b><br>LQFP48 - 7 × 7 mm           | 55    |      |
|        | Thermal resistance junction-ambient<br>LQFP32 - 7 × 7 mm                  | 56    |      |
|        | <b>Thermal resistance junction-ambient</b><br>UFBGA64 - 5 × 5 mm          | 65    | °C/W |
|        | <b>Thermal resistance junction-ambient</b><br>UFQFPN48 - 7 × 7 mm         | 32    |      |
|        | Thermal resistance junction-ambient<br>UFQFPN32 - 5 × 5 mm                | 38    |      |
|        | Thermal resistance junction-ambient<br>WLCSP36 - 2.6 × 2.7 mm             | 60    |      |

Table 74. Package thermal characteristics

#### 7.8.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org

#### 7.8.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Ordering information*.



# 9 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05-Apr-2012 | 1        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 25-Apr-2012 | 2        | Updated Table: STM32F051xx family device features and<br>peripheral counts for SPI and I <sup>2</sup> C in 32-pin package.<br>Corrected Group 3 pin order in Table: Capacitive sensing GPIOs<br>available on STM32F051xx devices.<br>Updated the current consumption values in Section: Electrical<br>characteristics.<br>Updated Table: HSI14 oscillator characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 23-Jul-2012 | 3        | Features reorganized and <i>Figure: Block diagram</i> structure<br>changed.<br>Added LQFP32 package.<br>Updated <i>Section: Cyclic redundancy check calculation unit</i><br>( <i>CRC</i> ).<br>Modified the number of priority levels in <i>Section: Nested</i><br><i>vectored interrupt controller (NVIC)</i> .<br>Added note 3. for PB2 and PB8, changed TIM2_CH_ETR into<br>TIM2_CH1_ETR in <i>Table: Pin definitions</i> and <i>Table: Alternate</i><br><i>functions selected through GPIOA_AFR registers for port A</i> .<br>Added <i>Table: Alternate functions selected through GPIOB_AFR</i><br><i>registers for port B</i> .<br>Updated I <sub>VDD</sub> , I <sub>VSS</sub> , and I <sub>INJ(PIN)</sub> in <i>Table: Current</i><br><i>characteristics</i> .<br>Updated ACC <sub>HSI</sub> in <i>Table: HSI oscillator characteristics</i> and<br><i>Table: HS114 oscillator characteristics</i> .<br>Updated Table: <i>I/O current injection susceptibility</i> .<br>Added BOOT0 input low and high level voltage in <i>Table: I/O</i><br><i>static characteristics</i> .<br>Modified number of pins in V <sub>OL</sub> and V <sub>OH</sub> description, and<br>changed condition for V <sub>OLFM+</sub> in <i>Table: Output voltage</i><br><i>characteristics</i> .<br>Changed V <sub>DD</sub> to V <sub>DDA</sub> in <i>Figure: Typical connection diagram</i><br><i>using the ADC</i> .<br>Updated Figure: <i>I/O AC characteristics definition</i> . |

#### Table 76. Document revision history



#### IMPORTANT NOTICE – PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved

DocID022265 Rev 7

