



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | HDMI-CEC, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART             |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                  |
| Number of I/O              | 55                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 19x12b; D/A 1x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f051r6t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

In Standby mode, it is put in power down mode. In this mode, the regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption (but the contents of the registers and SRAM are lost).

#### 3.5.4 Low-power modes

The STM32F051xx microcontrollers support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### Stop mode

Stop mode achieves very low power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low power mode.

The device can be woken up from Stop mode by any of the EXTI lines. The EXTI line source can be one of the 16 external lines, the PVD output, RTC, I2C1, USART1,, COMPx or the CEC.

The CEC, USART1 and I2C1 peripherals can be configured to enable the HSI RC oscillator so as to get clock for processing incoming data. If this is used when the voltage regulator is put in low power mode, the regulator is first switched to normal mode before the clock is provided to the given peripheral.

#### • Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the RTC domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pins, or an RTC event occurs.

Note: The RTC, the IWDG, and the corresponding clock sources are not stopped by entering Stop or Standby mode.

## 3.6 Clocks and startup

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example on failure of an indirectly used external crystal, resonator or oscillator).

Several prescalers allow the application to configure the frequency of the AHB and the APB domains. The maximum frequency of the AHB and the APB domains is 48 MHz.



#### **Functional overview**



#### Figure 2. Clock tree

## 3.7 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions.

DocID022265 Rev 7



### 3.14.2 General-purpose timers (TIM2, 3, 14, 15, 16, 17)

There are six synchronizable general-purpose timers embedded in the STM32F051xx devices (see *Table 7* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base.

#### TIM2, TIM3

STM32F051xx devices feature two synchronizable 4-channel general-purpose timers. TIM2 is based on a 32-bit auto-reload up/downcounter and a 16-bit prescaler. TIM3 is based on a 16-bit auto-reload up/downcounter and a 16-bit prescaler. They feature 4 independent channels each for input capture/output compare, PWM or one-pulse mode output. This gives up to 12 input captures/output compares/PWMs on the largest packages.

The TIM2 and TIM3 general-purpose timers can work together or with the TIM1 advancedcontrol timer via the Timer Link feature for synchronization or event chaining.

TIM2 and TIM3 both have independent DMA request generation.

These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

Their counters can be frozen in debug mode.

#### TIM14

This timer is based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM14 features one single channel for input capture/output compare, PWM or one-pulse mode output.

Its counter can be frozen in debug mode.

#### TIM15, TIM16 and TIM17

These timers are based on a 16-bit auto-reload upcounter and a 16-bit prescaler.

TIM15 has two independent channels, whereas TIM16 and TIM17 feature one single channel for input capture/output compare, PWM or one-pulse mode output.

The TIM15, TIM16 and TIM17 timers can work together, and TIM15 can also operate with TIM1 via the Timer Link feature for synchronization or event chaining.

TIM15 can be synchronized with TIM16 and TIM17.

TIM15, TIM16 and TIM17 have a complementary output with dead-time generation and independent DMA request generation.

Their counters can be frozen in debug mode.

#### 3.14.3 Basic timer TIM6

This timer is mainly used for DAC trigger generation. It can also be used as a generic 16-bit time base.

### 3.14.4 Independent watchdog (IWDG)

The independent watchdog is based on an 8-bit prescaler and 12-bit downcounter with user-defined refresh window. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It

DocID022265 Rev 7



can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

### 3.14.5 System window watchdog (WWDG)

The system window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the APB clock (PCLK). It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.14.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- a 24-bit down counter
- autoreload capability
- maskable system interrupt generation when the counter reaches 0
- programmable clock source (HCLK or HCLK/8)

## 3.15 Real-time clock (RTC) and backup registers

The RTC and the five backup registers are supplied through a switch that takes power either on  $V_{DD}$  supply when present or through the  $V_{BAT}$  pin. The backup registers are five 32-bit registers used to store 20 bytes of user application data when  $V_{DD}$  power is not present. They are not reset by a system or power reset, or at wake up from Standby mode.

The RTC is an independent BCD timer/counter. Its main features are the following:

- calendar with subseconds, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- automatic correction for 28, 29 (leap year), 30, and 31 day of the month
- programmable alarm with wake up from Stop and Standby mode capability
- on-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize the RTC with a master clock
- digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- two anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection
- timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection
- reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision



| Na        | me                     | Abbreviation                                                                                  | Definition                                                                                       |  |  |  |
|-----------|------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|
| Pin r     | name                   |                                                                                               | specified in brackets below the pin name, the pin function during and ame as the actual pin name |  |  |  |
|           |                        | S                                                                                             | Supply pin                                                                                       |  |  |  |
| Pin       | type                   | I                                                                                             | Input-only pin                                                                                   |  |  |  |
|           |                        | I/O                                                                                           | Input / output pin                                                                               |  |  |  |
|           |                        | FT                                                                                            | 5 V-tolerant I/O                                                                                 |  |  |  |
|           |                        | FTf 5 V-tolerant I/O, FM+ capable                                                             |                                                                                                  |  |  |  |
| I/O otr   | ucture                 | TTa 3.3 V-tolerant I/O directly connected to ADC                                              |                                                                                                  |  |  |  |
| 1/O Sti   | ucture                 | TC                                                                                            | TC Standard 3.3 V I/O                                                                            |  |  |  |
|           |                        | В                                                                                             | Dedicated BOOT0 pin                                                                              |  |  |  |
|           |                        | RST                                                                                           | Bidirectional reset pin with embedded weak pull-up resistor                                      |  |  |  |
| No        | tes                    | Unless otherwise specified by a note, all I/Os are set as floating inputs during and a reset. |                                                                                                  |  |  |  |
| Pin       | Alternate<br>functions | Functions selected                                                                            | through GPIOx_AFR registers                                                                      |  |  |  |
| functions | Additional functions   | Functions directly                                                                            | selected/enabled through peripheral registers                                                    |  |  |  |

#### Table 13. Pin definitions

|        | Ρ       | in nu           | umbe    | er     |          |                                      |          |        |        | Pin fur             | nctions                                    |
|--------|---------|-----------------|---------|--------|----------|--------------------------------------|----------|--------|--------|---------------------|--------------------------------------------|
| LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | WLCSP36 | LQFP32 | UFQFPN32 | Pin name<br>(function upon<br>reset) | Pin type | Q<br>Q |        | Alternate functions | Additional<br>functions                    |
| 1      | B2      | 1               | -       | -      | -        | VBAT                                 | S        | -      | -      | Backup power supply |                                            |
| 2      | A2      | 2               | A6      | -      | -        | PC13                                 | I/O      | тс     | (1)(2) | -                   | RTC_TAMP1,<br>RTC_TS,<br>RTC_OUT,<br>WKUP2 |
| 3      | A1      | 3               | B6      | -      | -        | PC14-OSC32_IN<br>(PC14)              | I/O      | тс     | (1)(2) | -                   | OSC32_IN                                   |
| 4      | B1      | 4               | C6      | -      | -        | PC15-OSC32_OUT<br>(PC15)             | I/O      | тс     | (1)(2) | -                   | OSC32_OUT                                  |
| 5      | C1      | 5               | B5      | 2      | 2        | PF0-OSC_IN<br>(PF0)                  | I/O      | FT     | -      | -                   | OSC_IN                                     |
| 6      | D1      | 6               | C5      | 3      | 3        | PF1-OSC_OUT<br>(PF1)                 | I/O      | FT     | -      | -                   | OSC_OUT                                    |



|        | P       | in nu           | umbe    | er     |          |                                      |          |               |       | Pin fur                                                                                                                | nctions                 |  |
|--------|---------|-----------------|---------|--------|----------|--------------------------------------|----------|---------------|-------|------------------------------------------------------------------------------------------------------------------------|-------------------------|--|
| LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | WLCSP36 | LQFP32 | UFQFPN32 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                    | Additional<br>functions |  |
| 22     | G4      | 16              | E3      | 12     | 12       | PA6                                  | I/O      | TTa           | _     | SPI1_MISO,<br>I2S1_MCK,<br>TIM3_CH1,<br>TIM1_BKIN,<br>TIM16_CH1,<br>COMP1_OUT,<br>TSC_G2_IO3,<br>EVENTOUT              | ADC_IN6                 |  |
| 23     | H4      | 17              | F4      | 13     | 13       | PA7                                  | I/O      | ТТа           | -     | SPI1_MOSI,<br>I2S1_SD,<br>TIM3_CH2,<br>TIM14_CH1,<br>TIM1_CH1N,<br>TIM17_CH1,<br>COMP2_OUT,<br>TSC_G2_IO4,<br>EVENTOUT | ADC_IN7                 |  |
| 24     | H5      | -               | -       | -      | -        | PC4                                  | I/O      | ТТа           | -     | EVENTOUT                                                                                                               | ADC_IN14                |  |
| 25     | H6      | -               | -       | -      | -        | PC5                                  | I/O      | TTa           | -     | TSC_G3_IO1                                                                                                             | ADC_IN15                |  |
| 26     | F5      | 18              | F3      | 14     | 14       | PB0                                  | I/O      | ТТа           | -     | TIM3_CH3,<br>TIM1_CH2N,<br>TSC_G3_IO2,<br>EVENTOUT                                                                     | ADC_IN8                 |  |
| 27     | G5      | 19              | F2      | 15     | 15       | PB1                                  | I/O      | TTa           | -     | TIM3_CH4,<br>TIM14_CH1,<br>TIM1_CH3N,<br>TSC_G3_IO3                                                                    | ADC_IN9                 |  |
| 28     | G6      | 20              | D2      | -      | 16       | PB2                                  | I/O      | FT            | (4)   | TSC_G3_IO4                                                                                                             | -                       |  |
| 29     | G7      | 21              | -       | -      | -        | PB10                                 | I/O      | FT            | (5)   | I2C2_SCL,<br>CEC,<br>TIM2_CH3,<br>TSC_SYNC                                                                             | -                       |  |
| 30     | H7      | 22              | -       | -      | -        | PB11                                 | I/O      | FT            | (5)   | I2C2_SDA,<br>TIM2_CH4,<br>TSC_G6_IO1,<br>EVENTOUT                                                                      | -                       |  |
| 31     | D4      | 23              | F1      | 16     | 0        | VSS                                  | S        | -             | -     | Gro                                                                                                                    | und                     |  |
| 32     | E4      | 24              | E1      | 17     | 17       | VDD                                  | S        | -             | -     | Digital power supply                                                                                                   |                         |  |

Table 13. Pin definitions (continued)



|        | P       | Pin nu          | umbe    | er     |          |                                      |          |               |     | -                                                                 | nctions                 |
|--------|---------|-----------------|---------|--------|----------|--------------------------------------|----------|---------------|-----|-------------------------------------------------------------------|-------------------------|
| LQFP64 | UFBGA64 | LQFP48/UFQFPN48 | WLCSP36 | LQFP32 | UFQFPN32 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure |     | Alternate functions                                               | Additional<br>functions |
| 33     | H8      | 25              | -       | -      | -        | PB12                                 | I/O      | FT            | (5) | SPI2_NSS,<br>TIM1_BKIN,<br>TSC_G6_IO2,<br>EVENTOUT                | -                       |
| 34     | G8      | 26              | -       | -      | -        | PB13                                 | I/O      | FT            | (5) | SPI2_SCK,<br>TIM1_CH1N,<br>TSC_G6_IO3                             | -                       |
| 35     | F8      | 27              | -       | -      | -        | PB14                                 | I/O      | FT            | (5) | SPI2_MISO,<br>TIM1_CH2N,<br>TIM15_CH1,<br>TSC_G6_IO4              | -                       |
| 36     | F7      | 28              | -       | -      | -        | PB15                                 | I/O      | FT            | (5) | SPI2_MOSI,<br>TIM1_CH3N,<br>TIM15_CH1N,<br>TIM15_CH2              | RTC_REFIN               |
| 37     | F6      | -               | -       | -      | -        | PC6                                  | I/O      | FT            | -   | TIM3_CH1                                                          | -                       |
| 38     | E7      | -               | -       | -      | -        | PC7                                  | I/O      | FT            | -   | TIM3_CH2                                                          | -                       |
| 39     | E8      | -               | -       | -      | -        | PC8                                  | I/O      | FT            | -   | TIM3_CH3                                                          | -                       |
| 40     | D8      | -               | -       | -      | -        | PC9                                  | I/O      | FT            | -   | TIM3_CH4                                                          | -                       |
| 41     | D7      | 29              | E2      | 18     | 18       | PA8                                  | I/O      | FT            | -   | USART1_CK,<br>TIM1_CH1,<br>EVENTOUT,<br>MCO                       | -                       |
| 42     | C7      | 30              | D1      | 19     | 19       | PA9                                  | I/O      | FT            | -   | USART1_TX,<br>TIM1_CH2,<br>TIM15_BKIN,<br>TSC_G4_IO1              | -                       |
| 43     | C6      | 31              | C1      | 20     | 20       | PA10                                 | I/O      | FT            | -   | USART1_RX,<br>TIM1_CH3,<br>TIM17_BKIN,<br>TSC_G4_IO2              | -                       |
| 44     | C8      | 32              | C2      | 21     | 21       | PA11                                 | I/O      | FT            | -   | USART1_CTS,<br>TIM1_CH4,<br>COMP1_OUT,<br>TSC_G4_IO3,<br>EVENTOUT | -                       |

Table 13. Pin definitions (continued)



| Bus | Boundary address          | Size | Peripheral |
|-----|---------------------------|------|------------|
|     | 0x4000 7C00 - 0x4000 7FFF | 1 KB | Reserved   |
|     | 0x4000 7800 - 0x4000 7BFF | 1 KB | CEC        |
|     | 0x4000 7400 - 0x4000 77FF | 1 KB | DAC        |
|     | 0x4000 7000 - 0x4000 73FF | 1 KB | PWR        |
|     | 0x4000 5C00 - 0x4000 6FFF | 5 KB | Reserved   |
|     | 0x4000 5800 - 0x4000 5BFF | 1 KB | I2C2       |
|     | 0x4000 5400 - 0x4000 57FF | 1 KB | I2C1       |
|     | 0x4000 4800 - 0x4000 53FF | 3 KB | Reserved   |
|     | 0x4000 4400 - 0x4000 47FF | 1 KB | USART2     |
|     | 0x4000 3C00 - 0x4000 43FF | 2 KB | Reserved   |
| АРВ | 0x4000 3800 - 0x4000 3BFF | 1 KB | SPI2       |
| AFD | 0x4000 3400 - 0x4000 37FF | 1 KB | Reserved   |
|     | 0x4000 3000 - 0x4000 33FF | 1 KB | IWDG       |
|     | 0x4000 2C00 - 0x4000 2FFF | 1 KB | WWDG       |
|     | 0x4000 2800 - 0x4000 2BFF | 1 KB | RTC        |
|     | 0x4000 2400 - 0x4000 27FF | 1 KB | Reserved   |
|     | 0x4000 2000 - 0x4000 23FF | 1 KB | TIM14      |
|     | 0x4000 1400 - 0x4000 1FFF | 3 KB | Reserved   |
|     | 0x4000 1000 - 0x4000 13FF | 1 KB | TIM6       |
|     | 0x4000 0800 - 0x4000 0FFF | 2 KB | Reserved   |
|     | 0x4000 0400 - 0x4000 07FF | 1 KB | TIM3       |
|     | 0x4000 0000 - 0x4000 03FF | 1 KB | TIM2       |

## Table 16. STM32F051xx peripheral register boundary addresses (continued)



| Symbol                               | Ratings                                                                         | Max.                 | Unit |
|--------------------------------------|---------------------------------------------------------------------------------|----------------------|------|
| ΣI <sub>VDD</sub>                    | Total current into sum of all VDD power lines (source) <sup>(1)</sup>           | 120                  |      |
| ΣI <sub>VSS</sub>                    | Total current out of sum of all VSS ground lines (sink) <sup>(1)</sup>          |                      |      |
| I <sub>VDD(PIN)</sub>                | VDD(PIN) Maximum current into each VDD power pin (source) <sup>(1)</sup>        |                      |      |
| I <sub>VSS(PIN)</sub>                |                                                                                 |                      |      |
|                                      | Output current sunk by any I/O and control pin                                  | 25                   |      |
| I <sub>IO(PIN)</sub>                 | Output current source by any I/O and control pin                                | -25                  |      |
| ΣI                                   | Total output current sunk by sum of all I/Os and control pins <sup>(2)</sup>    | 80                   |      |
| ΣΙ <sub>ΙΟ(ΡΙΝ)</sub>                | Total output current sourced by sum of all I/Os and control pins <sup>(2)</sup> | -80                  | mA   |
|                                      | Injected current on B, FT and FTf pins                                          | -5/+0 <sup>(4)</sup> |      |
| I <sub>INJ(PIN)</sub> <sup>(3)</sup> | Injected current on TC and RST pin                                              | ± 5                  |      |
|                                      | Injected current on TTa pins <sup>(5)</sup>                                     | ± 5                  | 1    |
| ΣI <sub>INJ(PIN)</sub>               | Total injected current (sum of all I/O and control pins) <sup>(6)</sup>         | ± 25                 |      |

#### Table 18. Current characteristics

1. All main power (VDD, VDDA) and ground (VSS, VSSA) pins must always be connected to the external power supply, in the permitted range.

2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count QFP packages.

3. A positive injection is induced by  $V_{IN} > V_{DDIOx}$  while a negative injection is induced by  $V_{IN} < V_{SS}$ .  $I_{INJ(PIN)}$  must never be exceeded. Refer to *Table 17: Voltage characteristics* for the maximum allowed input voltage values.

4. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.

On these I/Os, a positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub>. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 54: ADC accuracy*.

6. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

#### Table 19. Thermal characteristics

| Symbol           | /mbol Ratings                               |             | Unit |
|------------------|---------------------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range                   | –65 to +150 | °C   |
| TJ               | T <sub>J</sub> Maximum junction temperature |             | °C   |



trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

**Caution:** Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

#### I/O dynamic current consumption

In addition to the internal peripheral current consumption measured previously (see *Table 31: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the I/O supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DDIOx} \times f_{SW} \times C$$

where

 $I_{SW}$  is the current sunk by a switching I/O to charge/discharge the capacitive load

V<sub>DDIOx</sub> is the I/O supply voltage

 $\rm f_{SW}$  is the I/O switching frequency

C is the total capacitance seen by the I/O pin: C =  $C_{INT}$  +  $C_{EXT}$  +  $C_S$ 

 $C_S$  is the PCB board capacitance including the pad pin.

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.



#### **Electrical characteristics**

| Symbol          | Parameter   | Conditions <sup>(1)</sup>                                                 | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур   | Unit |
|-----------------|-------------|---------------------------------------------------------------------------|----------------------------------------------|-------|------|
|                 |             |                                                                           | 4 MHz                                        | 0.07  |      |
|                 |             | V <sub>DDIOx</sub> = 3.3 V                                                | 8 MHz                                        | 0.15  |      |
|                 |             | C =C <sub>INT</sub>                                                       | 16 MHz                                       | 0.31  |      |
|                 |             |                                                                           | 24 MHz                                       | 0.53  |      |
|                 |             |                                                                           | 48 MHz                                       | 0.92  |      |
|                 |             |                                                                           | 4 MHz                                        | 0.18  |      |
|                 |             | V <sub>DDIOx</sub> = 3.3 V                                                | 8 MHz                                        | 0.37  |      |
|                 |             | C <sub>EXT</sub> = 0 pF                                                   | 16 MHz                                       | 0.76  |      |
|                 |             | $C = C_{INT} + C_{EXT} + C_{S}$                                           | 24 MHz                                       | 1.39  |      |
|                 |             |                                                                           | 48 MHz                                       | 2.188 |      |
|                 |             |                                                                           | 4 MHz                                        | 0.32  |      |
|                 | I/O current | V <sub>DDIOx</sub> = 3.3 V                                                | 8 MHz                                        | 0.64  | . mA |
|                 |             | $C_{EXT} = 10 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_S$                | 16 MHz                                       | 1.25  |      |
|                 |             |                                                                           | 24 MHz                                       | 2.23  |      |
| I <sub>SW</sub> |             |                                                                           | 48 MHz                                       | 4.442 |      |
| 1210            | consumption |                                                                           | 4 MHz                                        | 0.49  |      |
|                 |             | $V_{DDIOx} = 3.3 V$<br>$C_{EXT} = 22 pF$<br>$C = C_{INT} + C_{EXT} + C_S$ | 8 MHz                                        | 0.94  |      |
|                 |             |                                                                           | 16 MHz                                       | 2.38  |      |
|                 |             |                                                                           | 24 MHz                                       | 3.99  |      |
|                 |             |                                                                           | 4 MHz                                        | 0.64  |      |
|                 |             | V <sub>DDIOx</sub> = 3.3 V<br>C <sub>EXT</sub> = 33 pF                    | 8 MHz                                        | 1.25  |      |
|                 |             | $C_{EXT} = 35 \mu\text{F}$<br>$C = C_{INT} + C_{EXT} + C_{S}$             | 16 MHz                                       | 3.24  |      |
|                 |             |                                                                           | 24 MHz                                       | 5.02  |      |
|                 |             | V <sub>DDIOx</sub> = 3.3 V                                                | 4 MHz                                        | 0.81  |      |
|                 |             | C <sub>EXT</sub> = 47 pF                                                  | 8 MHz                                        | 1.7   |      |
|                 |             | $C = C_{INT} + C_{EXT} + C_S$ $C = C_{int}$                               | 16 MHz                                       | 3.67  |      |
|                 |             | V <sub>DDIOx</sub> = 2.4 V                                                | 4 MHz                                        | 0.66  |      |
|                 |             | $C_{EXT} = 47 \text{ pF}$                                                 | 8 MHz                                        | 1.43  |      |
|                 |             | $C = C_{INT} + C_{EXT} + C_{S}$                                           | 16 MHz                                       | 2.45  |      |
|                 |             | C = C <sub>int</sub>                                                      | 24 MHz                                       | 4.97  |      |

| Table 30. | Switching | output I/O | current | consumption |
|-----------|-----------|------------|---------|-------------|
|-----------|-----------|------------|---------|-------------|

1. C<sub>S</sub> = 7 pF (estimated value).



## 6.3.18 Comparator characteristics

| Symbol                   | Parameter                                                     | Conditi                                       | ons                      | Min <sup>(1)</sup> | Тур              | Max <sup>(1)</sup> | Unit  |  |
|--------------------------|---------------------------------------------------------------|-----------------------------------------------|--------------------------|--------------------|------------------|--------------------|-------|--|
| V <sub>DDA</sub>         | Analog supply voltage                                         | -                                             | $V_{DD}$                 | -                  | 3.6              | V                  |       |  |
| V <sub>IN</sub>          | Comparator input voltage range                                | -                                             | 0                        | -                  | V <sub>DDA</sub> | -                  |       |  |
| $V_{SC}$                 | V <sub>REFINT</sub> scaler offset voltage                     | -                                             |                          | -                  | ±5               | ±10                | mV    |  |
| t <sub>s_sc</sub>        | V <sub>REFINT</sub> scaler startup<br>time from power down    | First V <sub>REFINT</sub> scaler actipower on | vation after device      | -                  | -                | 1000<br>(2)        | ms    |  |
|                          |                                                               | Next activations                              |                          | -                  | -                | 0.2                |       |  |
| t <sub>START</sub>       | Comparator startup time                                       | Startup time to reach pro<br>specification    | ppagation delay          | -                  | -                | 60                 | μs    |  |
|                          |                                                               | Ultra-low power mode                          |                          | -                  | 2                | 4.5                |       |  |
|                          | Propagation delay for<br>200 mV step with<br>100 mV overdrive | Low power mode                                | -                        | 0.7                | 1.5              | μs                 |       |  |
|                          |                                                               | Medium power mode                             | -                        | 0.3                | 0.6              |                    |       |  |
|                          |                                                               | High speed mode                               | V <sub>DDA</sub> ≥ 2.7 V | -                  | 50               | 100                | ns    |  |
| +                        |                                                               | High speed mode                               | -                        | 100                | 240              | 115                |       |  |
| t <sub>D</sub>           |                                                               | Ultra-low power mode                          | -                        | 2                  | 7                | μs                 |       |  |
|                          | Propagation delay for                                         | Low power mode                                | -                        | 0.7                | 2.1              |                    |       |  |
|                          | full range step with                                          | Medium power mode                             | -                        | 0.3                | 1.2              |                    |       |  |
|                          | 100 mV overdrive                                              | High speed mode                               | V <sub>DDA</sub> ≥ 2.7 V | - 90 180           |                  | ns                 |       |  |
|                          |                                                               | nigh speed mode                               | V <sub>DDA</sub> < 2.7 V | -                  | 110              | 300                | 115   |  |
| V <sub>offset</sub>      | Comparator offset error                                       | -                                             |                          | -                  | ±4               | ±10                | mV    |  |
| dV <sub>offset</sub> /dT | Offset error temperature coefficient                          | -                                             |                          | -                  | 18               | -                  | µV/°C |  |
|                          |                                                               | Ultra-low power mode                          |                          | -                  | 1.2              | 1.5                |       |  |
| 1                        | COMP current                                                  | Low power mode                                |                          | -                  | 3                |                    |       |  |
| I <sub>DD(COMP)</sub>    | consumption                                                   | Medium power mode                             |                          | -                  | 10               | 15                 | μA    |  |
|                          |                                                               | High speed mode                               |                          | -                  | 75               | 100                |       |  |

Table 56. Comparator characteristics



| Prescaler divider | PR[2:0] bits | Min timeout RL[11:0]=<br>0x000 | Max timeout RL[11:0]=<br>0xFFF | Unit |  |  |
|-------------------|--------------|--------------------------------|--------------------------------|------|--|--|
| /4                | 0            | 0.1                            | 409.6                          |      |  |  |
| /8                | 1            | 0.2                            | 819.2                          |      |  |  |
| /16               | 2            | 0.4                            | 1638.4                         |      |  |  |
| /32               | 3            | 0.8                            | 3276.8                         | ms   |  |  |
| /64               | 4            | 1.6                            | 6553.6                         |      |  |  |
| /128              | 5            | 3.2                            | 13107.2                        |      |  |  |
| /256              | 6 or 7       | 6.4                            | 26214.4                        |      |  |  |

Table 60. IWDG min/max timeout period at 40 kHz (LSI)<sup>(1)</sup>

1. These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

| Prescaler | WDGTB | Min timeout value | Max timeout value | Unit |
|-----------|-------|-------------------|-------------------|------|
| 1         | 0     | 0.0853            | 5.4613            |      |
| 2         | 1     | 0.1706            | 10.9226           | ms   |
| 4         | 2     | 0.3413            | 21.8453           | 1115 |
| 8         | 3     | 0.6826            | 43.6906           |      |

Table 61. WWDG min/max timeout value at 48 MHz (PCLK)

### 6.3.22 Communication interfaces

#### I<sup>2</sup>C interface characteristics

The  $I^2C$  interface meets the timings requirements of the  $I^2C$ -bus specification and user manual rev. 03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s.

The I<sup>2</sup>C timings requirements are guaranteed by design when the I2Cx peripheral is properly configured (refer to Reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and  $V_{DDIOx}$  is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.14: I/O port characteristics for the I<sup>2</sup>C I/Os characteristics.

All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter. Refer to the table below for the analog filter characteristics:





### Figure 33. I<sup>2</sup>S master timing diagram (Philips protocol)

- 1. Data based on characterization results, not tested in production.
- 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



## 7.2 LQFP64 package information

LQFP64 is a 64-pin, 10 x 10 mm low-profile quad flat package.



Figure 37. LQFP64 package outline

1. Drawing is not to scale.

| Symbol | millimeters |        |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|--------|-------|-----------------------|--------|--------|
|        | Min         | Тур    | Max   | Min                   | Тур    | Max    |
| А      | -           | -      | 1.600 | -                     | -      | 0.0630 |
| A1     | 0.050       | -      | 0.150 | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400  | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220  | 0.270 | 0.0067                | 0.0087 | 0.0106 |
| с      | 0.090       | -      | 0.200 | 0.0035                | -      | 0.0079 |
| D      | -           | 12.000 | -     | -                     | 0.4724 | -      |
| D1     | -           | 10.000 | -     | -                     | 0.3937 | -      |
| D3     | -           | 7.500  | -     | -                     | 0.2953 | -      |
| E      | -           | 12.000 | -     | -                     | 0.4724 | -      |
| E1     | -           | 10.000 | -     | -                     | 0.3937 | -      |



| Cumhal | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |
| А      | -           | -     | 1.600 | -                     | -      | 0.0630 |
| A1     | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400 | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220 | 0.270 | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |
| D      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |
| D1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |
| D3     | -           | 5.500 | -     | -                     | 0.2165 | -      |
| E      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |
| E1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |
| E3     | -           | 5.500 | -     | -                     | 0.2165 | -      |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |
| k      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |
| CCC    | -           | -     | 0.080 | -                     | -      | 0.0031 |

| Table 68. LQFP48 | package mechanical data |
|------------------|-------------------------|
|------------------|-------------------------|

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.

DocID022265 Rev 7



| rabio rei W2001 oo packago moonamoar aata (oonamada) |             |        |       |                       |        |        |
|------------------------------------------------------|-------------|--------|-------|-----------------------|--------|--------|
| Symbol —                                             | millimeters |        |       | inches <sup>(1)</sup> |        |        |
|                                                      | Min         | Тур    | Мах   | Min                   | Тур    | Мах    |
| F                                                    | -           | 0.3025 | -     | -                     | 0.0119 | -      |
| G                                                    | -           | 0.3515 | -     | -                     | 0.0138 | -      |
| aaa                                                  | -           | -      | 0.100 | -                     | -      | 0.0039 |
| bbb                                                  | -           | -      | 0.100 | -                     | -      | 0.0039 |
| CCC                                                  | -           | -      | 0.100 | -                     | -      | 0.0039 |
| ddd                                                  | -           | -      | 0.050 | -                     | -      | 0.0020 |
| eee                                                  | -           | -      | 0.050 | -                     | -      | 0.0020 |

Table 70. WLCSP36 package mechanical data (continued)

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating.

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.



#### Figure 47. Recommended pad footprint for WLCSP36 package

#### Table 71. WLCSP36 recommended PCB design rules

| Dimension      | Recommended values                            |
|----------------|-----------------------------------------------|
| Pitch          | 0.4 mm                                        |
| Dpad           | 260 μm max. (circular)<br>220 μm recommended  |
| Dsm            | 300 μm min. (for 260 μm diameter pad)         |
| PCB pad design | Non-solder mask defined via underbump allowed |



## 7.6 LQFP32 package information

LQFP32 is a 32-pin, 7 x 7 mm low-profile quad flat package.



Figure 49. LQFP32 package outline

1. Drawing is not to scale.



#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



#### Figure 54. UFQFPN32 package marking example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# 9 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                  |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05-Apr-2012 | 1        | Initial release                                                                                                                                                                                                                                                                          |
|             |          | Updated <i>Table: STM32F051xx family device features and peripheral counts</i> for SPI and I <sup>2</sup> C in 32-pin package.                                                                                                                                                           |
| 25-Apr-2012 | 2        | Corrected Group 3 pin order in <i>Table: Capacitive sensing GPIOs available on STM32F051xx devices.</i>                                                                                                                                                                                  |
|             |          | Updated the current consumption values in Section: Electrical characteristics.                                                                                                                                                                                                           |
|             |          | Updated Table: HSI14 oscillator characteristics                                                                                                                                                                                                                                          |
|             |          | Features reorganized and <i>Figure: Block diagram</i> structure changed.                                                                                                                                                                                                                 |
|             |          | Added LQFP32 package.                                                                                                                                                                                                                                                                    |
|             |          | Updated Section: Cyclic redundancy check calculation unit (CRC).                                                                                                                                                                                                                         |
|             |          | Modified the number of priority levels in Section: Nested vectored interrupt controller (NVIC).                                                                                                                                                                                          |
|             |          | Added note 3. for PB2 and PB8, changed TIM2_CH_ETR into TIM2_CH1_ETR in <i>Table: Pin definitions</i> and <i>Table: Alternate functions selected through GPIOA_AFR registers for port A.</i><br>Added <i>Table: Alternate functions selected through GPIOB_AFR registers for port B.</i> |
| 23-Jul-2012 | 3        | Updated I <sub>VDD</sub> , I <sub>VSS</sub> , and I <sub>INJ(PIN)</sub> in <i>Table: Current characteristics.</i>                                                                                                                                                                        |
|             |          | Updated ACC <sub>HSI</sub> in <i>Table: HSI oscillator characteristics</i> and <i>Table: HSI14 oscillator characteristics</i> .                                                                                                                                                          |
|             |          | Updated Table: I/O current injection susceptibility.                                                                                                                                                                                                                                     |
|             |          | Added BOOT0 input low and high level voltage in <i>Table: I/O</i> static characteristics.                                                                                                                                                                                                |
|             |          | Modified number of pins in V <sub>OL</sub> and V <sub>OH</sub> description, and changed condition for V <sub>OLFM+</sub> in <i>Table: Output voltage characteristics.</i>                                                                                                                |
|             |          | Changed $V_{DD}$ to $V_{DDA}$ in Figure: Typical connection diagram using the ADC.                                                                                                                                                                                                       |
|             |          | Updated Ts_temp in Table: TS characteristics.                                                                                                                                                                                                                                            |
|             |          | Updated Figure: I/O AC characteristics definition.                                                                                                                                                                                                                                       |

#### Table 76. Document revision history

