Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART | | Peripherals | POR, Voltage Detect, WDT | | Number of I/O | 41 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 5.5V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | -20°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TFLGA | | Supplier Device Package | 64-TFLGA (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21246snlg-u0 | # R8C/24 Group, R8C/25 Group SINGLE-CHIP 16-BIT CMOS MCU REJ03B0117-0300 Rev.3.00 Feb 29, 2008 # 1. Overview These MCUs are fabricated using a high-performance silicon gate CMOS process, embedding the R8C/Tiny Series CPU core, and are packaged in a 52-pin molded-plastic LQFP or a 64-pin molded-plastic FLGA. It implements sophisticated instructions for a high level of instruction efficiency. With 1 Mbyte of address space, they are capable of executing instructions at high speed. Furthermore, the R8C/25 Group has on-chip data flash (1 KB x 2 blocks). The difference between the R8C/24 Group and R8C/25 Group is only the presence or absence of data flash. Their peripheral functions are the same. # 1.1 Applications Electronic household appliances, office equipment, audio equipment, consumer products, etc. Page 1 of 51 #### 1.2 **Performance Overview** Table 1.1 outlines the Functions and Specifications for R8C/24 Group and Table 1.2 outlines the Functions and Specifications for R8C/25 Group. Functions and Specifications for R8C/24 Group Table 1.1 | | Itom | <u> </u> | Specification | | | | |-------------------------------|----------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | CPU | Item | fundamental | 89 instructions | | | | | CPU | instructions | | 69 Instructions | | | | | | Minimum ins<br>time | struction execution | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V)<br>100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V)<br>200 ns (f(XIN) = 5 MHz, VCC = 2.2 to 5.5 V) | | | | | | Operating i | mode | Single-chip | | | | | | Address sp | | 1 Mbyte | | | | | | Memory ca | pacity | Refer to Table 1.3 Product Information for R8C/24 Group | | | | | Peripheral | Ports | · · · · | I/O ports: 41 pins, Input port: 3 pins | | | | | Functions | LED drive | ports | I/O ports: 8 pins | | | | | | Timers | | Timer RA: 8 bits x 1 channel Timer RB: 8 bits x 1 channel (Each timer equipped with 8-bit prescaler) Timer RD: 16 bits x 2 channels (Input capture and output compare circuits) Timer RE: With real-time clock and compare match function | | | | | | Serial inter | faces | 2 channels (UART0, UART1)<br>Clock synchronous serial I/O, UART | | | | | | Clock sync interface | hronous serial | 1 channel I <sup>2</sup> C bus Interface <sup>(1)</sup> Clock synchronous serial I/O with chip select | | | | | | LIN module | | Hardware LIN: 1 channel (timer RA, UART0) | | | | | | A/D conver | ter | 10-bit A/D converter: 1 circuit, 12 channels | | | | | | Watchdog timer | | 15 bits x 1 channel (with prescaler) Reset start selectable | | | | | | Interrupts | | Internal: 11 sources, External: 5 sources, Software: 4 sources, Priority levels: 7 levels | | | | | | Clock | Clock generation circuits | 3 circuits • XIN clock generation circuit (with on-chip feedback resistor) • On-chip oscillator (high speed, low speed) High-speed on-chip oscillator has a frequency adjustment function • XCIN clock generation circuit (32 kHz) | | | | | | | | Real-time clock (timer RE) | | | | | | | top detection function | XIN clock oscillation stop detection function | | | | | | | tection circuit | On-chip | | | | | | | eset circuit | On-chip | | | | | Electrical<br>Characteristics | Supply volt | age | VCC = 3.0 to 5.5 V (f(XIN) = 20 MHz)<br>VCC = 2.7 to 5.5 V (f(XIN) = 10 MHz)<br>VCC = 2.2 to 5.5 V (f(XIN) = 5 MHz) | | | | | | Current consumption | | Typ. 10 mA (VCC = 5.0 V, $f(XIN)$ = 20 MHz)<br>Typ. 6 mA (VCC = 3.0 V, $f(XIN)$ = 10 MHz)<br>Typ. 2.0 $\mu$ A (VCC = 3.0 V, wait mode ( $f(XCIN)$ = 32 kHz)<br>Typ. 0.7 $\mu$ A (VCC = 3.0 V, stop mode) | | | | | Flash Memory | | g and erasure voltage | VCC = 2.7 to 5.5 V | | | | | | | and erasure endurance | 100 times | | | | | Operating Amb | ient Tempera | ature | -20 to 85°C (N version) | | | | | | | | -40 to 85°C (D version) <sup>(2)</sup> | | | | | | | | -20 to 105°C (Y version)(3) | | | | | Package | | | 52-pin molded-plastic LQFP | | | | | | | | 64-pin molded-plastic FLGA | | | | | | | | | | | | - I<sup>2</sup>C bus is a trademark of Koninklijke Philips Electronics N. V. Specify the D version if D version functions are to be used. Please contact Renesas Technology sales offices for the Y version. Figure 1.2 Type Number, Memory Size, and Package of R8C/24 Group # 1.5 Pin Assignments Figure 1.4 shows PLQP0052JA-A Package Pin Assignments (Top View). Figure 1.5 shows PTLG0064JA-A Package Pin Assignments. Figure 1.4 PLQP0052JA-A Package Pin Assignments (Top View) Figure 1.5 PTLG0064JA-A Package Pin Assignments # 2.8.7 Interrupt Enable Flag (I) The I flag enables maskable interrupts. Interrupt are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged. # 2.8.8 Stack Pointer Select Flag (U) ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1. The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed. # 2.8.9 Processor Interrupt Priority Level (IPL) IPL is 3 bits wide and assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled. ## 2.8.10 Reserved Bit If necessary, set to 0. When read, the content is undefined. # 3. Memory # 3.1 R8C/24 Group Figure 3.1 is a Memory Map of R8C/24 Group. The R8C/24 group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 48-Kbyte internal ROM area is allocated addresses 04000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 2-Kbyte internal RAM area is allocated addresses 00400h to 00BFFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. <sup>1.</sup> The blank regions are reserved. Do not access locations in these regions. | Dord Month on | | Internal ROM | Internal RAM | | | |---------------------------------------------------------------------------------------------------|-----------|----------------|----------------|------------|----------------| | Part Number | Size | Address 0YYYYh | Address 1ZZZZh | Size | Address 0XXXXh | | R5F21244SNFP, R5F21244SNXXXFP,<br>R5F21244SDFP, R5F21244SDXXXFP,<br>R5F21244SNLG, R5F21244SNXXXLG | 16 Kbytes | 0C000h | - | 1 Kbyte | 007FFh | | R5F21245SNFP, R5F21245SNXXXFP, R5F21245SDFP, R5F21245SDXXXFP | 24 Kbytes | 0A000h | _ | 2 Kbytes | 00BFFh | | R5F21246SNFP, R5F21246SNXXXFP,<br>R5F21246SDFP, R5F21246SDXXXFP,<br>R5F21246SNLG, R5F21246SNXXXLG | 32 Kbytes | 08000h | _ | 2 Kbytes | 00BFFh | | R5F21247SNFP, R5F21247SNXXXFP, R5F21247SDFP, R5F21247SDXXXFP | 48 Kbytes | 04000h | _ | 2.5 Kbytes | 00DFFh | | R5F21248SNFP, R5F21248SNXXXFP, R5F21248SDFP, R5F21248SDXXXFP | 64 Kbytes | 04000h | 13FFFh | 3 Kbytes | 00FFFh | Figure 3.1 Memory Map of R8C/24 Group # 3.2 R8C/25 Group Figure 3.2 is a Memory Map of R8C/25 Group. The R8C/25 group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM (program ROM) is allocated lower addresses, beginning with address 0FFFFh. For example, a 48-Kbyte internal ROM area is allocated addresses 04000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal ROM (data flash) is allocated addresses 02400h to 02BFFh. The internal RAM area is allocated higher addresses, beginning with address 00400h. For example, a 2-Kbyte internal RAM is allocated addresses 00400h to 00BFFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. NOTES: - 1. Data flash block A (1 Kbyte) and B (1 Kbyte) are shown. - 2. The blank regions are reserved. Do not access locations in these regions. | 5 | | Internal ROM | Internal RAM | | | |---------------------------------------------------------------------------------------------------|-----------|----------------|----------------|---------------------------------------|----------------| | Part Number | Size | Address 0YYYYh | Address 1ZZZZh | ZZh Size 1 Kbyte 2 Kbytes 2 Kbytes | Address 0XXXXh | | R5F21254SNFP, R5F21254SNXXXFP, R5F21254SDFP, R5F21254SDXXXFP, R5F21254SNLG, R5F21254SNXXXLG | 16 Kbytes | 0C000h | - | 1 Kbyte | 007FFh | | R5F21255SNFP, R5F21255SNXXXFP, R5F21255SDFP, R5F21255SDXXXFP | 24 Kbytes | 0A000h | - | 2 Kbytes | 00BFFh | | R5F21256SNFP, R5F21256SNXXXFP,<br>R5F21256SDFP, R5F21256SDXXXFP,<br>R5F21256SNLG, R5F21256SNXXXLG | 32 Kbytes | 08000h | - | 2 Kbytes | 00BFFh | | R5F21257SNFP, R5F21257SNXXXFP, R5F21257SDFP, R5F21257SDXXXFP | 48 Kbytes | 04000h | - | 2.5 Kbytes | 00DFFh | | R5F21258SNFP, R5F21258SNXXXFP, R5F21258SDFP, R5F21258SDXXXFP | 64 Kbytes | 04000h | 13FFFh | 3 Kbytes | 00FFFh | Figure 3.2 Memory Map of R8C/25 Group #### **Special Function Registers (SFRs)** 4. An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.7 list the special function registers. Table 4.1 SFR Information (1)<sup>(1)</sup> | Address | Register | Symbol | After reset | |----------------|-----------------------------------------------------------|-----------|------------------------------------------------------| | 0000h | Negistei | Symbol | Aiter reset | | 0000h | | | | | 0001h | | | | | | | | | | 0003h | | 2110 | | | 0004h | Processor Mode Register 0 | PM0 | 00h | | 0005h | Processor Mode Register 1 | PM1 | 00h | | 0006h | System Clock Control Register 0 | CM0 | 01101000b | | 0007h | System Clock Control Register 1 | CM1 | 00100000b | | 0008h | | | | | 0009h | | | | | 000Ah | Protect Register | PRCR | 00h | | 000Bh | | | | | 000Ch | Oscillation Stop Detection Register | OCD | 00000100b | | 000Dh | Watchdog Timer Reset Register | WDTR | XXh | | 000Eh | Watchdog Timer Start Register | WDTS | XXh | | 000Fh | Watchdog Timer Control Register | WDC | 00X11111b | | 0010h | Address Match Interrupt Register 0 | RMAD0 | 00h | | 0011h | | | 00h | | 0012h | | | 00h | | 0012h | Address Match Interrupt Enable Register | AIER | 00h | | 0013h | Address Match Interrupt Register 1 | RMAD1 | 00h | | 0014H | Addicas materialiticitapi negister i | IVINIUD I | 00h | | 0015h | | | 00h | | 0016h<br>0017h | | | OUII | | | | | | | 0018h | | | | | 0019h | | | | | 001Ah | | | | | 001Bh | | | | | 001Ch | Count Source Protection Mode Register | CSPR | 00h<br>10000000b <sup>(6)</sup> | | 001Dh | | | | | 001Eh | | | | | 001Fh | | | | | 0020h | | | | | 0021h | | | | | 0022h | | | + | | 0022h | High-Speed On-Chip Oscillator Control Register 0 | FRA0 | 00h | | 0023h | High-Speed On-Chip Oscillator Control Register 1 | FRA1 | When shipping | | 0024H | High-Speed On-Chip Oscillator Control Register 2 | FRA2 | 00h | | 0025h | High-Speed On-Chip Oscillator Control Register 2 | FRAZ | OON | | | | | | | 0027h | | 00005 | | | 0028h | Clock Prescaler Reset Flag | CPSRF | 00h | | 0029h | High-Speed On-Chip Oscillator Control Register 4 | FRA4 | When shipping | | 002Ah | | | | | 002Bh | High-Speed On-Chip Oscillator Control Register 6 | FRA6 | When shipping | | 002Ch | High-Speed On-Chip Oscillator Control Register 7 | FRA7 | When shipping | | | | | | | 0030h | | | | | 0031h | Voltage Detection Register 1 <sup>(2)</sup> | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 <sup>(2)</sup> | VCA2 | 00h <sup>(3)</sup><br>00100000b <sup>(4)</sup> | | 0033h | | | 3010000b(-) | | 0033h | | | | | | | | | | 0035h | | 1/1/4/0 | 000040001 | | 0036h | Voltage Monitor 1 Circuit Control Register <sup>(5)</sup> | VW1C | 00001000b | | 0037h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW2C | 00h | | 0038h | Voltage Monitor 0 Circuit Control Register <sup>(2)</sup> | VW0C | 0000X000b <sup>(3)</sup><br>0100X001b <sup>(4)</sup> | | 0039h | | | 3100/(0015/17 | | 0039H | | + | | | | | ' | ,<br> | | 003Eh | | | | | 003Fh | | 1 | | ## X: Undefined - The blank regions are reserved. Do not access locations in these regions. - Software reset, watchdog timer reset, and voltage monitor 1 reset or voltage monitor 2 reset do not affect this register. The LVD0ON bit in the OFS register is set to 1 and hardware reset. Power-on reset, voltage monitor 0 reset or the LVD0ON bit in the OFS register is set to 0, and hardware reset. - Software reset, watchdog timer reset, and voltage monitor 1 reset or voltage monitor 2 reset do not affect b2 and b3. The CSPROINI bit in the OFS register is set to 0. | verter Characteristics | |------------------------| | ١ | | Symbol Rladder | Parameter | | Conditions | | Unit | | | |-----------------|--------------------|-------------------------|-----------------------------------|------|------|------|------| | | | | Conditions | Min. | Тур. | Max. | Onit | | _ | Resolution | | Vref = AVCC | - | _ | 10 | Bit | | = | Absolute | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | - | - | ±3 | LSB | | | accuracy | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | - | - | ±2 | LSB | | | | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | - | - | ±5 | LSB | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | - | - | ±2 | LSB | | | | 10-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | - | - | ±5 | LSB | | | | 8-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | - | - | ±2 | LSB | | Rladder | Resistor ladder | | Vref = AVCC | 10 | - | 40 | kΩ | | tconv | Conversion time | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 3.3 | - | = | μS | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 2.8 | - | = | μS | | Vref | Reference voltag | e | | 2.2 | - | AVcc | V | | VIA | Analog input volta | age <sup>(2)</sup> | | 0 | - | AVcc | V | | _ | A/D operating | Without sample and hold | Vref = AVCC = 2.7 to 5.5 V | 0.25 | _ | 10 | MHz | | | clock frequency | With sample and hold | Vref = AVCC = 2.7 to 5.5 V | 1 | _ | 10 | MHz | | | | Without sample and hold | Vref = AVcc = 2.2 to 5.5 V | 0.25 | - | 5 | MHz | | | | With sample and hold | Vref = AVCC = 2.2 to 5.5 V | 1 | - | 5 | MHz | - 1. AVcc = 2.2 to 5.5 V at $T_{opr}$ = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode. Figure 5.1 Ports P0 to P4, P6 Timing Measurement Circuit **Table 5.10 High-speed On-Chip Oscillator Circuit Electrical Characteristics** | Cumbal | Doromator | Condition | | Unit | | | |---------|------------------------------------------------------------------------------|----------------------------------------------------|------|--------|------|------| | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | | fOCO40M | High-speed on-chip oscillator frequency | Vcc = 4.75 to 5.25 V | 39.2 | 40 | 40.8 | MHz | | | temperature • supply voltage dependence | $0^{\circ}C \leq T_{opr} \leq 60^{\circ}C^{(2)}$ | | | | | | | | Vcc = 4.5 to 5.5 V | 38.8 | 40 | 40.8 | MHz | | | | $-20^{\circ}C \le T_{opr} \le 85^{\circ}C$ | | | | | | | | Vcc = 4.5 to 5.5 V | 38.4 | 40 | 40.8 | MHz | | | | $-40^{\circ}C \le T_{opr} \le 85^{\circ}C$ | | | | | | | | Vcc = 3.0 to 5.5 V | 38.8 | 40 | 41.2 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | | Vcc = 3.0 to 5.5 V | 38.4 | 40 | 41.6 | MHz | | | | $-40$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | | Vcc = 2.7 to 5.5 V | 38 | 40 | 42 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | | Vcc = 2.7 to 5.5 V | 37.6 | 40 | 42.4 | MHz | | | | $-40^{\circ}C \leq T_{opr} \leq 85^{\circ}C^{(2)}$ | | | | | | | | Vcc = 2.2 to 5.5 V | 35.2 | 40 | 44.8 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C <sup>(3)</sup> | | | | | | | | Vcc = 2.2 to 5.5 V | 34 | 40 | 46 | MHz | | | | $-40$ °C $\leq$ Topr $\leq$ 85°C <sup>(3)</sup> | | | | | | | High-speed on-chip oscillator frequency when | Vcc = 5.0 V, Topr = 25°C | - | 36.864 | | MHz | | | correction value in FRA7 register is written to FRA1 register <sup>(4)</sup> | Vcc = 3.0 to 5.5 V<br>-20°C \le Topr \le 85°C | -3% | = | 3% | % | | _ | Value in FRA1 register after reset | | 08h | _ | F7h | _ | | _ | Oscillation frequency adjustment unit of high- | Adjust FRA1 register | _ | +0.3 | _ | MHz | | | speed on-chip oscillator | (value after reset) to -1 | | | | | | _ | Oscillation stability time | | _ | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 400 | - | μА | #### NOTES: - 1. Vcc = 2.2 to 5.5 V, Topr = -20 to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. - 2. Standard values when the FRA1 register value after reset is assumed. - 3. Standard values when the corrected value of the FRA6 register has been written to the FRA1 register. - 4. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode. **Table 5.11 Low-speed On-Chip Oscillator Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Unit | | | |--------|----------------------------------------|--------------------------|------|------|------|-------| | Symbol | Faidilletei | Condition | Min. | Тур. | Max. | Offic | | fOCO-S | Low-speed on-chip oscillator frequency | | 30 | 125 | 250 | kHz | | _ | Oscillation stability time | | - | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 15 | - | μΑ | # NOTE: 1. Vcc = 2.2 to 5.5 V, Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. **Table 5.12 Power Supply Circuit Timing Characteristics** | Svmbol | Parameter | Condition | Standard | | | Unit | |---------|-----------------------------------------------------------------------------|-----------|-------------------------------|---------|-------|------| | Symbol | r alametel | Condition | Standard Min. Typ. Max. | p. Max. | Offic | | | td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> | | 1 | = | 2000 | μS | | td(R-S) | STOP exit time <sup>(3)</sup> | | _ | - | 150 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = 25°C. - 2. Waiting time until the internal power supply generation circuit stabilizes during power-on. - 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode. Figure 5.5 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Slave) I/O Timing of Clock Synchronous Serial I/O with Chip Select (Clock Synchronous Communication Mode) Figure 5.6 Electrical Characteristics (2) [Vcc = 5 V] **Table 5.16** (Topr = -20 to $85^{\circ}$ C (N version) / -40 to $85^{\circ}$ C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | | Standard | | | | |----------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------|--| | Syllibol | Parameter | | Condition | Min. | Тур. | Max. | Unit | | | lcc Power supply current (Vcc = 3.3 to 5.5 V) Single-chip mode, output pins are open, other pins are Vss | current<br>(Vcc = 3.3 to 5.5 V) | High-speed clock mode | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 10 | 17 | mA | | | | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | ı | 9 | 15 | mA | | | | | | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 6 | _ | mA | | | | | | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 5 | _ | mA | | | | | | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | = | 4 | = | mA | | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2.5 | | mA | | | | | High-speed<br>on-chip<br>oscillator mode | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz No division | П | 10 | 15 | mA | | | | | High-spe<br>Low-spee<br>Divide-by<br>XIN clock<br>High-spe<br>Low-spee | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 4 | _ | mA | | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | = | 5.5 | 10 | mA | | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | = | 2.5 | = | mA | | | | | Low-speed on-chip oscillator mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | ı | 130 | 300 | μА | | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | - | 30 | _ | μА | | Table 5.23 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | | Standar | | Unit | |--------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------| | , | | | | Min. | Тур. | Max. | | | Icc | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | _ | 6 | _ | mA | | | other pins are Vss | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2 | _ | mA | | | High-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 5 | 9 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2 | = | mA | | | | | Low-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | _ | 130 | 300 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | - | 30 | _ | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 25 | 70 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 23 | 55 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 3.8 | - | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 2.0 | - | μА | | | | Increase during | Without sample & hold | - | 0.9 | - | mA | | | | A/D converter operation | With sample & hold | = | 0.5 | = | mA | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 1.1 | - | μА | # **Timing requirements** (Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at Topr = 25°C) [Vcc = 3 V] **Table 5.24 XIN Input, XCIN Input** | Symbol | Parameter | Standard | | Unit | |-----------|-----------------------|----------|------|------| | | raidilletei | | Max. | | | tc(XIN) | XIN input cycle time | | - | ns | | twh(xin) | XIN input "H" width | | - | ns | | tWL(XIN) | XIN input "L" width | | - | ns | | tc(XCIN) | XCIN input cycle time | | - | μS | | twh(xcin) | XCIN input "H" width | 7 | - | μS | | twl(xcin) | XCIN input "L" width | | - | μS | Figure 5.12 XIN Input and XCIN Input Timing Diagram when Vcc = 3 V **Table 5.25 TRAIO Input** | Symbol | Parameter | Standard | | Unit | |------------|------------------------|----------|------|------| | | raidilletei | | Max. | | | tc(TRAIO) | TRAIO input cycle time | | - | ns | | twh(traio) | TRAIO input "H" width | 120 | - | ns | | tWL(TRAIO) | TRAIO input "L" width | 120 | - | ns | Figure 5.13 TRAIO Input Timing Diagram when Vcc = 3 V Table 5.26 Serial Interface | Symbol | Parameter | Standard | | - Unit | |----------|------------------------|----------|------|--------| | | raidilletei | | Max. | | | tc(CK) | CLKi input cycle time | 300 | = | ns | | tW(CKH) | CLKi input "H" width | | - | ns | | tW(CKL) | CLKi Input "L" width | | - | ns | | td(C-Q) | TXDi output delay time | | 80 | ns | | th(C-Q) | TXDi hold time | 0 | - | ns | | tsu(D-C) | RXDi input setup time | | = | ns | | th(C-D) | RXDi input hold time | 90 | - | ns | i = 0 or 1 Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V Table 5.27 External Interrupt INTi (i = 0 to 3) Input | Symbol | Parameter | Standard | | Unit | |---------|----------------------|----------|------|-------| | Symbol | raidilletei | Min. | Max. | Offic | | tW(INH) | INTO input "H" width | 380(1) | _ | ns | | tW(INL) | INTO input "L" width | 380(2) | - | ns | - 1. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use an $\overline{\text{INTi}}$ input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.15 External Interrupt INTi Input Timing Diagram when Vcc = 3 V # **Package Dimensions** Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website. | Davi | Data | Description | | | | |------|--------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | Date | Page | Summary | | | | 0.30 | Sep 01, 2005 | 19 | Tabel 4.5 SFR Information(5) revised: • 0118h : Timer RE Second Data Register/Counter Register → Timer RE Second Data Register/Counter Data Register | | | | | | 21 | Tabel 4.6 SFR Information(6) revised: • 0145h | | | | | | 22 to 44 | 5. Electrical Characteristics added | | | | 0.40 | Jan 24, 2006 | all pages | <ul> <li>"Preliminary" deleted</li> <li>Symbol name "TRDMDR" → "TRDMR", "SSUAIC" → "SSUIC", and "IIC2AIC" → "IICIC" revised</li> <li>Pin name "TCLK" → "TRDCLK" revised</li> </ul> | | | | | | 2 | Table 1.1 Functions and Specifications for R8C/24 Group revised | | | | | | 3 | Table 1.2 Functions and Specifications for R8C/25 Group revised | | | | | | 4 | Figure 1.1 Block Diagram; "Peripheral Functions" added, "System Clock Generation" → "System Clock Generator" revised | | | | | | 5 | Table 1.3 Product Information for R8C/24 Group revised | | | | | | 6 | Table 1.4 Product Information for R8C/25 Group revised | | | | | | 7 | Figure 1.4 Pin Assignments (Top View) "TCLK" $\rightarrow$ "TRDCLK" revised | | | | | | 8 | Table 1.5 Pin Functions "TCLK" $\rightarrow$ "TRDCLK" revised | | | | | | 9 | Table 1.6 Pin Name Information by Pin Number; "TCLK" → "TRDCLK" revised | | | | | | 10 | Figure 2.1 CPU Registers;<br>"Reserved Area" → "Reserved Bit" revised | | | | | | 12 | 2.8.10 Reserved Area;<br>"Reserved Area" → "Reserved bit" revised | | | | | | 13 | Figure 3.1 Memory Map of R8C/24 Group;<br>"Program area" → "program ROM" revised | | | | | | 14 | 3.2 R8C/25 Group, Figure 3.2 Memory Map of R8C/25 Group; "Data area" → "data flash", "Program area" → "program ROM" revised | | | Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the development of the development of the development of the procedure of the development de # **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. #### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510