Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART | | Peripherals | POR, Voltage Detect, WDT | | Number of I/O | 41 | | Program Memory Size | 24KB (24K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 5.5V | | Data Converters | A/D 12x10b | | Oscillator Type | Internal | | Operating Temperature | -20°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 52-LQFP | | Supplier Device Package | 52-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21255snfp-x6 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1.3 Block Diagram Figure 1.1 shows a Block Diagram. Figure 1.1 Block Diagram #### 1.4 **Product Information** Table 1.3 lists the Product Information for R8C/24 Group and Table 1.4 lists the Product Information for R8C/25 Group. Table 1.3 **Product Information for R8C/24 Group** Current of Feb. 2008 | Type No. | ROM Capacity | RAM Capacity | Package Type | Remarks | |-----------------|--------------|--------------|--------------|------------------------| | R5F21244SNFP | 16 Kbytes | 1 Kbyte | PLQP0052JA-A | N version | | R5F21245SNFP | 24 Kbytes | 2 Kbytes | PLQP0052JA-A | Blank product | | R5F21246SNFP | 32 Kbytes | 2 Kbytes | PLQP0052JA-A | | | R5F21247SNFP | 48 Kbytes | 2.5 Kbytes | PLQP0052JA-A | | | R5F21248SNFP | 64 Kbytes | 3 Kbytes | PLQP0052JA-A | | | R5F21244SNLG | 16 Kbytes | 1 Kbyte | PTLG0064JA-A | | | R5F21246SNLG | 32 Kbytes | 2 Kbytes | PTLG0064JA-A | | | R5F21244SDFP | 16 Kbytes | 1 Kbyte | PLQP0052JA-A | D version | | R5F21245SDFP | 24 Kbytes | 2 Kbytes | PLQP0052JA-A | Blank product | | R5F21246SDFP | 32 Kbytes | 2 Kbytes | PLQP0052JA-A | | | R5F21247SDFP | 48 Kbytes | 2.5 Kbytes | PLQP0052JA-A | | | R5F21248SDFP | 64 Kbytes | 3 Kbytes | PLQP0052JA-A | | | R5F21244SNXXXFP | 16 Kbytes | 1 Kbyte | PLQP0052JA-A | N version | | R5F21245SNXXXFP | 24 Kbytes | 2 Kbytes | PLQP0052JA-A | Factory | | R5F21246SNXXXFP | 32 Kbytes | 2 Kbytes | PLQP0052JA-A | programming | | R5F21247SNXXXFP | 48 Kbytes | 2.5 Kbytes | PLQP0052JA-A | product <sup>(1)</sup> | | R5F21248SNXXXFP | 64 Kbytes | 3 Kbytes | PLQP0052JA-A | - | | R5F21244SNXXXLG | 16 Kbytes | 1 Kbyte | PTLG0064JA-A | | | R5F21246SNXXXLG | 32 Kbytes | 2 Kbytes | PTLG0064JA-A | - | | R5F21244SDXXXFP | 16 Kbytes | 1 Kbyte | PLQP0052JA-A | D version | | R5F21245SDXXXFP | 24 Kbytes | 2 Kbytes | PLQP0052JA-A | Factory | | R5F21246SDXXXFP | 32 Kbytes | 2 Kbytes | PLQP0052JA-A | programming | | R5F21247SDXXXFP | 48 Kbytes | 2.5 Kbytes | PLQP0052JA-A | product <sup>(1)</sup> | | R5F21248SDXXXFP | 64 Kbytes | 3 Kbytes | PLQP0052JA-A | | ## NOTE: 1. The user ROM is programmed before shipment. Figure 1.2 Type Number, Memory Size, and Package of R8C/24 Group Figure 1.5 PTLG0064JA-A Package Pin Assignments # 3. Memory ## 3.1 R8C/24 Group Figure 3.1 is a Memory Map of R8C/24 Group. The R8C/24 group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 48-Kbyte internal ROM area is allocated addresses 04000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 2-Kbyte internal RAM area is allocated addresses 00400h to 00BFFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. <sup>1.</sup> The blank regions are reserved. Do not access locations in these regions. | Dord Month on | Internal ROM | | | Internal RAM | | | |---------------------------------------------------------------------------------------------------|--------------|----------------|----------------|--------------|----------------|--| | Part Number | Size | Address 0YYYYh | Address 1ZZZZh | Size | Address 0XXXXh | | | R5F21244SNFP, R5F21244SNXXXFP,<br>R5F21244SDFP, R5F21244SDXXXFP,<br>R5F21244SNLG, R5F21244SNXXXLG | 16 Kbytes | 0C000h | - | 1 Kbyte | 007FFh | | | R5F21245SNFP, R5F21245SNXXXFP, R5F21245SDFP, R5F21245SDXXXFP | 24 Kbytes | 0A000h | _ | 2 Kbytes | 00BFFh | | | R5F21246SNFP, R5F21246SNXXXFP,<br>R5F21246SDFP, R5F21246SDXXXFP,<br>R5F21246SNLG, R5F21246SNXXXLG | 32 Kbytes | 08000h | _ | 2 Kbytes | 00BFFh | | | R5F21247SNFP, R5F21247SNXXXFP, R5F21247SDFP, R5F21247SDXXXFP | 48 Kbytes | 04000h | _ | 2.5 Kbytes | 00DFFh | | | R5F21248SNFP, R5F21248SNXXXFP, R5F21248SDFP, R5F21248SDXXXFP | 64 Kbytes | 04000h | 13FFFh | 3 Kbytes | 00FFFh | | Figure 3.1 Memory Map of R8C/24 Group #### **Special Function Registers (SFRs)** 4. An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.7 list the special function registers. Table 4.1 SFR Information (1)<sup>(1)</sup> | Address | Register | Symbol | After reset | |----------------|-----------------------------------------------------------|-----------|------------------------------------------------------| | 0000h | Negistei | Symbol | Aiter reset | | 0000h | | | | | 0001h | | | | | | | | | | 0003h | | 2110 | | | 0004h | Processor Mode Register 0 | PM0 | 00h | | 0005h | Processor Mode Register 1 | PM1 | 00h | | 0006h | System Clock Control Register 0 | CM0 | 01101000b | | 0007h | System Clock Control Register 1 | CM1 | 00100000b | | 0008h | | | | | 0009h | | | | | 000Ah | Protect Register | PRCR | 00h | | 000Bh | | | | | 000Ch | Oscillation Stop Detection Register | OCD | 00000100b | | 000Dh | Watchdog Timer Reset Register | WDTR | XXh | | 000Eh | Watchdog Timer Start Register | WDTS | XXh | | 000Fh | Watchdog Timer Control Register | WDC | 00X11111b | | 0010h | Address Match Interrupt Register 0 | RMAD0 | 00h | | 0011h | | | 00h | | 0012h | | | 00h | | 0012h | Address Match Interrupt Enable Register | AIER | 00h | | 0013h | Address Match Interrupt Register 1 | RMAD1 | 00h | | 0014H | Addicas materialiticitati negister i | IVINIUD I | 00h | | 0015h | | | 00h | | 0016h<br>0017h | | | OUII | | | | | | | 0018h | | | | | 0019h | | | | | 001Ah | | | | | 001Bh | | | | | 001Ch | Count Source Protection Mode Register | CSPR | 00h<br>10000000b <sup>(6)</sup> | | 001Dh | | | | | 001Eh | | | | | 001Fh | | | | | 0020h | | | | | 0021h | | | | | 0022h | | | + | | 0022h | High-Speed On-Chip Oscillator Control Register 0 | FRA0 | 00h | | 0023h | High-Speed On-Chip Oscillator Control Register 1 | FRA1 | When shipping | | 0024H | High-Speed On-Chip Oscillator Control Register 2 | FRA2 | 00h | | 0025h | High-Speed On-Chip Oscillator Control Register 2 | FRAZ | OON | | | | | | | 0027h | | 00005 | | | 0028h | Clock Prescaler Reset Flag | CPSRF | 00h | | 0029h | High-Speed On-Chip Oscillator Control Register 4 | FRA4 | When shipping | | 002Ah | | | | | 002Bh | High-Speed On-Chip Oscillator Control Register 6 | FRA6 | When shipping | | 002Ch | High-Speed On-Chip Oscillator Control Register 7 | FRA7 | When shipping | | | | | | | 0030h | | | | | 0031h | Voltage Detection Register 1 <sup>(2)</sup> | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 <sup>(2)</sup> | VCA2 | 00h <sup>(3)</sup><br>00100000b <sup>(4)</sup> | | 0033h | | | 3010000b(-) | | 0033h | | | | | | | | | | 0035h | | 1/1/4/0 | 000040001 | | 0036h | Voltage Monitor 1 Circuit Control Register <sup>(5)</sup> | VW1C | 00001000b | | 0037h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW2C | 00h | | 0038h | Voltage Monitor 0 Circuit Control Register <sup>(2)</sup> | VW0C | 0000X000b <sup>(3)</sup><br>0100X001b <sup>(4)</sup> | | 0039h | | | 31007001507 | | 0039H | | + | | | | | ' | ,<br> | | 003Eh | | | | | 003Fh | | 1 | | ## X: Undefined - The blank regions are reserved. Do not access locations in these regions. - Software reset, watchdog timer reset, and voltage monitor 1 reset or voltage monitor 2 reset do not affect this register. The LVD0ON bit in the OFS register is set to 1 and hardware reset. Power-on reset, voltage monitor 0 reset or the LVD0ON bit in the OFS register is set to 0, and hardware reset. - Software reset, watchdog timer reset, and voltage monitor 1 reset or voltage monitor 2 reset do not affect b2 and b3. The CSPROINI bit in the OFS register is set to 0. SFR Information (4)<sup>(1)</sup> Table 4.4 | Address | Register | Symbol | After reset | |---------|-----------------------------------------|-------------|-------------| | 00C0h | A/D Register | AD | XXh | | 00C1h | | | XXh | | 00C2h | | | | | 00C3h | | | | | 00C4h | | | | | 00C5h | | | | | 00C6h | | | | | 00C7h | | | | | 00C8h | | | | | 00C9h | | | | | 00CAh | | | | | 00CBh | | | | | 00CCh | | | | | 00CDh | | | | | 00CEh | | | | | 00CEII | | | | | | | | | | 00D0h | | | | | 00D1h | | | | | 00D2h | | | | | 00D3h | | | | | 00D4h | A/D Control Register 2 | ADCON2 | 00h | | 00D5h | | | | | 00D6h | A/D Control Register 0 | ADCON0 | 00h | | 00D7h | A/D Control Register 1 | ADCON1 | 00h | | 00D8h | | | | | 00D9h | | | | | 00DAh | | | | | 00DBh | | | | | 00DCh | | | | | 00DDh | | | | | 00DEh | | | | | 00DFh | | | | | 00E0h | Port P0 Register | P0 | XXh | | 00E1h | Port P1 Register | P1 | XXh | | 00E1h | Port P0 Direction Register | PD0 | 00h | | 00E3h | Port P1 Direction Register | PD1 | 00h | | | Port P1 Direction Register | | | | 00E4h | Port P2 Register | P2 | XXh | | 00E5h | Port P3 Register | P3 | XXh | | 00E6h | Port P2 Direction Register | PD2 | 00h | | 00E7h | Port P3 Direction Register | PD3 | 00h | | 00E8h | Port P4 Register | P4 | XXh | | 00E9h | | | | | 00EAh | Port P4 Direction Register | PD4 | 00h | | 00EBh | | | | | 00ECh | Port P6 Register | P6 | XXh | | 00EDh | | | | | 00EEh | Port P6 Direction Register | PD6 | 00h | | 00EFh | Ĭ | | | | 00F0h | | | | | 00F1h | | <del></del> | | | 00F2h | | | | | 00F3h | | <del></del> | <del></del> | | 00F4h | Port P2 Drive Capacity Control Register | P2DRR | 00h | | 00F5h | UART1 Function Select Register | U1SR | XXh | | 00F6h | O/ II T T UNDUOTI OCIOOL PLOGISTEI | 0101 | 77711 | | 00F7h | | | | | | Port Made Degister | DMD | 004 | | 00F8h | Port Mode Register | PMR | 00h | | 00F9h | External Input Enable Register | INTEN | 00h | | 00FAh | INT Input Filter Select Register | INTF | 00h | | 00FBh | Key Input Enable Register | KIEN | 00h | | 00FCh | Pull-Up Control Register 0 | PUR0 | 00h | | 00FDh | Pull-Up Control Register 1 | PUR1 | XX00XX00b | | 00FEh | | | | | 00FFh | | | | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. SFR Information (6)<sup>(1)</sup> Table 4.6 | Timer RD Control Register A | A dalacco | Dominton | Cumhal | After recet | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------------|----------|-------------| | 0141h Timer RD I/O Control Register 0 TRDIGRA0 10001000b 1014b Timer RD I/O Control Register 0 TRDIGRA0 10001000b 1014b Timer RD Status Register 0 TRDIGRA0 11100000b 111000 | Address | Register | Symbol | After reset | | 0142h | | | | | | 0143h Timer RD Status Register 0 TRDER0 11100000b 0145h Timer RD Interrupt Enable Register 0 TRDER0 11100000b 0145h Timer RD Quetter 0 TRDD | | | | | | 0144h | | | l l | | | 0145h | | | | | | 0146h | | Timer RD DWM Mode Output Level Central Register 0 | | | | 00h 0148h 1 1 1 1 1 1 1 1 1 | | | | | | 0148h Timer RD General Register A0 TRDGRA0 FFh 0144h Timer RD General Register B0 TRDGRB0 FFh 0144h Timer RD General Register C0 TRDGRC0 FFh 014Ch Timer RD General Register C0 TRDGRC0 FFh 014Ch Timer RD General Register D0 TRDGRD0 FFh 014Fh Timer RD Gontrol Register A1 TRDGRD1 60h 0155h Timer RD Control Register A1 TRDGRC1 10001000b 0153h Timer RD IVC Control Register A1 TRDGRC1 10001000b 0153h Timer RD Status Register A1 TRDGRC1 11000000b 0154h Timer RD General Register A1 TRDGRC1 111110000b 0155h Timer RD General Register A1 TRDGRA1 FFh 0156h Timer RD General Register A1 TRDGRA1 FFh 0155h Timer RD General Register B1 TRDGRA1 FFh 0156h Timer RD General Register C1 TRDGRC1 FFh 0156h Timer RD General Register C1 TRDGRD1 FFh <t< td=""><td></td><td>Timer RD Counter 0</td><td>TRDU</td><td></td></t<> | | Timer RD Counter 0 | TRDU | | | 0149h | | Timer PD Coneral Register A0 | TRDCRAG | | | 114Ah | | Tillier KD Gerieral Register Au | TRUGRAU | | | 0146h | | Timer PD Conoral Pagister PO | TRDCRRO | | | 0.14Ch | | Tillier KD Gerleral Register Bo | TRUGRBU | | | 014bh | | Timer RD General Register CO | TRUCRO | | | 114Eh | | Time No Ochera Negister 00 | TREGREGO | | | O14Fh | | Timer RD General Register D0 | TRDGRD0 | | | 0150h Timer RD Control Register 1 TRDCR1 00h | | Time No Ochera Negister Bo | TREGREG | | | 0151h Timer RD I/O Control Register C1 TRDIORA1 10001000b 0152h Timer RD I/O Control Register C1 TRDIORC1 1000100b 0153h Timer RD I/O Control Register 1 TRDISR1 11000000b 0153h Timer RD Status Register 1 TRDISR1 11000000b 0155h Timer RD PWM Mode Output Level Control Register 1 TRDIPCR1 111110000b 0155h Timer RD Counter 1 00h 00h 0157h Timer RD General Register A1 TRDGRA1 FFh 0158h Timer RD General Register A1 TRDGRA1 FFh 0158h Timer RD General Register B1 TRDGRB1 FFh 0158h Timer RD General Register C1 TRDGRD1 FFh 0158h Timer RD General Register D1 TRDGRD1 FFh 0158h Timer RD General Register D1 TRDGRD1 FFh 0158h Timer RD General Register D1 TRDGRD1 FFh 0169h Timer RD General Register D1 TRDGRD1 FFh 0169h Timer RD General Register D1 TRDGRD1 FFh< | | Timer RD Control Register 1 | TRDCR1 | | | Official Timer RD I/O Control Register C1 | | | | | | Offsh | | | | | | Off-Sh | | | | | | 0155h Timer RD PWM Mode Output Level Control Register 1 TRDPOCR1 11111000b 0156h Timer RD Counter 1 TRD1 00h 0158h Timer RD General Register A1 TRDGRA1 FFh 0158h Timer RD General Register B1 TRDGRB1 FFh 015Bh Timer RD General Register C1 TRDGRC1 FFh 015Ch Timer RD General Register D1 TRDGRD1 FFh 015Fh Timer RD General Register D1 TRDGRD1 FFh 015Ph Timer RD General Register D1 TRDGRD1 FFh 015Ph Timer RD General Register D1 TRDGRD1 FFh 015Ph Timer RD General Register D1 TRDGRD1 FFh 015Ph Timer RD General Register D1 TRDGRD1 FFh 015Ph Timer RD General Register D1 TRDGRD1 FFh 015Ph Timer RD General Register D1 TRDGRD1 FFh 016Dh TRDGRD1 FFh FFh 016Sh Timer RD General Register D1 TRDGRD1 FFh 016Sh | | Timer RD Interrupt Enable Register 1 | | | | O156h | | | | | | 0157h | | | | | | Offset | | | 151 | | | FFh O159h O159h Timer RD General Register B1 TRDGRB1 FFh FFh O15Ch Timer RD General Register C1 TRDGRC1 FFh FFh O15Ch TRDGRD1 TRDGRD1 FFh TRDGRD1 FFh FFh TRDGRD1 FFh TRDGRD1 FFh TRDGRD1 FFh TRDGRD1 FFh TRDGRD1 FFh FFh TRDGRD1 FFh TRDGRD1 FFh FFh TRDGRD1 FFh TRDGRD1 FFh FFh TRDGRD1 TRDG | | Timer RD General Register A1 | TRDGRA1 | | | 015Ah Timer RD General Register B1 TRDGRB1 FFh 015Bh Timer RD General Register C1 TRDGRC1 FFh 015Bh Timer RD General Register D1 TRDGRD1 FFh 015Fh Timer RD General Register D1 FFh FFh 015Ph FFh FFh FFh 016Nh Hearth Annie Alle Annie Alle Annie Alle Annie Alle Annie Alle Annie | | | | | | O15Bh | | Timer RD General Register B1 | TRDGRB1 | | | O15Ch | | | | | | 015Dh FFh 015Eh Timer RD General Register D1 TRDGRD1 FFh 0160h FFh FFh 0160h Grade Gra | | Timer RD General Register C1 | TRDGRC1 | | | O15Eh | | , | | | | O15Fh | | Timer RD General Register D1 | TRDGRD1 | | | 0160h 0161h 0162h 0163h 0164h 0166h 0166h 0166h 0166h 0168h 0168h 0169h 016Bh 016Ch 016Ch 016Bh 016Eh 016Fh 0170h 0171h 0172h 0173h 0173h 0174h 0175h 0178h 0178h 0178h 0178h 0179h 0177h | | <b>1</b> | | | | 0161h 0162h 0163h 0164h 0166h 0166h 0166h 0167h 0168h 0169h 0169h 016Ah 016Bh 016Ch 016Ch 016Dh 016Eh 0170h 0171h 0172h 0173h 0173h 0174h 0175h 0175h 0176h 0177h 0178h | | | | | | 0162h 0163h 0164h 0165h 0166h 0166h 0167h 0168h 0169h 0168h 016Bh 016Ch 016Ch 016Ch 016Ch 016Ch 0170h 0174h 0173h 0173h 0173h 0174h 0178h | | | | | | 0163h 0164h 0165h 0166h 0167h 0168h 0169h 0169h 016Ah 016Bh 016Ch 016Dh 016Eh 016Fh 017bh 017bh 017th | | | | | | 0165h 0166h 0167h 0168h 0169h 0169h 0160h 016Ch 016Ch 016Eh 016Fh 0170h 0177h 0178h | | | | | | 0166h 0167h 0168h 0169h 0169h 016Ah 016Bh 016Ch 016Ch 016Eh 0170h 0171h 0172h 0173h 0174h 0175h 0178h | | | | | | 0167h 0168h 0169h 016Ah 016Bh 016Ch 016Ch 016Eh 016Fh 0170h 0171h 0172h 0173h 0174h 0175h 0175h 0176h 0177h 0178h | | | | | | 0168h 0169h 016Ah 016Bh 016Ch 016Dh 016Eh 016Fh 0170h 0171h 0172h 0173h 0174h 0175h 0175h 0176h 0177h 0178h 0178h 0179h 0178h 0179h 0178h 0178h 0178h 0179h 0178h | 0166h | | | | | 0169h 016Ah 016Bh 016Ch 016Ch 016Eh 016Fh 0170h 0171h 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0177h 0178h 0177h 0178h 0178h 0179h 0178h 0179h 0178h 0179h 0178h 0178h 0178h 0178h 0178h 0179h 0178h | | | | | | 016Ah 016Bh 016Ch 016Dh 016Eh 016Fh 0170h 0171h 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0177h 0178h 0179h 0179h 017Ah 017Bh 017Ch 017Ch 017Ch 017Ch 017Ch 017Ch 017Ch 017Ch 017Ch | | | | | | 016Bh 016Ch 016Dh 016Eh 016Fh 0170h 0171h 0172h 0173h 0174h 0175h 0176h 01776h 0177h 0177h 0177h 0177h 0177h 0177h 0177h 0177h 0177h 0178h 0170h | | | | | | 016Ch 016Dh 016Eh 016Fh 017Oh 0171h 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0177h 0178h 0178h 0179h 017Ah 017Ah 017Ah 017Ah 017Bh 017Ch 017Bh 017Ch 017Ch 017Ch 017Ch 017Ch 017Ch | | | | | | 016Dh 016Eh 016Fh 0170h 0170h 0171h 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0178h 0179h 017Ah 017Ch 017Ch 017Dh 017Eh | | | | | | 016Eh 016Fh 0170h 0170h 0171h 0172h 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0177h 0178h 0179h 017Ah 017Bh 017Dh 017Ch | | | | | | 016Fh 0170h 0171h 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0179h 017Ah 017Bh 017Ch 017Dh 017Eh | | | | | | 0170h 0171h 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0177h 0178h 0179h 017Ah 017Dh 017Dh 017Dh 017Dh | | | | | | 0171h 0172h 0173h 0173h 0174h 0175h 0176h 0176h 0177h 0178h 0179h 0179h 017Ah 017Bh 017Ch 017Ch 017Ch 017Dh | | | | | | 0172h 0173h 0174h 0175h 0176h 0177h 0178h 0178h 0179h 017Ah 017Ah 017Ah 017Bh 017Ch 017Ch 017Ch 017Ch 017Ch | | | | | | 0173h 0174h 0175h 0176h 0177h 0178h 0179h 017Ah 017Ah 017Bh 017Ch 017Ch 017Dh 017Eh | | | | | | 0174h 0175h 0176h 0177h 0178h 0178h 0179h 017Ah 017Bh 017Ch 017Ch 017Dh | | | | | | 0175h 0176h 0177h 0178h 0178h 0179h 017Ah 017Bh 017Ch 017Dh 017Dh | | | | | | 0176h 0177h 0178h 0179h 017Ah 017Bh 017Ch 017Dh 017Dh | | | | | | 0177h 0178h 0179h 017Ah 017Bh 017Ch 017Ch 017Dh 017Eh | | | | | | 0178h | | | | | | 0179h 017Ah 017Bh 017Ch 017Dh 017Eh | | | | | | 017Ah 017Bh 017Ch 017Dh 017Eh | | | | | | 017Bh | | | | | | 017Ch | | | | | | 017Dh<br>017Eh | | | | | | 017Eh | | | | | | | | | | | | 017Fh | | | | | | | 017Fh | | | | X: Undefined NOTE: 1. The blank regions are reserved. Do not access locations in these regions. | verter Characteristics | |------------------------| | ١ | | Cumbal | Parameter | Conditions | Standard | | | Unit | | |-------------|--------------------|-------------------------|-----------------------------------|------|------|------|------| | Symbol | ! | Parameter | Conditions | Min. | Тур. | Max. | Onit | | _ | Resolution | | Vref = AVCC | - | _ | 10 | Bit | | = | Absolute | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | - | - | ±3 | LSB | | | accuracy | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | - | - | ±2 | LSB | | | | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | - | - | ±5 | LSB | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | - | - | ±2 | LSB | | | | 10-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | - | - | ±5 | LSB | | | | 8-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | - | - | ±2 | LSB | | Rladder | Resistor ladder | | Vref = AVCC | 10 | - | 40 | kΩ | | tconv | Conversion time | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 3.3 | - | = | μS | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 2.8 | - | = | μS | | Vref | Reference voltag | e | | 2.2 | - | AVcc | V | | VIA | Analog input volta | age <sup>(2)</sup> | | 0 | - | AVcc | V | | _ | A/D operating | Without sample and hold | Vref = AVCC = 2.7 to 5.5 V | 0.25 | _ | 10 | MHz | | clock frequ | clock frequency | With sample and hold | Vref = AVCC = 2.7 to 5.5 V | 1 | _ | 10 | MHz | | | | Without sample and hold | Vref = AVcc = 2.2 to 5.5 V | 0.25 | - | 5 | MHz | | | | With sample and hold | Vref = AVCC = 2.2 to 5.5 V | 1 | - | 5 | MHz | - 1. AVcc = 2.2 to 5.5 V at $T_{opr}$ = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode. Figure 5.1 Ports P0 to P4, P6 Timing Measurement Circuit Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical Characteristics(4) | Symbol | Parameter | Conditions | | Unit | | | |------------|---------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------|-------|---------------------------|-------| | Symbol | Farameter | Conditions | Min. Typ. Max. 10,000 <sup>(3)</sup> t - 50 400 - 65 - 0.2 9 - 0.3 - 97+CPU clock × 6 cycles | Offic | | | | _ | Program/erase endurance <sup>(2)</sup> | | 10,000(3) | - | - | times | | _ | Byte program time (program/erase endurance ≤ 1,000 times) | | = | 50 | 400 | μS | | _ | Byte program time (program/erase endurance > 1,000 times) | | _ | 65 | _ | μS | | _ | Block erase time (program/erase endurance ≤ 1,000 times) | | _ | 0.2 | 9 | S | | _ | Block erase time (program/erase endurance > 1,000 times) | | _ | 0.3 | _ | S | | td(SR-SUS) | Time delay from suspend request until suspend | | _ | - | | μS | | _ | Interval from erase start/restart until following suspend request | | 650 | - | _ | μS | | _ | Interval from program start/restart until following suspend request | | 0 | - | _ | ns | | _ | Time from suspend until program/erase restart | | _ | - | 3+CPU clock<br>× 4 cycles | μS | | = | Program, erase voltage | | 2.7 | - | 5.5 | V | | = | Read voltage | | 2.2 | _ | 5.5 | V | | = | Program, erase temperature | | -20 <sup>(8)</sup> | - | 85 | °C | | - | Data hold time <sup>(9)</sup> | Ambient temperature = 55 °C | 20 | - | - | year | #### NOTES: - 1. Vcc = 2.7 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. Definition of programming/erasure endurance The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. Standard of block A and block B when program and erase endurance exceeds 1,000 times. Byte program time to 1,000 times is the same as that in program ROM. - 5. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number. - 6. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 7. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 8. -40°C for D version. - 9. The data hold time includes time that the power supply is off or the clock is not supplied. Page 29 of 51 **Table 5.10 High-speed On-Chip Oscillator Circuit Electrical Characteristics** | Cumbal | Doromator | Condition | | Standard | | Unit | |---------|------------------------------------------------------------------------------|----------------------------------------------------|------|----------|--------------------------------------------|------| | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | | fOCO40M | High-speed on-chip oscillator frequency | Vcc = 4.75 to 5.25 V | 39.2 | 40 | 40.8 | MHz | | | temperature • supply voltage dependence | $0^{\circ}C \leq T_{opr} \leq 60^{\circ}C^{(2)}$ | | | | | | | | Vcc = 4.5 to 5.5 V | 38.8 | 40 | 40.8 | MHz | | | | $-20^{\circ}C \le T_{opr} \le 85^{\circ}C$ | | | | | | | | Vcc = 4.5 to 5.5 V | 38.4 | 40 | 40.8 | MHz | | | | $-40^{\circ}C \le T_{opr} \le 85^{\circ}C$ | | | | | | | | Vcc = 3.0 to 5.5 V | 38.8 | 40 | 41.2 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | | Vcc = 3.0 to 5.5 V | 38.4 | 40 | 41.6 | MHz | | | | $-40$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | | Vcc = 2.7 to 5.5 V | 38 | 40 | 42 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C(2) | | | | | | | | Vcc = 2.7 to 5.5 V | 37.6 | 40 | 42.4 | MHz | | | | $-40^{\circ}C \leq T_{opr} \leq 85^{\circ}C^{(2)}$ | | | | | | | | Vcc = 2.2 to 5.5 V | 35.2 | 40 | 44.8 | MHz | | | | $-20$ °C $\leq$ Topr $\leq$ 85°C <sup>(3)</sup> | | | | | | | | Vcc = 2.2 to 5.5 V | 34 | 40 | 46 | MHz | | | | $-40$ °C $\leq$ Topr $\leq$ 85°C <sup>(3)</sup> | | | 40.8<br>41.2<br>41.6<br>42<br>42.4<br>44.8 | | | | High-speed on-chip oscillator frequency when | Vcc = 5.0 V, Topr = 25°C | - | 36.864 | | MHz | | | correction value in FRA7 register is written to FRA1 register <sup>(4)</sup> | Vcc = 3.0 to 5.5 V<br>-20°C \le Topr \le 85°C | -3% | = | 3% | % | | _ | Value in FRA1 register after reset | | 08h | _ | F7h | _ | | _ | Oscillation frequency adjustment unit of high- | Adjust FRA1 register | _ | +0.3 | _ | MHz | | | speed on-chip oscillator | (value after reset) to -1 | | | | | | _ | Oscillation stability time | | _ | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | _ | 400 | - | μА | #### NOTES: - 1. Vcc = 2.2 to 5.5 V, Topr = -20 to $85^{\circ}C$ (N version) / -40 to $85^{\circ}C$ (D version), unless otherwise specified. - 2. Standard values when the FRA1 register value after reset is assumed. - 3. Standard values when the corrected value of the FRA6 register has been written to the FRA1 register. - 4. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode. **Table 5.11 Low-speed On-Chip Oscillator Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Unit | | | |--------|----------------------------------------|--------------------------|------|------|------|-------| | Symbol | Faiametei | Condition | Min. | Тур. | Max. | Offic | | fOCO-S | Low-speed on-chip oscillator frequency | | 30 | 125 | 250 | kHz | | _ | Oscillation stability time | | - | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 15 | - | μΑ | ## NOTE: 1. Vcc = 2.2 to 5.5 V, Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. **Table 5.12 Power Supply Circuit Timing Characteristics** | Symbol | Parameter | Condition | Standard | | | Unit | |---------|-----------------------------------------------------------------------------|-----------|----------|------|------|-------| | Symbol | r alametel | Condition | Min. | Тур. | Max. | Offic | | td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> | | 1 | = | 2000 | μS | | td(R-S) | STOP exit time <sup>(3)</sup> | | _ | - | 150 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = 25°C. - 2. Waiting time until the internal power supply generation circuit stabilizes during power-on. - 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode. Electrical Characteristics (1) [Vcc = 5 V] **Table 5.15** | Symbol | Parameter | | Condition | | Standard | | | Unit | |---------|------------------------|-----------------------------------------------------------------------------------------------------------|---------------------|---------------|-----------|------|------|------| | Symbol | Pai | ameter | Condition | | Min. | Тур. | Max. | Unit | | Vон | Output "H" voltage | Except P2_0 to P2_7, | Iон = -5 mA | | Vcc - 2.0 | _ | Vcc | V | | | | XOUT | Іон = -200 μА | | Vcc - 0.5 | _ | Vcc | V | | | | P2_0 to P2_7 | Drive capacity HIGH | Iон = -20 mA | Vcc - 2.0 | _ | Vcc | V | | | | | Drive capacity LOW | Iон = -5 mA | Vcc - 2.0 | _ | Vcc | V | | | | XOUT | Drive capacity HIGH | Iон = -1 mA | Vcc - 2.0 | - | Vcc | V | | | | | Drive capacity LOW | Іон = -500 μА | Vcc - 2.0 | - | Vcc | V | | Vol | Output "L" voltage | e Except P2_0 to P2_7, | IoL = 5 mA | • | - | - | 2.0 | V | | | | XOUT | IoL = 200 μA | | Ī | - | 0.45 | V | | | | P2_0 to P2_7 | Drive capacity HIGH | IoL = 20 mA | = | - | 2.0 | V | | | | | Drive capacity LOW | IoL = 5 mA | = | - | 2.0 | V | | | | XOUT | Drive capacity HIGH | IoL = 1 mA | = | - | 2.0 | V | | | | | Drive capacity LOW | IOL = 500 μA | = | - | 2.0 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT2,<br>INT3, KIO, KI1, KI2,<br>KI3, TRAIO, RXD0,<br>RXD1, CLK0, CLK1,<br>SSI, SCL, SDA, SSO | | | 0.1 | 0.5 | _ | V | | | | RESET | | | 0.1 | 1.0 | - | V | | Іін | Input "H" current | | VI = 5 V, Vcc = 5V | | _ | _ | 5.0 | μА | | lıL | Input "L" current | | VI = 0 V, Vcc = 5V | | _ | _ | -5.0 | μA | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 5V | | 30 | 50 | 167 | kΩ | | RfXIN | Feedback<br>resistance | XIN | | | _ | 1.0 | - | ΜΩ | | RfXCIN | Feedback resistance | XCIN | | | _ | 18 | - | ΜΩ | | VRAM | RAM hold voltage | • | During stop mode | | 1.8 | - | - | V | <sup>1.</sup> Vcc = 4.2 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), f(XIN) = 20 MHz, unless otherwise specified. ## **Timing Requirements** (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V] Table 5.18 XIN Input, XCIN Input | Symbol | Parameter | | Standard | | | |-----------|-----------------------|------|----------|------|--| | Symbol | Falanielei | Min. | Max. | Unit | | | tc(XIN) | XIN input cycle time | 50 | - | ns | | | twh(xin) | XIN input "H" width | 25 | = | ns | | | tWL(XIN) | XIN input "L" width | 25 | - | ns | | | tc(XCIN) | XCIN input cycle time | 14 | - | μS | | | twh(xcin) | XCIN input "H" width | 7 | - | μS | | | twl(xcin) | XCIN input "L" width | 7 | - | μS | | Figure 5.8 XIN Input and XCIN Input Timing Diagram when Vcc = 5 V Table 5.19 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|-----|----------|------|--| | Symbol | | | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 100 | = | ns | | | twh(traio) | TRAIO input "H" width | 40 | - | ns | | | tWL(TRAIO) | TRAIO input "L" width | 40 | - | ns | | Figure 5.9 TRAIO Input Timing Diagram when Vcc = 5 V Table 5.23 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | ter Condition | | Standard | | | Unit | |--------|--------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------| | , | | | | Min. | Тур. | Max. | | | Icc | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | _ | 6 | _ | mA | | | other pins are Vss | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2 | _ | mA | | | | High-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 5 | 9 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2 | = | mA | | | | Low-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | _ | 130 | 300 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | _ | 130 | 300 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | - | 30 | _ | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 25 | 70 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 23 | 55 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 3.8 | - | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 2.0 | - | μА | | | | Increase during | Without sample & hold | - | 0.9 | - | mA | | | | A/D converter operation | With sample & hold | = | 0.5 | = | mA | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 1.1 | - | μА | Table 5.26 Serial Interface | Symbol | Parameter | | Standard | | | |----------|------------------------|-----|----------|------|--| | Symbol | | | Max. | Unit | | | tc(CK) | CLKi input cycle time | 300 | = | ns | | | tW(CKH) | CLKi input "H" width | 150 | - | ns | | | tW(CKL) | CLKi Input "L" width | 150 | - | ns | | | td(C-Q) | TXDi output delay time | - | 80 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 70 | = | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V Table 5.27 External Interrupt INTi (i = 0 to 3) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|--------|----------|------|--| | Symbol | | | Max. | Unit | | | tW(INH) | INTO input "H" width | 380(1) | _ | ns | | | tW(INL) | INTO input "L" width | 380(2) | - | ns | | - 1. When selecting the digital filter by the $\overline{\text{INTi}}$ input filter select bit, use an $\overline{\text{INTi}}$ input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.15 External Interrupt INTi Input Timing Diagram when Vcc = 3 V Table 5.29 Electrical Characteristics (6) [Vcc = 2.2 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |--------|--------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|-------| | , | | | | Min. | Тур. | Max. | J.111 | | Icc | Power supply current<br>(Vcc = 2.2 to 2.7 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode | XIN = 5 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | _ | 3.5 | - | mA | | | other pins are Vss | | XIN = 5 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 1.5 | _ | mA | | | | High-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 5 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 3.5 | _ | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 5 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | = | 1.5 | = | mA | | | | Low-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | _ | 100 | 230 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | _ | 100 | 230 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | = | 25 | - | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | = | 22 | 60 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 20 | 55 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | = | 3.0 | = | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | = | 1.8 | = | μА | | | | Increase during | Without sample & hold | - | 0.4 | _ | mA | | | | A/D converter operation | With sample & hold | - | 0.3 | - | mA | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 1.1 | - | μА | Table 5.32 Serial Interface | Symbol | Parameter | | Standard | | | |----------|------------------------|-----|----------|------|--| | | | | Max. | Unit | | | tc(CK) | CLKi input cycle time | 800 | - | ns | | | tW(CKH) | CLKi input "H" width | 400 | - | ns | | | tW(CKL) | CLKi input "L" width | 400 | - | ns | | | td(C-Q) | TXDi output delay time | - | 200 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 150 | = | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.18 Serial Interface Timing Diagram when Vcc = 2.2 V Table 5.33 External Interrupt INTi (i = 0 to 3) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|---------------------|----------|------|--| | Symbol | | | Max. | Unit | | | tw(INH) | INTO input "H" width | 1000(1) | - | ns | | | tw(INL) | INTO input "L" width | 1000 <sup>(2)</sup> | П | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.19 External Interrupt INTi Input Timing Diagram when Vcc = 2.2 V | | | | Description | |------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 0.40 | Jan 24, 2006 | 46 | Package Dimensions;<br>"TBD" → "PLQP0052JA-A (52P6A-A)" added | | 1.00 | May 31, 2006 | all pages | "Under development" deleted | | | | 1 | 1. Overview; "data flash ROM" $ ightarrow$ "data flash" revised | | | | 3 | Table 1.2 Functions and Specifications for R8C/25 Group revised | | | | 4 | Figure 1.1 Block Diagram;<br>"System clock generator" → "System clock generation circuit" revised | | | | 5 to 6 | Table 1.3 Product Information for R8C/24 Group and Table 1.4 Product Information for R8C/25 Group; A part of (D) mark is deleted. | | | | 9 | Table 1.6 Pin Name Information by Pin Number NOTE1 added | | | | 15 | Table 4.1 SFR Information(1);<br>001Ch: "00h" → "00h, 10000000b" revised<br>0029h: High-Speed On-Chip Oscillator Control Register 4 FRA4 When shipping added<br>002Bh: High-Speed On-Chip Oscillator Control Register 6 FRA6 When shipping added<br>NOTE6 added | | | | 19 | Table 4.5 SFR Information(5); 0118h: Timer RE Second Data Register / Counter Data Register, 0119h: Timer RE Minute Data Register / Compare Data Register register name revised | | | | 20 | Table 4.6 SFR Information(6);<br>0143h: "11000000b" → "11100000b" revised | | | | 22 | Table 5.2 Recommended Operating Conditions revised | | | | 24 | Table 5.4 Flash Memory (Program ROM) Electrical Characteristics revised | | | | 25 | Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical Characteristics revised | | | | 26 | Figure 5.2 Time delay until Suspend title revised | | | | 27 | Table 5.9 Voltage Monitor 0 Reset Electrical Characteristics → Table 5.9 Power-on Reset Circuit, Voltage Monitor 0 Reset Electrical Characteristics revised Table 5.10 Power-on Reset Circuit Electrical Characteristics (When Not Using Voltage Monitor 0 Reset) deleted Figure 5.3 Power-on Reset Circuit Electrical Characteristics revised | | | | 28 | Table 5.10 High-speed On-Chip Oscillator Circuit Electrical Characteristics revised Table 5.11 Low-speed On-Chip Oscillator Circuit Electrical Characteristics revised | | | | 35 | Table 5.16 Electrical Characteristics (2) [Vcc = 5 V] revised | | | | 39 | Table 5.22 Electrical Characteristics (4) [Vcc = 3 V] revised | | | | 43 | Table 5.28 Electrical Characteristics (6) [Vcc = 2.2 V] revised | | | | 46 | Package Dimensions; "The latest package Renesas Technology website." added | | | Data | | Description | |------|--------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 2.00 | Jul 14, 2006 | all pages | "PTLG0064JA-A (64F0G)" package added | | | | 1 | 1. Overview; " or a 64-pin molded-plastic FLGA." added | | | | 2, 3 | Table 1.1 Functions and Specifications for R8C/24 Group, Table 1.2 Functions and Specifications for R8C/25 Group; Package: "64-pin molded-plastic FLGA" added | | | | 5 | Table 1.3 Product Information for R8C/24 Group, Figure 1.2 Type Number, Memory Size, and Package of R8C/24 Group revised | | | | 6 | Table 1.4 Product Information for R8C/25 Group, Figure 1.3 Type<br>Number, Memory Size, and Package of R8C/25 Group revised | | | | 7 | Figure 1.4 PLQP0052JA-A Package Pin Assignments (Top View);<br>NOTE3 revised | | | | 8 | Figure 1.5 PTLG0064JA-A Package Pin Assignments added | | | | 14 | Figure 3.1 Memory Map of R8C/24 Group revised | | | | 15 | Figure 3.2 Memory Map of R8C/25 Group revised | | | | 23 | Table 5.1 Absolute Maximum Ratings; NOTE1 added | | | | 47 | Package Dimensions; "PTLG0064JA-A (64F0G)" added | | 3.00 | Feb 29, 2008 | all pages | Y version added | | | | | Factory programming product added | | | | 2, 3 | Table 1.1, Table 1.2 Clock; "Real-time clock (timer RE)" added | | | | 5, 7 | Table 1.3, Table 1.4 revised | | | | 6, 8 | Figure 1.2, Figure 1.3; ROM number "XXX" added | | | | 16, 17 | Figure 3.1, Figure 3.2; "Expanded area" deleted | | | | 18 | Table 4.1 revised | | | | 26 | Table 5.2 NOTE2 revised | | | | 32 | Table 5.10; revised, NOTE4 added Table 5.11; Oscillation stability time: Condition "Vcc = 5.0 V, Topr = 25°C" deleted | | | | 38 | Table 5.15; Іін, Іі∟, RPULLUP Condition: "Vcc = 5V" added | | | | 39 | Table 5.16; Condition: High-speed on-chip oscillator mode revised | | | | 40 | Table 5.17 added | | | | 41 | Figure 5.8 revised | | | | 43 | Table 5.22; IIH, IIL, RPULLUP Condition: "Vcc = 3V" added | | | | 44 | Table 5.23; Condition "Increase during A/D converter operation" added | | | | 45 | Figure 5.12 revised | | | | 48 | Table 5.29; Condition "Increase during A/D converter operation" added | | | | 49 | Figure 5.16 revised | | | | | | Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan notice. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the date this document, in the such procedure in the th ## **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. ### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510