



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                   |                                                                                  |
|---------------------------|----------------------------------------------------------------------------------|
| Product Status            | Not For New Designs                                                              |
| Core Processor            | R8C                                                                              |
| Core Size                 | 16-Bit                                                                           |
| Speed                     | 20MHz                                                                            |
| Connectivity              | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART                                   |
| Peripherals               | POR, Voltage Detect, WDT                                                         |
| Number of I/O             | 41                                                                               |
| Program Memory Size       | 64KB (64K x 8)                                                                   |
| rogram Memory Type        | FLASH                                                                            |
| EPROM Size                | -                                                                                |
| AM Size                   | 3K x 8                                                                           |
| oltage - Supply (Vcc/Vdd) | 2.2V ~ 5.5V                                                                      |
| ata Converters            | A/D 12x10b                                                                       |
| Oscillator Type           | Internal                                                                         |
| perating Temperature      | -20°C ~ 85°C (TA)                                                                |
| Nounting Type             | Surface Mount                                                                    |
| Package / Case            | 52-LQFP                                                                          |
| Supplier Device Package   | 52-LQFP (10x10)                                                                  |
| Purchase URL              | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21258snfp-v2 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1.3 Block Diagram

Figure 1.1 shows a Block Diagram.



Figure 1.1 Block Diagram

# 1.5 Pin Assignments

Figure 1.4 shows PLQP0052JA-A Package Pin Assignments (Top View). Figure 1.5 shows PTLG0064JA-A Package Pin Assignments.



Figure 1.4 PLQP0052JA-A Package Pin Assignments (Top View)

# 1.6 Pin Functions

Table 1.5 lists Pin Functions.

Table 1.5 Pin Functions

| Туре                           | Symbol                                                                                | I/O Type | Description                                                                                                                                                                                                                     |
|--------------------------------|---------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power supply input             | VCC, VSS                                                                              | I        | Apply 2.2 V to 5.5 V to the VCC pin. Apply 0 V to the VSS pin.                                                                                                                                                                  |
| Analog power supply input      | AVCC, AVSS                                                                            | I        | Power supply for the A/D converter.  Connect a capacitor between AVCC and AVSS.                                                                                                                                                 |
| Reset input                    | RESET                                                                                 | I        | Input "L" on this pin resets the MCU.                                                                                                                                                                                           |
| MODE                           | MODE                                                                                  | I        | Connect this pin to VCC via a resistor.                                                                                                                                                                                         |
| XIN clock input                | XIN                                                                                   | I        | These pins are provided for XIN clock generation circuit I/O Connect a ceramic resonator or a crystal oscillator between                                                                                                        |
| XIN clock output               | XOUT                                                                                  | 0        | the XIN and XOUT pins. To use an external clock, input it to the XIN pin and leave the XOUT pin open.                                                                                                                           |
| XCIN clock input               | XCIN                                                                                  | I        | These pins are provided for XCIN clock generation circuit I/O. Connect a crystal oscillator between the XCIN and XCOUT                                                                                                          |
| XCIN clock output              | XCOUT                                                                                 | 0        | pins. To use an external clock, input it to the XCIN pin and leave the XCOUT pin open.                                                                                                                                          |
| INT interrupt input            | INTO to INT3                                                                          | I        | INT interrupt input pins. INT0 is timer RD input pin. INT1 is timer RA input pin.                                                                                                                                               |
| Key input interrupt            | KI0 to KI3                                                                            | I        | Key input interrupt input pins                                                                                                                                                                                                  |
| Timer RA                       | TRAIO                                                                                 | I/O      | Timer RA I/O pin                                                                                                                                                                                                                |
|                                | TRAO                                                                                  | 0        | Timer RA output pin                                                                                                                                                                                                             |
| Timer RB                       | TRBO                                                                                  | 0        | Timer RB output pin                                                                                                                                                                                                             |
| Timer RD                       | TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1       | I/O      | Timer RD I/O ports                                                                                                                                                                                                              |
|                                | TRDCLK                                                                                | ı        | External clock input pin                                                                                                                                                                                                        |
| Timer RE                       | TREO                                                                                  | 0        | Divided clock output pin                                                                                                                                                                                                        |
| Serial interface               | CLK0, CLK1                                                                            | I/O      | Transfer clock I/O pin                                                                                                                                                                                                          |
|                                | RXD0, RXD1                                                                            | ı        | Serial data input pins                                                                                                                                                                                                          |
|                                | TXD0, TXD1                                                                            | 0        | Serial data output pins                                                                                                                                                                                                         |
| I <sup>2</sup> C bus interface | SCL                                                                                   | I/O      | Clock I/O pin                                                                                                                                                                                                                   |
|                                | SDA                                                                                   | I/O      | Data I/O pin                                                                                                                                                                                                                    |
| Clock synchronous              | SSI                                                                                   | I/O      | Data I/O pin                                                                                                                                                                                                                    |
| serial I/O with chip           | SCS                                                                                   | I/O      | Chip-select signal I/O pin                                                                                                                                                                                                      |
| select                         | SSCK                                                                                  | I/O      | Clock I/O pin                                                                                                                                                                                                                   |
|                                | SSO                                                                                   | I/O      | Data I/O pin                                                                                                                                                                                                                    |
| Reference voltage input        | VREF                                                                                  | _        | Reference voltage input pin to A/D converter                                                                                                                                                                                    |
| A/D converter                  | AN0 to AN11                                                                           | ı        | Analog input pins to A/D converter                                                                                                                                                                                              |
| I/O port                       | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_7,<br>P3_0, P3_1,<br>P3_3 to P3_5, P3_7, | I/O      | CMOS I/O ports. Each port has an I/O select direction register, allowing each pin in the port to be directed for input or output individually.  Any port set to input can be set to use a pull-up resistor or not by a program. |
|                                | P4_3 to P4_5,<br>P6_0 to P6_7                                                         |          | P2_0 to P2_7 also function as LED drive ports.                                                                                                                                                                                  |
| Input port                     | P4_2, P4_6, P4_7                                                                      | I        | Input-only ports                                                                                                                                                                                                                |

I: Input

O: Output

I/O: Input and output



Pin Name Information by Pin Number Table 1.6

|               |             |      |                       | I/O Pin Fund           | ctions for of       | Peripheral Modu                                        | les                               | 1               |
|---------------|-------------|------|-----------------------|------------------------|---------------------|--------------------------------------------------------|-----------------------------------|-----------------|
| Pin<br>Number | Control Pin | Port | Interrupt             | Timer                  | Serial<br>Interface | Clock<br>Synchronous<br>Serial I/O with<br>Chip Select | I <sup>2</sup> C bus<br>Interface | A/D<br>Converte |
| 2             |             | P3_5 |                       |                        |                     | SSCK                                                   | SCL                               |                 |
| 3             |             | P3_3 |                       |                        |                     | SSI                                                    |                                   |                 |
| 4             |             | P3_4 |                       |                        |                     | SCS                                                    | SDA                               |                 |
| 5             | MODE        |      |                       |                        |                     |                                                        | _                                 |                 |
| 6             | XCIN        | P4_3 |                       |                        |                     |                                                        |                                   |                 |
| 7             | XCOUT       | P4_4 |                       |                        |                     |                                                        |                                   |                 |
| 8             | RESET       |      |                       |                        |                     |                                                        |                                   |                 |
| 9             | XOUT        | P4_7 |                       |                        |                     |                                                        |                                   |                 |
| 10            | VSS/AVSS    |      |                       |                        |                     |                                                        |                                   |                 |
| 11            | XIN         | P4_6 |                       |                        |                     |                                                        |                                   |                 |
| 12            | VCC/AVCC    |      |                       |                        |                     |                                                        |                                   |                 |
| 13            |             | P2_7 |                       | TRDIOD1                |                     | 1                                                      |                                   |                 |
| 14            |             | P2_6 |                       | TRDIOC1                |                     |                                                        |                                   |                 |
| 15            |             | P2_5 |                       | TRDIOB1                |                     |                                                        |                                   |                 |
| 16            |             | P2_4 |                       | TRDIOA1                |                     |                                                        |                                   |                 |
| 17            |             | P2_3 |                       | TRDIOD0                |                     |                                                        |                                   |                 |
| 18            |             | P2_2 |                       | TRDIOC0                |                     |                                                        |                                   |                 |
| 19            |             | P2_1 |                       | TRDIOB0                |                     |                                                        |                                   |                 |
| 20            |             | P2_0 |                       | TRDIOA0/TRDCLK         |                     |                                                        |                                   |                 |
| 21            |             | P1_7 | INT1                  | TRAIO                  |                     |                                                        |                                   |                 |
| 22            |             | P1_6 | IINII                 | 110.00                 | CLK0                |                                                        |                                   |                 |
| 23            |             | P1_5 | (IN IT 4) (4)         | (TRAIO) <sup>(1)</sup> | RXD0                |                                                        |                                   |                 |
| 24            |             | P1_4 | (INT1) <sup>(1)</sup> | (TRAIO)(*)             | TXD0                |                                                        |                                   |                 |
| 25            |             | P1_3 | 1/10                  |                        | INDU                |                                                        |                                   | AN11            |
| 27            |             | P4_5 | KI3                   | 10.170                 |                     |                                                        |                                   | AINTI           |
|               |             |      | INT0                  | ĪNT0                   | TVD4                |                                                        |                                   |                 |
| 28            |             | P6_6 | INT2                  |                        | TXD1                |                                                        |                                   |                 |
| 29            |             | P6_7 | INT3                  |                        | RXD1                |                                                        |                                   | 41140           |
| 30            |             | P1_2 | KI2                   |                        |                     |                                                        |                                   | AN10            |
| 31            |             | P1_1 | KI1                   |                        |                     |                                                        |                                   | AN9             |
| 32            |             | P1_0 | KI0                   |                        |                     |                                                        |                                   | AN8             |
| 33            |             | P3_1 |                       | TRBO                   |                     |                                                        |                                   |                 |
| 34            |             | P3_0 |                       | TRAO                   |                     |                                                        |                                   |                 |
| 35            |             | P6_5 |                       |                        | CLK1                |                                                        |                                   |                 |
| 36            |             | P6_4 |                       |                        |                     |                                                        |                                   |                 |
| 37            |             | P6_3 |                       |                        |                     |                                                        |                                   |                 |
| 38            |             | P0_7 |                       |                        |                     |                                                        |                                   | AN0             |
| 41            |             | P0_6 |                       |                        |                     |                                                        |                                   | AN1             |
| 42            |             | P0_5 |                       |                        |                     |                                                        |                                   | AN2             |
| 43            |             | P0_4 |                       |                        |                     |                                                        |                                   | AN3             |
| 44            | VREF        | P4_2 |                       |                        |                     |                                                        |                                   |                 |
| 45            |             | P6_0 |                       | TREO                   |                     |                                                        |                                   |                 |
| 46            |             | P6_2 |                       |                        |                     |                                                        |                                   |                 |
| 47            |             | P6_1 |                       |                        |                     |                                                        |                                   |                 |
| 48            |             | P0_3 |                       |                        |                     |                                                        |                                   | AN4             |
| 49            |             | P0_2 |                       |                        |                     |                                                        |                                   | AN5             |
| 50            |             | P0_1 |                       |                        |                     |                                                        |                                   | AN6             |
| 51            |             | P0_0 |                       |                        |                     |                                                        |                                   | AN7             |
| 52            |             | P3_7 |                       |                        |                     | SSO                                                    |                                   |                 |

NOTE:

1. Can be assigned to the pin in parentheses by a program.

**Recommended Operating Conditions** Table 5.2

| Symbol    |                                | Parameter                                        | Conditions                                                                          |         | Standard |         | Unit  |
|-----------|--------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|---------|----------|---------|-------|
| Symbol    |                                | rarameter                                        | Conditions                                                                          | Min.    | Тур.     | Max.    | Offic |
| Vcc/AVcc  | Supply voltage                 |                                                  |                                                                                     | 2.2     | _        | 5.5     | V     |
| Vss/AVss  | Supply voltage                 |                                                  |                                                                                     | -       | 0        | _       | V     |
| Vih       | Input "H" voltage              |                                                  |                                                                                     | 0.8 Vcc | _        | Vcc     | V     |
| VIL       | Input "L" voltage              |                                                  |                                                                                     | 0       | _        | 0.2 Vcc | V     |
| IOH(sum)  | Peak sum output<br>"H" current | Sum of all pins IOH(peak)                        |                                                                                     | _       | _        | -160    | mA    |
| IOH(sum)  | Average sum output "H" current | Sum of all pins IOH(avg)                         |                                                                                     | -       | -        | -80     | mA    |
| IOH(peak) | Peak output "H"                | Except P2_0 to P2_7                              |                                                                                     | -       | -        | -10     | mA    |
|           | current                        | P2_0 to P2_7                                     |                                                                                     | -       | _        | -40     | mA    |
| IOH(avg)  | Average output                 | Except P2_0 to P2_7                              |                                                                                     | _       | -        | -5      | mA    |
|           | "H" current                    | P2_0 to P2_7                                     |                                                                                     | _       | -        | -20     | mA    |
| IOL(sum)  | Peak sum output<br>"L" current | Sum of all pins IOL(peak)                        |                                                                                     | =       | =        | 160     | mA    |
| IOL(sum)  | Average sum output "L" current | Sum of all pins IOL(avg)                         |                                                                                     | -       | -        | 80      | mA    |
| IOL(peak) | Peak output "L"                | Except P2_0 to P2_7                              |                                                                                     | _       | _        | 10      | mA    |
|           | current                        | P2_0 to P2_7                                     |                                                                                     | _       | _        | 40      | mA    |
| IOL(avg)  | Average output                 | Except P2_0 to P2_7                              |                                                                                     | _       | _        | 5       | mA    |
|           | "L" current                    | P2_0 to P2_7                                     |                                                                                     | _       | _        | 20      | mA    |
| f(XIN)    | XIN clock input osc            | cillation frequency                              | 3.0 V ≤ Vcc ≤ 5.5 V                                                                 | 0       | _        | 20      | MHz   |
|           |                                |                                                  | 2.7 V ≤ Vcc < 3.0 V                                                                 | 0       | _        | 10      | MHz   |
|           |                                |                                                  | 2.2 V ≤ Vcc < 2.7 V                                                                 | 0       | _        | 5       | MHz   |
| f(XCIN)   | XCIN clock input of            | scillation frequency                             | 2.2 V ≤ Vcc ≤ 5.5 V                                                                 | 0       | _        | 70      | kHz   |
| _         | System clock                   | OCD2 = 0                                         | 3.0 V ≤ Vcc ≤ 5.5 V                                                                 | 0       | _        | 20      | MHz   |
|           |                                | XIN clock selected                               | 2.7 V ≤ Vcc < 3.0 V                                                                 | 0       | _        | 10      | MHz   |
|           |                                |                                                  | 2.2 V ≤ Vcc < 2.7 V                                                                 | 0       | _        | 5       | MHz   |
|           |                                | OCD2 = 1<br>On-chip oscillator clock<br>selected | FRA01 = 0<br>Low-speed on-chip<br>oscillator clock selected                         | -       | 125      | -       | kHz   |
|           |                                |                                                  | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>3.0 V ≤ Vcc ≤ 5.5 V | -       | =        | 20      | MHz   |
|           |                                |                                                  | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>2.7 V ≤ Vcc ≤ 5.5 V | -       | =        | 10      | MHz   |
| NOTES:    |                                |                                                  | FRA01 = 1<br>High-speed on-chip<br>oscillator clock selected<br>2.2 V ≤ Vcc ≤ 5.5 V | _       | _        | 5       | MHz   |

- Vcc = 2.2 to 5.5 V at T<sub>opr</sub> = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
   The average output current indicates the average value of current measured during 100 ms.

**Table 5.10 High-speed On-Chip Oscillator Circuit Electrical Characteristics** 

| Cumbal  | Doromator                                                                    | Condition                                          |      | Standard |      | Unit  |
|---------|------------------------------------------------------------------------------|----------------------------------------------------|------|----------|------|-------|
| Symbol  | Parameter                                                                    | Condition                                          | Min. | Тур.     | Max. | Offic |
| fOCO40M | High-speed on-chip oscillator frequency                                      | Vcc = 4.75 to 5.25 V                               | 39.2 | 40       | 40.8 | MHz   |
|         | temperature • supply voltage dependence                                      | $0^{\circ}C \leq T_{opr} \leq 60^{\circ}C^{(2)}$   |      |          |      |       |
|         |                                                                              | Vcc = 4.5 to 5.5 V                                 | 38.8 | 40       | 40.8 | MHz   |
|         |                                                                              | $-20^{\circ}C \le T_{opr} \le 85^{\circ}C$         |      |          |      |       |
|         |                                                                              | Vcc = 4.5 to 5.5 V                                 | 38.4 | 40       | 40.8 | MHz   |
|         |                                                                              | $-40^{\circ}C \le T_{opr} \le 85^{\circ}C$         |      |          |      |       |
|         |                                                                              | Vcc = 3.0  to  5.5  V                              | 38.8 | 40       | 41.2 | MHz   |
|         |                                                                              | $-20$ °C $\leq$ Topr $\leq$ 85°C(2)                |      |          |      |       |
|         |                                                                              | Vcc = 3.0 to 5.5 V                                 | 38.4 | 40       | 41.6 | MHz   |
|         |                                                                              | $-40$ °C $\leq$ Topr $\leq$ 85°C(2)                |      |          |      |       |
|         |                                                                              | Vcc = 2.7 to 5.5 V                                 | 38   | 40       | 42   | MHz   |
|         |                                                                              | $-20$ °C $\leq$ Topr $\leq$ 85°C(2)                |      |          |      |       |
|         |                                                                              | Vcc = 2.7 to 5.5 V                                 | 37.6 | 40       | 42.4 | MHz   |
|         |                                                                              | $-40^{\circ}C \leq T_{opr} \leq 85^{\circ}C^{(2)}$ |      |          |      |       |
|         |                                                                              | Vcc = 2.2 to 5.5 V                                 | 35.2 | 40       | 44.8 | MHz   |
|         |                                                                              | $-20$ °C $\leq$ Topr $\leq$ 85°C <sup>(3)</sup>    |      |          |      |       |
|         |                                                                              | Vcc = 2.2 to 5.5 V                                 | 34   | 40       | 46   | MHz   |
|         |                                                                              | $-40$ °C $\leq$ Topr $\leq$ 85°C <sup>(3)</sup>    |      |          |      |       |
|         | High-speed on-chip oscillator frequency when                                 | Vcc = 5.0 V, Topr = 25°C                           | -    | 36.864   |      | MHz   |
|         | correction value in FRA7 register is written to FRA1 register <sup>(4)</sup> | Vcc = 3.0  to  5.5  V<br>-20°C \le Topr \le 85°C   | -3%  | _        | 3%   | %     |
| _       | Value in FRA1 register after reset                                           |                                                    | 08h  | -        | F7h  | _     |
| _       | Oscillation frequency adjustment unit of high-                               | Adjust FRA1 register                               | _    | +0.3     | _    | MHz   |
|         | speed on-chip oscillator                                                     | (value after reset) to -1                          |      |          |      |       |
| _       | Oscillation stability time                                                   |                                                    | _    | 10       | 100  | μS    |
| _       | Self power consumption at oscillation                                        | Vcc = 5.0 V, Topr = 25°C                           | -    | 400      | _    | μΑ    |

#### NOTES:

- 1. Vcc = 2.2 to 5.5 V, Topr = -20 to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), unless otherwise specified.
- 2. Standard values when the FRA1 register value after reset is assumed.
- 3. Standard values when the corrected value of the FRA6 register has been written to the FRA1 register.
- 4. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode.

**Table 5.11 Low-speed On-Chip Oscillator Circuit Electrical Characteristics** 

| Symbol | Parameter                              | Condition                |      | Unit |      |       |
|--------|----------------------------------------|--------------------------|------|------|------|-------|
| Symbol | Faranteter                             | Condition                | Min. | Тур. | Max. | Offic |
| fOCO-S | Low-speed on-chip oscillator frequency |                          | 30   | 125  | 250  | kHz   |
| _      | Oscillation stability time             |                          | -    | 10   | 100  | μS    |
| =      | Self power consumption at oscillation  | Vcc = 5.0 V, Topr = 25°C | -    | 15   | -    | μА    |

#### NOTE:

1. Vcc = 2.2 to 5.5 V, Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.

**Table 5.12 Power Supply Circuit Timing Characteristics** 

| Svmbol  | Parameter                                           | Condition | ,    | Standard | t    | Unit  |
|---------|-----------------------------------------------------|-----------|------|----------|------|-------|
| Symbol  | r alametel                                          | Condition | Min. | Тур.     | Max. | Offic |
| td(P-R) | Time for internal power supply stabilization during |           | 1    | _        | 2000 | μS    |
|         | power-on <sup>(2)</sup>                             |           |      |          |      |       |
| td(R-S) | STOP exit time <sup>(3)</sup>                       |           | 1    | ı        | 150  | μS    |

- 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = 25°C.
- 2. Waiting time until the internal power supply generation circuit stabilizes during power-on.
- 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode.





Figure 5.5 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Slave)

Electrical Characteristics (2) [Vcc = 5 V] **Table 5.16** (Topr = -20 to  $85^{\circ}$ C (N version) / -40 to  $85^{\circ}$ C (D version), unless otherwise specified.)

| Symbol   | Symbol Parameter Condition                                  |                                          | Condition                                                                                                                                                               |      | Standard | t    | Unit  |
|----------|-------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|-------|
| Syllibol | Parameter                                                   |                                          | Condition                                                                                                                                                               | Min. | Тур.     | Max. | Offic |
| Icc      | Power supply current (Vcc = 3.3 to 5.5 V) Single-chip mode, | High-speed clock mode                    | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                      | -    | 10       | 17   | mA    |
|          | output pins are open, other pins are Vss                    |                                          | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                      | ı    | 9        | 15   | mA    |
|          |                                                             |                                          | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                      | _    | 6        | _    | mA    |
|          |                                                             |                                          | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                             | -    | 5        | _    | mA    |
|          |                                                             |                                          | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                             | =    | 4        | =    | mA    |
|          |                                                             |                                          | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                      | _    | 2.5      |      | mA    |
|          |                                                             | High-speed<br>on-chip<br>oscillator mode | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz No division                                                      | П    | 10       | 15   | mA    |
|          |                                                             |                                          | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                      | _    | 4        | _    | mA    |
|          |                                                             |                                          | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division                                                      | =    | 5.5      | 10   | mA    |
|          |                                                             |                                          | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                      | =    | 2.5      | =    | mA    |
|          |                                                             | Low-speed on-chip oscillator mode        | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1                                                        | -    | 130      | 300  | μА    |
|          |                                                             | Low-speed clock mode                     | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1                                            | ı    | 130      | 300  | μА    |
|          |                                                             |                                          | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | -    | 30       | _    | μА    |

Electrical Characteristics (3) [Vcc = 5 V] **Table 5.17** (Topr = -20 to  $85^{\circ}$ C (N version) / -40 to  $85^{\circ}$ C (D version), unless otherwise specified.)

| Cymhal | Parameter                                                                                                   |                         | Condition                                                                                                                                                                                                | ,    | Standard | t    | Unit |
|--------|-------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
| Symbol | Parameter                                                                                                   |                         | Condition                                                                                                                                                                                                | Min. | Тур.     | Max. | Unit |
| Icc    | Power supply<br>current<br>(Vcc = 3.3 to 5.5 V)<br>Single-chip mode,<br>output pins are<br>open, other pins | Wait mode               | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1            | -    | 25       | 75   | μА   |
|        | are Vss                                                                                                     |                         | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                  | _    | 23       | 60   | μА   |
|        |                                                                                                             |                         | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | -    | 4.0      | -    | μА   |
|        |                                                                                                             |                         | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1  | =    | 2.2      | _    | μА   |
|        |                                                                                                             | Increase during         | Without sample & hold                                                                                                                                                                                    | -    | 2.6      | _    | mA   |
|        |                                                                                                             | A/D converter operation | With sample & hold                                                                                                                                                                                       | _    | 1.6      | _    | mA   |
|        |                                                                                                             | Stop mode               | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | _    | 0.8      | 3.0  | μА   |
|        |                                                                                                             |                         | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | _    | 1.2      | -    | μА   |

## **Timing Requirements**

(Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V]

**Table 5.18 XIN Input, XCIN Input** 

| Symbol    | Parameter             | Stan | dard | Unit  |
|-----------|-----------------------|------|------|-------|
| Symbol    | Falanetei             | Min. | Max. | Offic |
| tc(XIN)   | XIN input cycle time  | 50   | -    | ns    |
| twh(xin)  | XIN input "H" width   | 25   | -    | ns    |
| twl(xin)  | XIN input "L" width   | 25   | -    | ns    |
| tc(XCIN)  | XCIN input cycle time | 14   | -    | μS    |
| twh(xcin) | XCIN input "H" width  | 7    | =    | μS    |
| tWL(XCIN) | XCIN input "L" width  | 7    | =    | μS    |



XIN Input and XCIN Input Timing Diagram when Vcc = 5 V Figure 5.8

**Table 5.19 TRAIO Input** 

| Symbol     | Parameter              |      | Standard |      |  |
|------------|------------------------|------|----------|------|--|
| Syllibol   | raidilletei            | Min. | Max.     | Unit |  |
| tc(TRAIO)  | TRAIO input cycle time | 100  | =        | ns   |  |
| twh(traio) | TRAIO input "H" width  | 40   | =        | ns   |  |
| tWL(TRAIO) | TRAIO input "L" width  | 40   | -        | ns   |  |



Figure 5.9 TRAIO Input Timing Diagram when Vcc = 5 V

| Table 5.20 Serial Interface |
|-----------------------------|
|-----------------------------|

| Symbol   | Parameter              |      | Standard |      |  |
|----------|------------------------|------|----------|------|--|
| Symbol   | Farameter              | Min. | Max.     | Unit |  |
| tc(CK)   | CLKi input cycle time  | 200  | =        | ns   |  |
| tW(CKH)  | CLKi input "H" width   | 100  | =        | ns   |  |
| tW(CKL)  | CLKi input "L" width   | 100  | =        | ns   |  |
| td(C-Q)  | TXDi output delay time | -    | 50       | ns   |  |
| th(C-Q)  | TXDi hold time         | 0    | =        | ns   |  |
| tsu(D-C) | RXDi input setup time  | 50   | =        | ns   |  |
| th(C-D)  | RXDi input hold time   | 90   | -        | ns   |  |

i = 0 or 1



Figure 5.10 Serial Interface Timing Diagram when Vcc = 5 V

External Interrupt INTi (i = 0 to 3) Input **Table 5.21** 

| Symbol  | Parameter            |                    | Standard |      |  |
|---------|----------------------|--------------------|----------|------|--|
| Symbol  |                      |                    | Max.     | Unit |  |
| tW(INH) | INTO input "H" width | 250 <sup>(1)</sup> | -        | ns   |  |
| tW(INL) | INTO input "L" width | 250(2)             | 1        | ns   |  |

- 1. When selecting the digital filter by the  $\overline{\text{INTi}}$  input filter select bit, use an  $\overline{\text{INTi}}$  input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.
- 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



External Interrupt INTi Input Timing Diagram when Vcc = 5 V Figure 5.11

Table 5.23 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.)

| Symbol | Parameter                                                                                  |                                           | Condition                                                                                                                                                                                                |      | Standar |      | Unit |
|--------|--------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|------|
| ,      |                                                                                            |                                           |                                                                                                                                                                                                          | Min. | Тур.    | Max. |      |
| Icc    | Power supply current<br>(Vcc = 2.7 to 3.3 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode                     | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                       | _    | 6       | _    | mA   |
|        | other pins are Vss                                                                         |                                           | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                       | _    | 2       | _    | mA   |
|        |                                                                                            | High-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division                                                                                       | _    | 5       | 9    | mA   |
|        |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                       | _    | 2       | =    | mA   |
|        |                                                                                            | Low-speed on-<br>chip oscillator<br>mode  | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1                                                                                         | _    | 130     | 300  | μА   |
|        |                                                                                            | Low-speed clock mode                      | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1                                                                             | _    | 130     | 300  | μА   |
|        |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1                                  | -    | 30      | _    | μА   |
|        |                                                                                            | Wait mode                                 | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1            | _    | 25      | 70   | μА   |
|        |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                  | _    | 23      | 55   | μА   |
|        |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _    | 3.8     | -    | μА   |
|        |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1  | _    | 2.0     | -    | μА   |
|        |                                                                                            | Increase during                           | Without sample & hold                                                                                                                                                                                    | -    | 0.9     | -    | mA   |
|        |                                                                                            | A/D converter operation                   | With sample & hold                                                                                                                                                                                       | =    | 0.5     | =    | mA   |
|        |                                                                                            | Stop mode                                 | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | _    | 0.7     | 3.0  | μА   |
|        |                                                                                            |                                           | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | _    | 1.1     | -    | μА   |

Table 5.28 Electrical Characteristics (5) [VCC = 2.2 V]

| Cumbal  | Parameter           |                                                                                                           | Condition              |               | Standard  |      |      | Unit |
|---------|---------------------|-----------------------------------------------------------------------------------------------------------|------------------------|---------------|-----------|------|------|------|
| Symbol  | Para                | imeter                                                                                                    | Condition              |               | Min.      | Тур. | Max. | Unit |
| Vон     | Output "H" voltage  | Except P2_0 to P2_7,<br>XOUT                                                                              | Iон = -1 mA            |               | Vcc - 0.5 | =    | Vcc  | V    |
|         |                     | P2_0 to P2_7                                                                                              | Drive capacity<br>HIGH | Iон = -2 mA   | Vcc - 0.5 | -    | Vcc  | V    |
|         |                     |                                                                                                           | Drive capacity LOW     | Iон = -1 mA   | Vcc - 0.5 | =    | Vcc  | V    |
|         |                     | XOUT                                                                                                      | Drive capacity<br>HIGH | Iон = -0.1 mA | Vcc - 0.5 | =    | Vcc  | V    |
|         |                     |                                                                                                           | Drive capacity<br>LOW  | IOH = -50 μA  | Vcc - 0.5 | =    | Vcc  | V    |
| Vol     | Output "L" voltage  | Except P2_0 to P2_7,<br>XOUT                                                                              | IoL = 1 mA             |               | =         | =    | 0.5  | V    |
|         |                     | P2_0 to P2_7                                                                                              | Drive capacity<br>HIGH | IOL = 2 mA    | _         | _    | 0.5  | V    |
|         |                     |                                                                                                           | Drive capacity<br>LOW  | IoL = 1 mA    | =         | =    | 0.5  | V    |
|         |                     | XOUT                                                                                                      | Drive capacity<br>HIGH | IOL = 0.1 mA  | =         | =    | 0.5  | V    |
|         |                     |                                                                                                           | Drive capacity<br>LOW  | IoL = 50 μA   | -         | =    | 0.5  | V    |
| VT+-VT- | Hysteresis          | INTO, INT1, INT2,<br>INT3, KIO, KI1, KI2,<br>KI3, TRAIO, RXD0,<br>RXD1, CLK0, CLK1,<br>SSI, SCL, SDA, SSO |                        |               | 0.05      | 0.3  | -    | V    |
|         |                     | RESET                                                                                                     |                        |               | 0.05      | 0.15 | -    | V    |
| Іін     | Input "H" current   |                                                                                                           | VI = 2.2 V             |               | =         | _    | 4.0  | μА   |
| lıL     | Input "L" current   |                                                                                                           | VI = 0 V               |               | _         | _    | -4.0 | μА   |
| RPULLUP | Pull-up resistance  |                                                                                                           | VI = 0 V               |               | 100       | 200  | 600  | kΩ   |
| RfXIN   | Feedback resistance | XIN                                                                                                       |                        |               | =         | 5    | =    | MΩ   |
| RfXCIN  | Feedback resistance | XCIN                                                                                                      |                        |               | _         | 35   | _    | ΜΩ   |
| VRAM    | RAM hold voltage    |                                                                                                           | During stop mod        | е             | 1.8       | -    | _    | V    |

<sup>1.</sup> Vcc = 2.2 V at Topr = -20 to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), f(XIN) = 5 MHz, unless otherwise specified.

Table 5.29 Electrical Characteristics (6) [Vcc = 2.2 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.)

| Symbol   | Parameter                                                                                  |                                           | Condition                                                                                                                                                                                                |      | Standard |      |      |
|----------|--------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|------|
| Cyllibol |                                                                                            |                                           |                                                                                                                                                                                                          | Min. | Тур.     | Max. | Unit |
| Icc      | Power supply current<br>(Vcc = 2.2 to 2.7 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode                     | XIN = 5 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                        | -    | 3.5      | -    | mA   |
|          | other pins are Vss                                                                         |                                           | XIN = 5 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                               | _    | 1.5      | _    | mA   |
|          |                                                                                            | High-speed on-<br>chip oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 5 MHz Low-speed on-chip oscillator on = 125 kHz No division                                                                                        | _    | 3.5      | _    | mA   |
|          |                                                                                            |                                           | XIN clock off<br>High-speed on-chip oscillator on fOCO = 5 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                               | _    | 1.5      | -    | mA   |
|          |                                                                                            | Low-speed on-<br>chip oscillator<br>mode  | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1                                                                                         | -    | 100      | 230  | μА   |
|          |                                                                                            | Low-speed clock mode                      | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1                                                                             | _    | 100      | 230  | μА   |
|          |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1                                  | _    | 25       | -    | μА   |
|          |                                                                                            | Wait mode                                 | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1            | _    | 22       | 60   | μА   |
|          |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                  | =    | 20       | 55   | μА   |
|          |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | -    | 3.0      | -    | μА   |
|          |                                                                                            |                                           | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1  | _    | 1.8      | -    | μА   |
|          |                                                                                            | Increase during                           | Without sample & hold                                                                                                                                                                                    | _    | 0.4      | -    | mA   |
|          |                                                                                            | A/D converter operation                   | With sample & hold                                                                                                                                                                                       | _    | 0.3      | _    | mA   |
|          |                                                                                            | Stop mode                                 | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | -    | 0.7      | 3.0  | μА   |
|          |                                                                                            |                                           | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                    | =    | 1.1      | -    | μА   |

Table 5.32 Serial Interface

| Symbol   | Parameter              |      | Standard |      |  |
|----------|------------------------|------|----------|------|--|
| Symbol   | Faidilletei            | Min. | Max.     | Unit |  |
| tc(CK)   | CLKi input cycle time  | 800  | =        | ns   |  |
| tW(CKH)  | CLKi input "H" width   | 400  | -        | ns   |  |
| tW(CKL)  | CLKi input "L" width   | 400  | -        | ns   |  |
| td(C-Q)  | TXDi output delay time | -    | 200      | ns   |  |
| th(C-Q)  | TXDi hold time         | 0    | -        | ns   |  |
| tsu(D-C) | RXDi input setup time  | 150  | =        | ns   |  |
| th(C-D)  | RXDi input hold time   | 90   | -        | ns   |  |

i = 0 or 1



Figure 5.18 Serial Interface Timing Diagram when Vcc = 2.2 V

Table 5.33 External Interrupt INTi (i = 0 to 3) Input

| Symbol  | Parameter            |                     | Standard |      |  |
|---------|----------------------|---------------------|----------|------|--|
| Symbol  |                      |                     | Max.     | Unit |  |
| tw(INH) | INTO input "H" width | 1000(1)             | -        | ns   |  |
| tw(INL) | INTO input "L" width | 1000 <sup>(2)</sup> | П        | ns   |  |

- 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.
- 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



Figure 5.19 External Interrupt INTi Input Timing Diagram when Vcc = 2.2 V

| Б.   | Data         | Description    |                                                                                                                                                                                                                                                                                                                    |
|------|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page           | Summary                                                                                                                                                                                                                                                                                                            |
| 0.10 | Feb 24, 2005 | 1 to 3<br>5, 6 | Pin type changed: 48-pin(under consideration) → 52-pin.                                                                                                                                                                                                                                                            |
|      |              | 5 to 7         | Package type revised: 48-pin LQFP(under consideration) → PLQP0052JA-A                                                                                                                                                                                                                                              |
|      |              | 8              | Table 1.5 TCLK added, VREF revised.                                                                                                                                                                                                                                                                                |
|      |              | 9              | Table 1.6 revised.                                                                                                                                                                                                                                                                                                 |
|      |              | 13, 14         | Figures 3.1 and 3.2 part number revised.                                                                                                                                                                                                                                                                           |
|      |              | 15             | Tabel 4.1 revised:  - 000Fh: 000XXXXXb → 00011111b  - 0023h: FR0 → FRA0  - 0024h: FR1 → FRA1  - 0025h: FR2 → FRA2  - 0031h: Voltage Detection A Register 1, VC1  → Voltage Detection Register 1, VCA1  - 0032h: Voltage Detection A Register 2, VC2  → Voltage Detection Register 2, VCA2                          |
|      |              | 17             | Tabel 4.3 Register name and the value after reset at 00B8h to 00BFh revised; NOTE2 added.                                                                                                                                                                                                                          |
|      |              | 19             | Tabel 4.5 revised: - 0107h: LINSR → LINST - 0137h to 013Fh: Register symbol revised                                                                                                                                                                                                                                |
|      |              | 20             | Tabel 4.6 revised: - 0140h to 015Fh: Register symbol revised - 0158h, 0159h: Timer RD General Register → Timer RD General Register A1                                                                                                                                                                              |
| 0.20 | Mar 8, 2005  | 2, 3<br>8      | Tables 1.1, 1.2 and 1.5 revised: "main clock" → "XIN clock"; "sub clock" → "XCIN clock"                                                                                                                                                                                                                            |
|      |              | 15             | - 0023h to 0025h: 40MHz On-Chip Oscillator Control Register  → High-Speed On-Chip Oscillator Control Register                                                                                                                                                                                                      |
| 0.30 | Sep 01, 2005 | 2, 3           | Table 1.1 R8C/24 Group Performance, Table 1.2 R8C/25 Group Performance • Serial Interface revised: - Serial Interface: 2 channels Clock synchronous serial I/O, UART - Clock Synchronous Serial Interface: 1 channel I <sup>2</sup> C bus Interface <sup>(1)</sup> , Clock synchronous serial I/O with chip select |
|      |              | 4              | Figure 1.1 Block Diagram  • UART or Clock Synchronous Serial Interface: "(8 bits × 1 channel)" →  "(8 bits × 2 channels)" revised  • UART (8 bits × 1 channel) deleted                                                                                                                                             |
|      |              | 5, 6           | Table 1.3 Product Information of R8C/24 Group, Table 1.4 Product Information of R8C/25 Group "Flash Memory Version" → "N Version" revised                                                                                                                                                                          |

| Day  | Data         |      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page | Summary                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0.30 | Sep 01, 2005 | 7    | Figure 1.4 Pin Assignment  • Pin name revised;  VSS → VSS/AVSS,  VCC → VCC/AVCC,  P1_5/RXD0/(TRAIO)/(INT1) → P1_5/RXD0/(TRAIO)/(INT1)(2),  P6_6/INT2/(TXD1) → P6_6/INT2/TXD1,  P6_7/INT3/(RXD1) → P6_7/INT3/RXD1,  P6_5 → P6_5/CLK1  • NOTE2 added                                                                                                                                                                                                           |
|      |              | 8    | <ul> <li>Table 1.5 Pin Description</li> <li>Analog Power Supply Input: line added</li> <li>INT Interrupt Input: "INTO Timer RD input pins. INT1 Timer RA input pins." added</li> <li>Serial Interface: "CLK1" added</li> <li>"I²C Bus Interface (IIC)" → "I²C Bus Interface"</li> <li>"SSU" → "Clock Synchronous Serial I/O with Chip Select"</li> </ul>                                                                                                     |
|      |              | 9    | Table 1.6 Pin Name Information by Pin Number revised  • Pin Number 10: "VSS" → "VSS/AVSS"  • Pin Number 12: "VCC" → "VCC/AVCC"  • Pin Number 27: "INTO" added  • Pin Number 28: "(TXD1)" → "TXD1"  • Pin Number 29: "(RXD1)" → "RXD1"  • Pin Number 35: "CLK1" added                                                                                                                                                                                         |
|      |              | 15   | Tabel 4.1 SFR Information(1) revised:  • 0012h: X0h → 00h  • 0013h: XXXXXX00b → 00h  • 0016h: X0h → 00h  • 0036h: Voltage Monitor 1 Control Register <sup>(2)</sup> → Voltage Monitor 1  Control Register <sup>(5)</sup> • 0038h: 00001000b <sup>(3)</sup> , 01000001b <sup>(4)</sup> → 0000X000b <sup>(3)</sup> , 0100X001b <sup>(4)</sup> • NOTES2, 5: "the voltage monitor 1 reset" added  • NOTE3: "voltage monitor 1 reset" → "voltage monitor 0 reset" |
|      |              | 16   | Tabel 4.2 SFR Information(2) revised:  • 0048h: RD0IC → TRD0IC  • 0049h: RD1IC → TRD1IC  • 004Ah: REIC → TREIC  • 004Fh: SSU/IIC Interrupt Control Register, IIC2AIC → SSU/IIC Interrupt Control Register <sup>(2)</sup> , SSUAIC/IIC2AIC  • 0056h: RAIC → TRAIC  • 0058h: RBIC → TRBIC  • NOTE2 added                                                                                                                                                       |
|      |              | 17   | Tabel 4.3 SFR Information(3) revised:  • 00BCh: 00h → 00h/0000X000b                                                                                                                                                                                                                                                                                                                                                                                          |
|      |              | 18   | Tabel 4.4 SFR Information(4) revised:  • 00D6h: 00000XXXb → 00h  • 00F5h: UART1 Function Select Register, U1SR, XXh added                                                                                                                                                                                                                                                                                                                                    |

| Day  | Data         | Description |                                                                                                                                                                                                                                                                                                                                                             |
|------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page        | Summary                                                                                                                                                                                                                                                                                                                                                     |
| 0.40 | Jan 24, 2006 | 15          | Table 4.1 SFR Information(1);<br>0024h: "TBD" → "When shipping"<br>NOTES 3 and 4 revised                                                                                                                                                                                                                                                                    |
|      |              | 19          | Table 4.5 SFR Information (5);  0118h: "Timer RE Second Data Register" → "Timer RE Second Data Register / Counter Data Register"  0119h: "Timer RE Minute Data Register" → "Timer RE Minute Data Register / Compare Data Register"  0138h: "TRDMDR" → "TRDMR"  013Bh: "Timer RD Output Master Enable Register" → "Timer RD Output Master Enable Register 1" |
|      |              | 22          | Table 5.1 Absolute Maximum Ratings; "Vcc" → "Vcc/AVcc" revised                                                                                                                                                                                                                                                                                              |
|      |              |             | Table 5.2 Recommended Operating Conditions revised                                                                                                                                                                                                                                                                                                          |
|      |              | 23          | Table 5.3 A/D Converter Characteristics revised                                                                                                                                                                                                                                                                                                             |
|      |              | 24          | Table 5.4 Flash Memory (Program ROM) Electrical Characteristics revised                                                                                                                                                                                                                                                                                     |
|      |              | 25          | Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical revised                                                                                                                                                                                                                                                                                     |
|      |              | 26          | Table 5.6 Voltage Detection 0 Circuit Electrical Characteristics revised Table 5.7 Voltage Detection 1 Circuit Electrical Characteristics revised Table 5.8 Voltage Detection 2 Circuit Electrical Characteristics revised                                                                                                                                  |
|      |              | 28          | Table 5.11 High-speed On-Chip Oscillator Circuit Electrical Characteristics revised Table 5.12 Low-speed On-Chip Oscillator Circuit Electrical Characteristics revised Table 5.13 Power Supply Circuit Timing Characteristics revised                                                                                                                       |
|      |              | 29          | Table 5.14 Timing Requirements of Clock Synchronous Serial I/O with Chip Select revised                                                                                                                                                                                                                                                                     |
|      |              | 33          | Table 5.15 Timing Requirements of I <sup>2</sup> C bus Interface NOTE1 revised                                                                                                                                                                                                                                                                              |
|      |              | 34          | Table 5.16 Electrical Characteristics (1) [VCC = 5 V] revised                                                                                                                                                                                                                                                                                               |
|      |              | 35          | Table 5.17 Electrical Characteristics (2) [VCC = 5 V] revised                                                                                                                                                                                                                                                                                               |
|      |              | 36          | Table 5.18 XIN Input, XCIN Input revised                                                                                                                                                                                                                                                                                                                    |
|      |              | 37          | Table 5.20 Serial Interface revised                                                                                                                                                                                                                                                                                                                         |
|      |              | 38          | Table 5.22 Electrical Characteristics (3) [VCC = 3 V] revised                                                                                                                                                                                                                                                                                               |
|      |              | 39          | Table 5.23 Electrical Characteristics (4) [Vcc = 3 V] revised                                                                                                                                                                                                                                                                                               |
|      |              | 40          | Table 5.24 XIN Input, XCIN Input revised                                                                                                                                                                                                                                                                                                                    |
|      |              | 41          | Table 5.26 Serial Interface revised                                                                                                                                                                                                                                                                                                                         |
|      |              | 42          | Table 5.28 Electrical Characteristics (5) [VCC = 2.2 V] revised                                                                                                                                                                                                                                                                                             |
|      |              | 43          | Table 5.29 Electrical Characteristics (6) [Vcc = 2.2 V] revised                                                                                                                                                                                                                                                                                             |
|      |              | 44          | Table 5.30 XIN Input, XCIN Input revised Table 5.31 TRAIO Input, INT1 Input revised                                                                                                                                                                                                                                                                         |
|      |              | 45          | Table 5.32 Serial Interface revised Table 5.33 External Interrupt $\overline{\text{INTi}}$ (i = 0, 2, 3) Input                                                                                                                                                                                                                                              |

|      |              |           | Description                                                                                                                                                                                                                                                                                                                                    |
|------|--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page      | Summary                                                                                                                                                                                                                                                                                                                                        |
| 0.40 | Jan 24, 2006 | 46        | Package Dimensions;<br>"TBD" → "PLQP0052JA-A (52P6A-A)" added                                                                                                                                                                                                                                                                                  |
| 1.00 | May 31, 2006 | all pages | "Under development" deleted                                                                                                                                                                                                                                                                                                                    |
|      |              | 1         | 1. Overview; "data flash ROM" $ ightarrow$ "data flash" revised                                                                                                                                                                                                                                                                                |
|      |              | 3         | Table 1.2 Functions and Specifications for R8C/25 Group revised                                                                                                                                                                                                                                                                                |
|      |              | 4         | Figure 1.1 Block Diagram;<br>"System clock generator" → "System clock generation circuit" revised                                                                                                                                                                                                                                              |
|      |              | 5 to 6    | Table 1.3 Product Information for R8C/24 Group and Table 1.4 Product Information for R8C/25 Group; A part of (D) mark is deleted.                                                                                                                                                                                                              |
|      |              | 9         | Table 1.6 Pin Name Information by Pin Number NOTE1 added                                                                                                                                                                                                                                                                                       |
|      |              | 15        | Table 4.1 SFR Information(1);<br>001Ch: "00h" → "00h, 10000000b" revised<br>0029h: High-Speed On-Chip Oscillator Control Register 4 FRA4 When shipping added<br>002Bh: High-Speed On-Chip Oscillator Control Register 6 FRA6 When shipping added<br>NOTE6 added                                                                                |
|      |              | 19        | Table 4.5 SFR Information(5); 0118h: Timer RE Second Data Register / Counter Data Register, 0119h: Timer RE Minute Data Register / Compare Data Register register name revised                                                                                                                                                                 |
|      |              | 20        | Table 4.6 SFR Information(6);<br>0143h: "11000000b" → "11100000b" revised                                                                                                                                                                                                                                                                      |
|      |              | 22        | Table 5.2 Recommended Operating Conditions revised                                                                                                                                                                                                                                                                                             |
|      |              | 24        | Table 5.4 Flash Memory (Program ROM) Electrical Characteristics revised                                                                                                                                                                                                                                                                        |
|      |              | 25        | Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical Characteristics revised                                                                                                                                                                                                                                                        |
|      |              | 26        | Figure 5.2 Time delay until Suspend title revised                                                                                                                                                                                                                                                                                              |
|      |              | 27        | Table 5.9 Voltage Monitor 0 Reset Electrical Characteristics → Table 5.9 Power-on Reset Circuit, Voltage Monitor 0 Reset Electrical Characteristics revised Table 5.10 Power-on Reset Circuit Electrical Characteristics (When Not Using Voltage Monitor 0 Reset) deleted Figure 5.3 Power-on Reset Circuit Electrical Characteristics revised |
|      |              | 28        | Table 5.10 High-speed On-Chip Oscillator Circuit Electrical Characteristics revised Table 5.11 Low-speed On-Chip Oscillator Circuit Electrical Characteristics revised                                                                                                                                                                         |
|      |              | 35        | Table 5.16 Electrical Characteristics (2) [Vcc = 5 V] revised                                                                                                                                                                                                                                                                                  |
|      |              | 39        | Table 5.22 Electrical Characteristics (4) [Vcc = 3 V] revised                                                                                                                                                                                                                                                                                  |
|      |              | 43        | Table 5.28 Electrical Characteristics (6) [Vcc = 2.2 V] revised                                                                                                                                                                                                                                                                                |
|      |              | 46        | Package Dimensions; "The latest package Renesas Technology website." added                                                                                                                                                                                                                                                                     |

Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect to the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the development of the development of the development of the procedure of the development of the de



## **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510