

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2 0 0 0 0                  |                                                                                |
|----------------------------|--------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                       |
| Core Processor             | C166SV2                                                                        |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 40MHz                                                                          |
| Connectivity               | EBI/EMI, SPI, UART/USART                                                       |
| Peripherals                | PWM, WDT                                                                       |
| Number of I/O              | 79                                                                             |
| Program Memory Size        | 64KB (64K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 6K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 2.7V                                                                   |
| Data Converters            | A/D 14x8/10b                                                                   |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 100-LQFP                                                                       |
| Supplier Device Package    | PG-TQFP-100-5                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/saf-xc164s-8f40f-bb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



| XC164S                          |  |
|---------------------------------|--|
| Revision History: V1.2, 2006-08 |  |

Previous Version(s): V1.1, 2006-03 V1.0, 2005-01

| Page | Subjects (major changes since last revision)                                                                                                                                                                                                                                         |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6    | New derivatives added.                                                                                                                                                                                                                                                               |
| 10   | Description of the TRST signal modified.                                                                                                                                                                                                                                             |
| 45   | Instructions Set Summary improved.                                                                                                                                                                                                                                                   |
| 48   | Footnote added about pin XTAL1 belonging to $V_{\text{DDI}}$ power domain.                                                                                                                                                                                                           |
| 52   | Footnote added about amplitude at XTAL1 pin.                                                                                                                                                                                                                                         |
| 71   | Thermal Resistance: $R_{\text{THA}}$ replaced by $R_{\Theta \text{JC}}$ and $R_{\Theta \text{JL}}$ because $R_{\text{THA}}$ strongly depends on the external system (PCB, environment). $P_{\text{DISS}}$ removed, because no static parameter, but derived from thermal resistance. |
| 72   | Green Package added.                                                                                                                                                                                                                                                                 |

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: mcdocu.comments@infineon.com



### **Table of Contents**

# **Table of Contents**

| 1                                                                                                                                       | Summary of Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 4                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| <b>2</b><br>2.1<br>2.2                                                                                                                  | General Device Information                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 7                                                                                    |
| <b>3</b><br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br>3.12<br>3.13<br>3.14<br>3.15<br>3.16<br>3.17 | Functional DescriptionMemory Subsystem and OrganizationExternal Bus ControllerCentral Processing Unit (CPU)Interrupt SystemOn-Chip Debug Support (OCDS)Capture/Compare Units (CAPCOM1/2)The Capture/Compare Unit (CAPCOM6)General Purpose Timer Unit (GPT12E)Real Time ClockA/D ConverterAsynchronous/Synchronous Serial Interfaces (ASC0/ASC1)High Speed Synchronous Serial Channels (SSC0/SSC1)Watchdog TimerClock GenerationParallel PortsPower ManagementInstruction Set Summary | 18<br>20<br>21<br>23<br>28<br>31<br>32<br>36<br>38<br>39<br>40<br>41<br>42<br>42<br>44 |
| <b>4</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.4.1<br>4.4.2<br>4.4.3<br>4.4.4<br>4.4.5                                                       | On-chip Flash Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 48<br>51<br>56<br>59                                                                   |
| <b>5</b><br>5.1<br>5.2                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 71<br>71<br>74                                                                         |



### **General Device Information**

| Table 2         | Pir         | n Definit      | tions and Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|-----------------|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol          | Pin<br>Num. | Input<br>Outp. | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| RSTIN           | 1           | I              | Reset Input with Schmitt-Trigger characteristics. A low level<br>at this pin while the oscillator is running resets the XC164S.<br>A spike filter suppresses input pulses < 10 ns. Input pulses<br>> 100 ns safely pass the filter. The minimum duration for a<br>afe recognition should be 100 ns + 2 CPU clock cycles.<br>Note: The reset duration must be sufficient to let the<br>hardware configuration signals settle.<br>External circuitry must guarantee low level at the |  |  |  |  |
|                 |             |                | RSTIN pin at least until both power supply voltages have reached the operating range.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| P20.12          | 2           | IO             | For details, please refer to the description of <b>P20</b> .                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| NMI             | 3           | I              | Non-Maskable Interrupt Input. A high to low transition at this<br>in causes the CPU to vector to the NMI trap routine. When<br>the PWRDN (power down) instruction is executed, the NMI<br>in must be low in order to force the XC164S into power<br>lown mode. If NMI is high, when PWRDN is executed, the<br>part will continue to run in normal mode.                                                                                                                            |  |  |  |  |
| P0H.0-<br>P0H.3 | 47          | 10             | For details, please refer to the description of <b>PORT0</b> .                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| P9              |             | IO             | Port 9 is a 6-bit bidirectional I/O port. Each pin can be<br>programmed for input (output driver in high-impedance<br>state) or output (configurable as push/pull or open drain<br>driver). The input threshold of Port 9 is selectable (standard<br>or special).<br>The following Port 9 pins also serve for alternate functions:                                                                                                                                                 |  |  |  |  |
| P9.0            | 10          | I/O            | CC16IO CAPCOM2: CC16 Capture Inp./Compare Outp.,<br>EX7IN Fast External Interrupt 7 Input (alternate pin B)                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| P9.1            | 11          | I/O            | CC17IO CAPCOM2: CC17 Capture Inp./Compare Outp.,<br>EX6IN Fast External Interrupt 6 Input (alternate pin B)                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| P9.2            | 12          | I/O<br>I       | CC18IOCAPCOM2: CC18 Capture Inp./Compare Outp.,EX7INFast External Interrupt 7 Input (alternate pin A)                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| P9.3            | 13          | I/O<br>I       | CC19IO CAPCOM2: CC19 Capture Inp./Compare Outp.,<br>EX6IN Fast External Interrupt 6 Input (alternate pin A)                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| P9.4<br>P9.5    | 14<br>15    | I/O<br>I/O     | CC20IO CAPCOM2: CC20 Capture Inp./Compare Outp.<br>CC21IO CAPCOM2: CC21 Capture Inp./Compare Outp.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |



### **General Device Information**

| Table 2 | Pin Definitions and Functions (cont'd) |                |                                                          |                                                                                                                                                                                                                                      |  |  |  |  |
|---------|----------------------------------------|----------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol  | Pin<br>Num.                            | Input<br>Outp. | Function                                                 | unction                                                                                                                                                                                                                              |  |  |  |  |
| Р3      |                                        | IO             | programme<br>state) or ou<br>driver). The<br>or special) |                                                                                                                                                                                                                                      |  |  |  |  |
| P3.1    | 39                                     | 0<br>I/O<br>I  | The following T6OUT<br>RxD1<br>EX1IN<br>TCK              | ing Port 3 pins also serve for alternate functions:<br>GPT2 Timer T6 Toggle Latch Output,<br>ASC1 Data Input (Async.) or Inp./Outp. (Sync.),<br>Fast External Interrupt 1 Input (alternate pin A),<br>Debug System: JTAG Clock Input |  |  |  |  |
| P3.2    | 40                                     | 1              | CAPIN<br>TDI                                             | GPT2 Register CAPREL Capture Input,<br>Debug System: JTAG Data In                                                                                                                                                                    |  |  |  |  |
| P3.3    | 41                                     | 0<br>0         | T3OUT<br>TDO                                             | GPT1 Timer T3 Toggle Latch Output,<br>Debug System: JTAG Data Out                                                                                                                                                                    |  |  |  |  |
| P3.4    | 42                                     | 1              | T3EUD<br>TMS                                             | GPT1 Timer T3 External Up/Down Control Input,<br>Debug System: JTAG Test Mode Selection                                                                                                                                              |  |  |  |  |
| P3.5    | 43                                     | <br> 0<br> 0   | T4IN<br>TxD1<br>BRKOUT                                   | GPT1 Timer T4 Count/Gate/Reload/Capture Inp<br>ASC0 Clock/Data Output (Async./Sync.),<br>Debug System: Break Out                                                                                                                     |  |  |  |  |
| P3.6    | 44                                     | I              | T3IN                                                     | GPT1 Timer T3 Count/Gate Input                                                                                                                                                                                                       |  |  |  |  |
| P3.7    | 45                                     |                | T2IN<br>BRKIN                                            | GPT1 Timer T2 Count/Gate/Reload/Capture Inp<br>Debug System: Break In                                                                                                                                                                |  |  |  |  |
| P3.8    | 46                                     | I/O            | MRST0                                                    | SSC0 Master-Receive/Slave-Transmit In/Out.                                                                                                                                                                                           |  |  |  |  |
| P3.9    | 47                                     | I/O            | MTSR0                                                    | SSC0 Master-Transmit/Slave-Receive Out/In.                                                                                                                                                                                           |  |  |  |  |
| P3.10   | 48                                     | 0<br>I         | TxD0<br>EX2IN                                            | ASC0 Clock/Data Output (Async./Sync.),<br>Fast External Interrupt 2 Input (alternate pin B)                                                                                                                                          |  |  |  |  |
| P3.11   | 49                                     | I/O<br>I       | RxD0<br>EX2IN                                            | ASC0 Data Input (Async.) or Inp./Outp. (Sync.),<br>Fast External Interrupt 2 Input (alternate pin A)                                                                                                                                 |  |  |  |  |
| P3.12   | 50                                     | 0<br>0<br>I    | BHE<br>WRH<br>EX3IN                                      | External Memory High Byte Enable Signal,<br>External Memory High Byte Write Strobe,<br>Fast External Interrupt 3 Input (alternate pin B)                                                                                             |  |  |  |  |
| P3.13   | 51                                     | I/O<br>I       | SCLK0<br>EX3IN                                           | SSC0 Master Clock Output / Slave Clock Input.,<br>Fast External Interrupt 3 Input (alternate pin A)                                                                                                                                  |  |  |  |  |
| P3.15   | 52                                     | 0<br>0         | CLKOUT<br>FOUT                                           | System Clock Output (= CPU Clock),<br>Programmable Frequency Output                                                                                                                                                                  |  |  |  |  |



### **General Device Information**

| Table 2 | Pin Definitions and Functions (cont'd) |                |                                                                       |                                                             |  |  |  |  |  |
|---------|----------------------------------------|----------------|-----------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| Symbol  | Pin<br>Num.                            | Input<br>Outp. | Function                                                              |                                                             |  |  |  |  |  |
| Ρ4      |                                        | IO             | programm<br>state) or or<br>driver). The<br>or special)<br>Port 4 can | Port 4 can be used to output the segment address lines, the |  |  |  |  |  |
| 5 / 6   |                                        |                | •                                                                     | ptional chip select lines, and for serial interface lines:  |  |  |  |  |  |
| P4.0    | 53                                     | 0              | A16                                                                   | Least Significant Segment Address Line,                     |  |  |  |  |  |
|         | - 4                                    | 0              | CS3                                                                   | Chip Select 3 Output                                        |  |  |  |  |  |
| P4.1    | 54                                     | 0              | A17                                                                   | Segment Address Line,                                       |  |  |  |  |  |
| -       |                                        | 0              | CS2                                                                   | Chip Select 2 Output                                        |  |  |  |  |  |
| P4.2    | 55                                     | 0              | <u>A18</u>                                                            |                                                             |  |  |  |  |  |
|         |                                        | 0              | CS1                                                                   | 1 1                                                         |  |  |  |  |  |
| P4.3    | 56                                     | 0              | <u>A19</u>                                                            | Segment Address Line,                                       |  |  |  |  |  |
|         |                                        | 0              | CS0                                                                   | Chip Select 0 Output                                        |  |  |  |  |  |
| P4.4    | 57                                     | 0              | A20                                                                   | Segment Address Line,                                       |  |  |  |  |  |
|         |                                        | 1              | EX5IN                                                                 | Fast External Interrupt 5 Input (alternate pin B)           |  |  |  |  |  |
| P4.5    | 58                                     | 0              | A21                                                                   | Segment Address Line,                                       |  |  |  |  |  |
|         |                                        | 1              | EX4IN                                                                 | Fast External Interrupt 4 Input (alternate pin B)           |  |  |  |  |  |
| P4.6    | 59                                     | 0              | A22                                                                   | Segment Address Line,                                       |  |  |  |  |  |
|         |                                        | 1              | EX5IN                                                                 | EX5IN Fast External Interrupt 5 Input (alternate pin A)     |  |  |  |  |  |
| P4.7    | 60                                     | 0              | A23                                                                   | Most Significant Segment Address Line,                      |  |  |  |  |  |
|         |                                        | I              | EX4IN                                                                 | Fast External Interrupt 4 Input (alternate pin A)           |  |  |  |  |  |



### 3.2 External Bus Controller

All of the external memory accesses are performed by a particular on-chip External Bus Controller (EBC). It can be programmed either to Single Chip Mode when no external memory is required, or to one of four different external memory access modes<sup>1</sup>), which are as follows:

- 16 ... 24-bit Addresses, 16-bit Data, Demultiplexed
- 16 ... 24-bit Addresses, 16-bit Data, Multiplexed
- 16 ... 24-bit Addresses, 8-bit Data, Multiplexed
- 16 ... 24-bit Addresses, 8-bit Data, Demultiplexed

In the demultiplexed bus modes, addresses are output on PORT1 and data is input/output on PORT0 or P0L, respectively. In the multiplexed bus modes both addresses and data use PORT0 for input/output. The high order address (segment) lines use Port 4. The number of active segment address lines is selectable, restricting the external address space to 8 Mbytes ... 64 Kbytes. This is required when interface lines are assigned to Port 4.

Up to 4 external  $\overline{CS}$  signals (3 windows plus default) can be generated in order to save external glue logic. External modules can directly be connected to the common address/data bus and their individual select lines.

Important timing characteristics of the external bus interface have been made programmable (via registers TCONCSx/FCONCSx) to allow the user the adaption of a wide range of different types of memories and external peripherals.

In addition, up to 4 independent address windows may be defined (via registers ADDRSELx) which control the access to different resources with different bus characteristics. These address windows are arranged hierarchically where window 4 overrides window 3, and window 2 overrides window 1. All accesses to locations not covered by these 4 address windows are controlled by TCONCS0/FCONCS0. The currently active window can generate a chip select signal.

Note: The chip select signal of address window 4 is not available on a pin.

The external bus timing is related to the rising edge of the reference clock output CLKOUT. The external bus protocol is compatible with that of the standard C166 Family.

The EBC also controls accesses to resources connected to the on-chip LXBus. The LXBus is an internal representation of the external bus and allows accessing integrated peripherals and modules in the same way as external components.

The TwinCAN module is connected and accessed via the LXBus.

<sup>1)</sup> Bus modes are switched dynamically if several address windows with different mode settings are used.



### 3.4 Interrupt System

With an interrupt response time of typically 8 CPU clocks (in case of internal program execution), the XC164S is capable of reacting very fast to the occurrence of non-deterministic events.

The architecture of the XC164S supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC).

In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source, or the destination pointer, or both. An individual PEC transfer counter is implicitly decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data. The XC164S has 8 PEC channels each of which offers such fast interrupt-driven data transfer capabilities.

A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bitfield exists for each of the possible interrupt nodes. Via its related register, each node can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt nodes has a dedicated vector location.

Fast external interrupt inputs are provided to service external interrupts with high precision requirements. These fast interrupt inputs feature programmable edge detection (rising edge, falling edge, or both edges).

Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number.

**Table 4** shows all of the possible XC164S interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers.

Note: Interrupt nodes which are not assigned to peripherals (unassigned nodes), may be used to generate software controlled interrupt requests by setting the respective interrupt request bit (xIR).



### Table 4XC164S Interrupt Nodes

| Source of Interrupt or PEC<br>Service Request | Control<br>Register | Vector<br>Location <sup>1)</sup> | Trap<br>Number                    |
|-----------------------------------------------|---------------------|----------------------------------|-----------------------------------|
| CAPCOM Register 0                             | CC1_CC0IC           | xx'0040 <sub>H</sub>             | 10 <sub>H</sub> / 16 <sub>D</sub> |
| CAPCOM Register 1                             | CC1_CC1IC           | xx'0044 <sub>H</sub>             | 11 <sub>H</sub> / 17 <sub>D</sub> |
| CAPCOM Register 2                             | CC1_CC2IC           | xx'0048 <sub>H</sub>             | 12 <sub>H</sub> / 18 <sub>D</sub> |
| CAPCOM Register 3                             | CC1_CC3IC           | xx'004C <sub>H</sub>             | 13 <sub>H</sub> / 19 <sub>D</sub> |
| CAPCOM Register 4                             | CC1_CC4IC           | xx'0050 <sub>H</sub>             | 14 <sub>H</sub> / 20 <sub>D</sub> |
| CAPCOM Register 5                             | CC1_CC5IC           | xx'0054 <sub>H</sub>             | 15 <sub>H</sub> / 21 <sub>D</sub> |
| CAPCOM Register 6                             | CC1_CC6IC           | xx'0058 <sub>H</sub>             | 16 <sub>H</sub> / 22 <sub>D</sub> |
| CAPCOM Register 7                             | CC1_CC7IC           | xx'005C <sub>H</sub>             | 17 <sub>H</sub> / 23 <sub>D</sub> |
| CAPCOM Register 8                             | CC1_CC8IC           | xx'0060 <sub>H</sub>             | 18 <sub>H</sub> / 24 <sub>D</sub> |
| CAPCOM Register 9                             | CC1_CC9IC           | xx'0064 <sub>H</sub>             | 19 <sub>H</sub> / 25 <sub>D</sub> |
| CAPCOM Register 10                            | CC1_CC10IC          | xx'0068 <sub>H</sub>             | 1A <sub>H</sub> / 26 <sub>D</sub> |
| CAPCOM Register 11                            | CC1_CC11IC          | xx'006C <sub>H</sub>             | 1B <sub>H</sub> / 27 <sub>D</sub> |
| CAPCOM Register 12                            | CC1_CC12IC          | xx'0070 <sub>H</sub>             | 1C <sub>H</sub> / 28 <sub>D</sub> |
| CAPCOM Register 13                            | CC1_CC13IC          | xx'0074 <sub>H</sub>             | 1D <sub>H</sub> / 29 <sub>D</sub> |
| CAPCOM Register 14                            | CC1_CC14IC          | xx'0078 <sub>H</sub>             | 1E <sub>H</sub> / 30 <sub>D</sub> |
| CAPCOM Register 15                            | CC1_CC15IC          | xx'007C <sub>H</sub>             | 1F <sub>H</sub> / 31 <sub>D</sub> |
| CAPCOM Register 16                            | CC2_CC16IC          | xx'00C0 <sub>H</sub>             | 30 <sub>H</sub> / 48 <sub>D</sub> |
| CAPCOM Register 17                            | CC2_CC17IC          | xx'00C4 <sub>H</sub>             | 31 <sub>H</sub> / 49 <sub>D</sub> |
| CAPCOM Register 18                            | CC2_CC18IC          | xx'00C8 <sub>H</sub>             | 32 <sub>H</sub> / 50 <sub>D</sub> |
| CAPCOM Register 19                            | CC2_CC19IC          | xx'00CC <sub>H</sub>             | 33 <sub>H</sub> / 51 <sub>D</sub> |
| CAPCOM Register 20                            | CC2_CC20IC          | xx'00D0 <sub>H</sub>             | 34 <sub>H</sub> / 52 <sub>D</sub> |
| CAPCOM Register 21                            | CC2_CC21IC          | xx'00D4 <sub>H</sub>             | 35 <sub>H</sub> / 53 <sub>D</sub> |
| CAPCOM Register 22                            | CC2_CC22IC          | xx'00D8 <sub>H</sub>             | 36 <sub>H</sub> / 54 <sub>D</sub> |
| CAPCOM Register 23                            | CC2_CC23IC          | xx'00DC <sub>H</sub>             | 37 <sub>H</sub> / 55 <sub>D</sub> |
| CAPCOM Register 24                            | CC2_CC24IC          | xx'00E0 <sub>H</sub>             | 38 <sub>H</sub> / 56 <sub>D</sub> |
| CAPCOM Register 25                            | CC2_CC25IC          | xx'00E4 <sub>H</sub>             | 39 <sub>H</sub> / 57 <sub>D</sub> |
| CAPCOM Register 26                            | CC2_CC26IC          | xx'00E8 <sub>H</sub>             | 3A <sub>H</sub> / 58 <sub>D</sub> |
| CAPCOM Register 27                            | CC2_CC27IC          | xx'00EC <sub>H</sub>             | 3B <sub>H</sub> / 59 <sub>D</sub> |
| CAPCOM Register 28                            | CC2_CC28IC          | xx'00F0 <sub>H</sub>             | 3C <sub>H</sub> / 60 <sub>D</sub> |



### Table 4XC164S Interrupt Nodes (cont'd)

| Source of Interrupt or PEC<br>Service Request | Control<br>Register | Vector<br>Location <sup>1)</sup> | Trap<br>Number                    |
|-----------------------------------------------|---------------------|----------------------------------|-----------------------------------|
| CAPCOM6 Timer T12                             | CCU6_T12IC          | xx'0134 <sub>H</sub>             | 4D <sub>H</sub> / 77 <sub>D</sub> |
| CAPCOM6 Timer T13                             | CCU6_T13IC          | xx'0138 <sub>H</sub>             | 4E <sub>H</sub> / 78 <sub>D</sub> |
| CAPCOM6 Emergency                             | CCU6_EIC            | xx'013C <sub>H</sub>             | 4F <sub>H</sub> / 79 <sub>D</sub> |
| CAPCOM6                                       | CCU6_IC             | xx'0140 <sub>H</sub>             | 50 <sub>H</sub> / 80 <sub>D</sub> |
| SSC1 Transmit                                 | SSC1_TIC            | xx'0144 <sub>H</sub>             | 51 <sub>H</sub> / 81 <sub>D</sub> |
| SSC1 Receive                                  | SSC1_RIC            | xx'0148 <sub>H</sub>             | 52 <sub>H</sub> / 82 <sub>D</sub> |
| SSC1 Error                                    | SSC1_EIC            | xx'014C <sub>H</sub>             | 53 <sub>H</sub> / 83 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0150 <sub>H</sub>             | 54 <sub>H</sub> / 84 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0154 <sub>H</sub>             | 55 <sub>H</sub> / 85 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0158 <sub>H</sub>             | 56 <sub>H</sub> / 86 <sub>D</sub> |
| Unassigned node                               | -                   | xx'015C <sub>H</sub>             | 57 <sub>H</sub> / 87 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0164 <sub>H</sub>             | 59 <sub>H</sub> / 89 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0168 <sub>H</sub>             | 5A <sub>H</sub> / 90 <sub>D</sub> |
| Unassigned node                               | -                   | xx'016C <sub>H</sub>             | 5B <sub>H</sub> / 91 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0170 <sub>H</sub>             | 5C <sub>H</sub> / 92 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0174 <sub>H</sub>             | 5D <sub>H</sub> / 93 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0100 <sub>H</sub>             | 40 <sub>H</sub> / 64 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0104 <sub>H</sub>             | 41 <sub>H</sub> / 65 <sub>D</sub> |
| Unassigned node                               | -                   | xx'012C <sub>H</sub>             | 4B <sub>H</sub> / 75 <sub>D</sub> |
| Unassigned node                               | -                   | xx'00FC <sub>H</sub>             | 3F <sub>H</sub> / 63 <sub>D</sub> |
| Unassigned node                               | -                   | xx'0160 <sub>H</sub>             | 58 <sub>H</sub> / 88 <sub>D</sub> |
|                                               |                     |                                  |                                   |

1) Register VECSEG defines the segment where the vector table is located to.

Bitfield VECSC in register CPUCON1 defines the distance between two adjacent vectors. This table represents the default setting, with a distance of 4 (two words) between two vectors.



## 3.5 On-Chip Debug Support (OCDS)

The On-Chip Debug Support system provides a broad range of debug and emulation features built into the XC164S. The user software running on the XC164S can thus be debugged within the target system environment.

The OCDS is controlled by an external debugging device via the debug interface, consisting of the IEEE-1149-conforming JTAG port and a break interface. The debugger controls the OCDS via a set of dedicated registers accessible via the JTAG interface. Additionally, the OCDS system can be controlled by the CPU, e.g. by a monitor program. An injection interface allows the execution of OCDS-generated instructions by the CPU.

Multiple breakpoints can be triggered by on-chip hardware, by software, or by an external trigger input. Single stepping is supported as well as the injection of arbitrary instructions and read/write access to the complete internal address space. A breakpoint trigger can be answered with a CPU-halt, a monitor call, a data transfer, or/and the activation of an external signal.

Tracing data can be obtained via the JTAG interface or via the external bus interface for increased performance.

The debug interface uses a set of 6 interface signals (4 JTAG lines, 2 break lines) to communicate with external circuitry. These interface signals are realized as alternate functions on Port 3 pins.

Complete system emulation is supported by the New Emulation Technology (NET) interface.

## 3.6 Capture/Compare Units (CAPCOM1/2)

The CAPCOM units support generation and control of timing sequences on up to 32 channels with a maximum resolution of 1 system clock cycle (8 cycles in staggered mode). The CAPCOM units are typically used to handle high speed I/O tasks such as pulse and waveform generation, pulse width modulation (PMW), Digital to Analog (D/A) conversion, software timing, or time recording relative to external events.

Four 16-bit timers (T0/T1, T7/T8) with reload registers provide two independent time bases for each capture/compare register array.

The input clock for the timers is programmable to several prescaled values of the internal system clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range of variation for the timer period and resolution and allows precise adjustments to the application specific requirements. In addition, external count inputs for CAPCOM timers T0 and T7 allow event scheduling for the capture/compare registers relative to external events.

Both of the two capture/compare register arrays contain 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer T0 or T1 (T7 or T8, respectively), and programmed for capture or



### 3.8 General Purpose Timer Unit (GPT12E)

The GPT12E unit represents a very flexible multifunctional timer/counter structure which may be used for many different time related tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication.

The GPT12E unit incorporates five 16-bit timers which are organized in two separate modules, GPT1 and GPT2. Each timer in each module may operate independently in a number of different modes, or may be concatenated with another timer of the same module.

Each of the three timers T2, T3, T4 of **module GPT1** can be configured individually for one of four basic modes of operation, which are Timer, Gated Timer, Counter, and Incremental Interface Mode. In Timer Mode, the input clock for a timer is derived from the system clock, divided by a programmable prescaler, while Counter Mode allows a timer to be clocked in reference to external events.

Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes, each timer has one associated port pin (TxIN) which serves as gate or clock input. The maximum resolution of the timers in module GPT1 is 4 system clock cycles.

The count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD) to facilitate e.g. position tracking.

In Incremental Interface Mode the GPT1 timers (T2, T3, T4) can be directly connected to the incremental position sensor signals A and B via their respective inputs TxIN and TxEUD. Direction and count signals are internally derived from these two input signals, so the contents of the respective timer Tx corresponds to the sensor position. The third position sensor signal TOP0 can be connected to an interrupt input.

Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer overflow/underflow. The state of this latch may be output on pin T3OUT e.g. for time out monitoring of external hardware components. It may also be used internally to clock timers T2 and T4 for measuring long time periods with high resolution.

In addition to their basic operating modes, timers T2 and T4 may be configured as reload or capture registers for timer T3. When used as capture or reload registers, timers T2 and T4 are stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at their associated input pins (TxIN). Timer T3 is reloaded with the contents of T2 or T4 triggered either by an external signal or by a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be constantly generated without software intervention.









The RTC module can be used for different purposes:

- System clock to determine the current time and date, optionally during idle mode, sleep mode, and power down mode.
- Cyclic time based interrupt, to provide a system time tick independent of CPU frequency and other resources, e.g. to wake up regularly from idle mode.
- 48-bit timer for long term measurements (maximum timespan is >> 100 years).
- Alarm interrupt for wake-up on a defined time.



## 3.12 High Speed Synchronous Serial Channels (SSC0/SSC1)

The High Speed Synchronous Serial Channels SSC0/SSC1 support full-duplex and halfduplex synchronous communication. It may be configured so it interfaces with serially linked peripheral components, full SPI functionality is supported.

A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception and error handling three separate interrupt vectors are provided.

The SSC transmits or receives characters of 2 ... 16 bits length synchronously to a shift clock which can be generated by the SSC (master mode) or by an external master (slave mode). The SSC can start shifting with the LSB or with the MSB and allows the selection of shifting and latching clock edges as well as the clock polarity.

A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. Transmit error and receive error supervise the correct handling of the data buffer. Phase error and baudrate error detect incorrect serial data.

### Summary of Features

- Master or Slave mode operation
- Full-duplex or Half-duplex transfers
- Baudrate generation from 20 Mbit/s to 305.18 bit/s (@ 40 MHz)
- Flexible data format
  - Programmable number of data bits: 2 to 16 bits
  - Programmable shift direction: LSB-first or MSB-first
  - Programmable clock polarity: idle low or idle high
  - Programmable clock/data phase: data shift with leading or trailing clock edge
- Loop back option available for testing purposes
- Interrupt generation on transmitter buffer empty condition, receive buffer full condition, error condition (receive, phase, baudrate, transmit error)
- Three pin interface with flexible SSC pin configuration



| Table 7             | Summary of the XC164S's Parallel Ports         |                                                                                                                                                          |  |  |  |
|---------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Port                | Control                                        | Alternate Functions                                                                                                                                      |  |  |  |
| PORT0               | Pad drivers                                    | Address/Data lines or data lines <sup>1)</sup>                                                                                                           |  |  |  |
| PORT1               | Pad drivers                                    | Address lines <sup>2)</sup>                                                                                                                              |  |  |  |
|                     |                                                | Capture inputs or compare outputs,<br>Serial interface lines,<br>Fast external interrupt inputs                                                          |  |  |  |
| Port 3              | Pad drivers,<br>Open drain,<br>Input threshold | Timer control signals, serial interface lines,<br>Optional bus control signal BHE/WRH,<br>System clock output CLKOUT (or FOUT),<br>Debug interface lines |  |  |  |
| Port 4 Pad drivers, |                                                | Segment address lines <sup>3)</sup>                                                                                                                      |  |  |  |
|                     | Open drain,<br>Input threshold                 | Optional chip select signals                                                                                                                             |  |  |  |
| Port 5              | -                                              | Analog input channels to the A/D converter,<br>Timer control signals                                                                                     |  |  |  |
| Port 9              | Pad drivers,<br>Open drain,<br>Input threshold | Capture inputs or compare outputs                                                                                                                        |  |  |  |
| Port 20             | Pad drivers,<br>Open drain                     | Bus control signals RD, WR/WRL, ALE,<br>External access enable pin EA,<br>Reset indication output RSTOUT                                                 |  |  |  |

#### 1) For multiplexed bus cycles.

2) For demultiplexed bus cycles.

3) For more than 64 Kbytes of external resources.



| Table 8Instruction Set Summary (cont'd) |                                                                                          |       |  |  |
|-----------------------------------------|------------------------------------------------------------------------------------------|-------|--|--|
| Mnemonic                                | Description                                                                              | Bytes |  |  |
| ROL/ROR                                 | Rotate left/right direct word GPR                                                        | 2     |  |  |
| ASHR                                    | Arithmetic (sign bit) shift right direct word GPR                                        | 2     |  |  |
| MOV(B)                                  | Move word (byte) data                                                                    | 2/4   |  |  |
| MOVBS/Z                                 | Move byte operand to word op. with sign/zero extension                                   | 2/4   |  |  |
| JMPA/I/R                                | Jump absolute/indirect/relative if condition is met                                      | 4     |  |  |
| JMPS                                    | Jump absolute to a code segment                                                          | 4     |  |  |
| JB(C)                                   | Jump relative if direct bit is set (and clear bit)                                       | 4     |  |  |
| JNB(S)                                  | Jump relative if direct bit is not set (and set bit)                                     | 4     |  |  |
| CALLA/I/R                               | Call absolute/indirect/relative subroutine if condition is met                           | 4     |  |  |
| CALLS                                   | Call absolute subroutine in any code segment                                             | 4     |  |  |
| PCALL                                   | Push direct word register onto system stack and call absolute subroutine                 | 4     |  |  |
| TRAP                                    | Call interrupt service routine via immediate trap number                                 | 2     |  |  |
| PUSH/POP                                | Push/pop direct word register onto/from system stack                                     | 2     |  |  |
| SCXT                                    | Push direct word register onto system stack and update register with word operand        | 4     |  |  |
| RET(P)                                  | Return from intra-segment subroutine<br>(and pop direct word register from system stack) | 2     |  |  |
| RETS                                    | Return from inter-segment subroutine                                                     | 2     |  |  |
| RETI                                    | Return from interrupt service subroutine                                                 | 2     |  |  |
| SBRK                                    | Software Break                                                                           | 2     |  |  |
| SRST                                    | Software Reset                                                                           | 4     |  |  |
| IDLE                                    | Enter Idle Mode                                                                          | 4     |  |  |
| PWRDN                                   | Enter Power Down Mode (supposes MMI-pin being low)                                       | 4     |  |  |
| SRVWDT                                  | Service Watchdog Timer                                                                   | 4     |  |  |
| DISWDT/ENWDT                            | Disable/Enable Watchdog Timer                                                            | 4     |  |  |
| EINIT                                   | End-of-Initialization Register Lock                                                      | 4     |  |  |
| ATOMIC                                  | Begin ATOMIC sequence                                                                    | 2     |  |  |
| EXTR                                    | Begin EXTended Register sequence                                                         | 2     |  |  |
| EXTP(R)                                 | Begin EXTended Page (and Register) sequence                                              | 2/4   |  |  |
| EXTS(R)                                 | Begin EXTended Segment (and Register) sequence                                           | 2/4   |  |  |



### **Electrical Parameters**

### 4.4.2 On-chip Flash Operation

The XC164S's Flash module delivers data within a fixed access time (see Table 17).

Accesses to the Flash module are controlled by the PMI and take 1+WS clock cycles, where WS is the number of Flash access waitstates selected via bitfield WSFLASH in register IMBCTRL. The resulting duration of the access phase must cover the access time  $t_{ACC}$  of the Flash array. Therefore, the required Flash waitstates depend on the available speed grade as well as on the actual system frequency.

Note: The Flash access waitstates only affect non-sequential accesses. Due to prefetching mechanisms, the performance for sequential accesses (depending on the software structure) is only partially influenced by waitstates.

In typical applications, eliminating one waitstate increases the average performance by 5% ... 15%.

| Parameter                           | Symbol           |    | Limit Values |                   |      | Unit |
|-------------------------------------|------------------|----|--------------|-------------------|------|------|
|                                     |                  |    | Min.         | Тур.              | Max. |      |
| Flash module access time            | t <sub>ACC</sub> | CC | -            | -                 | 50   | ns   |
| Programming time per 128-byte block | t <sub>PR</sub>  | CC | -            | 2 <sup>1)</sup>   | 5    | ms   |
| Erase time per sector               | t <sub>ER</sub>  | CC | -            | 200 <sup>1)</sup> | 500  | ms   |

### Table 17 Flash Characteristics (Operating Conditions apply)

1) Programming and erase time depends on the system frequency. Typical values are valid for 40 MHz.

Example: For an operating frequency of 40 MHz (clock cycle = 25 ns), devices can be operated with 1 waitstate:  $((1+1) \times 25 \text{ ns}) \ge 50 \text{ ns}$ .

 Table 18 indicates the interrelation of waitstates and system frequency.

Table 18Flash Access Waitstates

| Required Waitstates               | Frequency Range              |
|-----------------------------------|------------------------------|
| $0$ WS (WSFLASH = $00_B$ )        | $f_{CPU} \le 20 \text{ MHz}$ |
| 1 WS (WSFLASH = 01 <sub>B</sub> ) | $f_{CPU} \le 40 \text{ MHz}$ |

Note: The maximum achievable system frequency is limited by the properties of the respective derivative, i.e. 40 MHz (or 20 MHz for XC164S-xxF20F devices).



### **Electrical Parameters**

### 4.4.5 External Bus Timing

### Table 20CLKOUT Reference Signal

| Parameter         | Symbol                 |    | Limit Values           |      | Unit |
|-------------------|------------------------|----|------------------------|------|------|
|                   |                        |    | Min.                   | Max. |      |
| CLKOUT cycle time | tc <sub>5</sub>        | CC | 40/30/25 <sup>1)</sup> |      | ns   |
| CLKOUT high time  | tc <sub>6</sub>        | CC | 8                      | _    | ns   |
| CLKOUT low time   | <i>tc</i> <sub>7</sub> | CC | 6                      | _    | ns   |
| CLKOUT rise time  | tc <sub>8</sub>        | CC | _                      | 4    | ns   |
| CLKOUT fall time  | tc <sub>9</sub>        | CC | -                      | 4    | ns   |

1) The CLKOUT cycle time is influenced by the PLL jitter (given values apply to  $f_{CPU}$  = 25/33/40 MHz). For longer periods the relative deviation decreases (see PLL deviation formula).



Figure 19 CLKOUT Signal Timing



### **Electrical Parameters**

### Table 22 External Bus Cycle Timing (Operating Conditions apply)

| Symbol                  |                                                                                                                                                                                                     | Limit Values                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                    | Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         |                                                                                                                                                                                                     | Min.                                                                                                                                                        | Max.                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <i>tc</i> <sub>10</sub> | CC                                                                                                                                                                                                  | 1                                                                                                                                                           | 13                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>11</sub> | СС                                                                                                                                                                                                  | -1                                                                                                                                                          | 7                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>12</sub> | CC                                                                                                                                                                                                  | 1                                                                                                                                                           | 16                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>13</sub> | CC                                                                                                                                                                                                  | 3                                                                                                                                                           | 16                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>14</sub> | CC                                                                                                                                                                                                  | 1                                                                                                                                                           | 14                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>15</sub> | СС                                                                                                                                                                                                  | 3                                                                                                                                                           | 17                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>16</sub> | СС                                                                                                                                                                                                  | 3                                                                                                                                                           | 17                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>20</sub> | СС                                                                                                                                                                                                  | -3                                                                                                                                                          | 3                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>21</sub> | СС                                                                                                                                                                                                  | 0                                                                                                                                                           | 8                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>23</sub> | СС                                                                                                                                                                                                  | 1                                                                                                                                                           | 13                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>24</sub> | СС                                                                                                                                                                                                  | -3                                                                                                                                                          | 3                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>25</sub> | CC                                                                                                                                                                                                  | 1                                                                                                                                                           | 13                                                                                                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>30</sub> | SR                                                                                                                                                                                                  | 24                                                                                                                                                          | -                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <i>tc</i> <sub>31</sub> | SR                                                                                                                                                                                                  | -5                                                                                                                                                          | -                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                         | $\begin{array}{c} tc_{10} \\ tc_{11} \\ tc_{12} \\ tc_{12} \\ tc_{13} \\ tc_{14} \\ tc_{15} \\ tc_{16} \\ tc_{20} \\ tc_{21} \\ tc_{23} \\ tc_{23} \\ tc_{24} \\ tc_{25} \\ tc_{30} \\ \end{array}$ | $tc_{10}$ CC $tc_{11}$ CC $tc_{12}$ CC $tc_{13}$ CC $tc_{14}$ CC $tc_{15}$ CC $tc_{20}$ CC $tc_{21}$ CC $tc_{23}$ CC $tc_{24}$ CC $tc_{25}$ CC $tc_{30}$ SR | Min. $tc_{10}$ CC         1 $tc_{11}$ CC         -1 $tc_{12}$ CC         1 $tc_{12}$ CC         1 $tc_{13}$ CC         3 $tc_{14}$ CC         1 $tc_{15}$ CC         3 $tc_{16}$ CC         3 $tc_{20}$ CC         -3 $tc_{21}$ CC         1 $tc_{23}$ CC         1 $tc_{24}$ CC         -3 $tc_{24}$ CC         -3 $tc_{25}$ CC         1 $tc_{30}$ SR         24 | Min.         Max. $tc_{10}$ CC         1         13 $tc_{11}$ CC         -1         7 $tc_{12}$ CC         1         16 $tc_{12}$ CC         1         16 $tc_{12}$ CC         1         14 $tc_{13}$ CC         3         16 $tc_{14}$ CC         1         14 $tc_{15}$ CC         3         17 $tc_{16}$ CC         3         17 $tc_{20}$ CC         -3         3 $tc_{21}$ CC         0         8 $tc_{23}$ CC         1         13 $tc_{24}$ CC         -3         3 $tc_{25}$ CC         1         13 $tc_{30}$ SR         24         - |

 Read data are latched with the same (internal) clock edge that triggers the address change and the rising edge of RD. Therefore address changes before the end of RD have no impact on (demultiplexed) read cycles. Read data can be removed after the rising edge of RD.

Note: The shaded parameters have been verified by characterization. They are not subject to production test.



### Package and Reliability



Figure 23 P-TQFP-100-16 (Plastic Thin Quad Flat Package)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products. Dimensions in mm