



Welcome to **E-XFL.COM** 

### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

# **Applications of Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

| Detaile                         |                                                            |
|---------------------------------|------------------------------------------------------------|
| Details                         |                                                            |
| Product Status                  | Obsolete                                                   |
| Core Processor                  | Z80                                                        |
| Number of Cores/Bus Width       | 1 Core, 8-Bit                                              |
| Speed                           | 6MHz                                                       |
| Co-Processors/DSP               | -                                                          |
| RAM Controllers                 | -                                                          |
| Graphics Acceleration           | No                                                         |
| Display & Interface Controllers | -                                                          |
| Ethernet                        | -                                                          |
| SATA                            | -                                                          |
| USB                             | -                                                          |
| Voltage - I/O                   | 5.0V                                                       |
| Operating Temperature           | -40°C ~ 100°C (TA)                                         |
| Security Features               | -                                                          |
| Package / Case                  | 100-QFP                                                    |
| Supplier Device Package         | 100-QFP                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/zilog/z84c1506fec00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



**Z84C15 Pin-out Assignments** 



Figure 4. Z84015/Z84C15 Pin-out Assignments

## **PIN DEFINITIONS**

The pin assignment for each device is shown in Figures 3 and 4. Following is the description on each pin. For the description and the pin number, if stated as "x13" or "x15",

that applies to both Z84C13/Z84013 or Z84C15/Z84015. Otherwise, C13 for Z84C13, C15 for Z84C15, 013 for Z84013 and 015 for Z84015.

## **SYSTEM CONTROL SIGNALS (Continued)**

| Pin Name               | Pin Number       | Input/Output, 3-State                            | Function  Chip Select 1. Used to access external memory or I/O devices. This pin has been assigned to "ICT" pin on Z84013/015. This signal is decoded only from A15-A12 without control signals. Refer to "Functional Description on-chip select signals for further explanation. |  |  |  |  |
|------------------------|------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| /CS1<br>(C13/C15 only) | 40(x13), 42(x15) | Out                                              |                                                                                                                                                                                                                                                                                   |  |  |  |  |
| WDTOUT                 | 61(x13), 73(x15) | Out(013/015),<br>Open Drain(C13/C15)             | Watch Dog Timer Output signal. Output pulse width depends on the externally connected pin.                                                                                                                                                                                        |  |  |  |  |
| /RESET                 | 28(x13), 9(x15)  | Input(013/015),<br>I/O (Open Drain)<br>(C13/C15) | Reset signal. /RESET signal is used for initializing MPU and other devices in the system. Also used to return from the steady state in the STOP or IDLE modes.                                                                                                                    |  |  |  |  |

Note: For the Z84013/Z84015 the /RESET must be kept in active state for a period of at least three system clock cycles.

Note: For the Z84C13/Z84C15, during the power-up sequence, the /RESET becomes an Open drain output and the Z84C13/C15 will drive this pin to "0" for 25 to 75 msec after the power supply passes through approx. 2.2V and then reverts to input. If it receives the /RESET signal after power-on sequence, it will drive /RESET pin for 16-processor clock cycles depending on the status of Reset Output Disable bit in Misc Control Register. If this Reset output is disabled, it must be kept in active state for a period of at least three system clock cycles. Note, that if using Z84C13/C15 in a Z84013/015 socket, modification may be required on the reset circuit since this pin is "pure input pin" on the Z84013/015. Also, the /RESET pin doesn't have internal pull-up resistors and therefore requires external pull-ups. For more details on the device, please refer to "Functional Description."

| XTAL1  | 63(x13), 65(x15) | In . | Crystal oscillator connecting terminal. A parallel resonant crystal is recommended. If external clock source is used as an input to the CGC unit, supply clock goes into this terminal. If external clock is supply to CLKIN pin (without CGC unit), this terminal must be connected to "0" or "1". |  |  |  |  |  |
|--------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| XTAL2  | 63(x13), 66(x15) | Out  | Crystal oscillator connecting terminal.                                                                                                                                                                                                                                                             |  |  |  |  |  |
| CLKIN  | 67(x13), 69(x15) | , In | Single-phase System Clock Input.                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| CLKOUT | 66(x13), 68(x15) | Out  | Single-phase clock output from on-chip Clock Generator/Controller.                                                                                                                                                                                                                                  |  |  |  |  |  |
| EV     | 58(x13), 67(x15) | In , | Evaluator signal. When "1" is applied to this pin, IPC is put in Evaluation mode.                                                                                                                                                                                                                   |  |  |  |  |  |

Note: For the Z84013/015, together with /BUSREQ, the EV signal puts the IPC into the evaluation mode. When this signal becomes active, the status of M1, /HALT and /RFSH change to input. When using Z84013/015 as an evaluator chip, the CPU is electrically disconnected after one machine cycle is executed with the EV signal "1" and the /BUSREQ signal "0". It follows the instructions from the other CPU (of ICE). Upon receiving /BUSREQ; A15-A0, /MREQ, /IORQ, /RD and /WR are changed to input and D7-D0 changes its direction. /BUSACK is NOT 3-stated so it should be disconnected by an externally connected circuit. For details, please refer to "Functional Description" on EV mode.

#### Mode Control Word

Selects the port operating mode. This word is required and is written at any time (Figure 12).



Figure 12. PIO Mode Control Word

#### I/O Register Control Word

When Mode 3 is selected, the Mode Control Word is followed by the I/O Register Control Word. This word configures the I/O register, which defines which port lines are inputs or outputs. A "1" indicates input while a "0" indicates output. This word is required when in Mode 3 (Figure 13).



Figure 13. I/O Register Control Word

#### Interrupt Control Word

In Mode 3 operation, handshake signals are not used. Interrupts are generated as a logic function of the input signal levels. The Interrupt Control Word sets the logic conditions and the logic levels required for generating an interrupt. Two logic conditions or functions are available: AND (if all input bits change to the active level, an interrupt is triggered), OR (if any one of the input bits change to the active logic level, an interrupt is triggered). The user can program which input bits are to be considered as part of

this logic function. Bit D6 sets the logic function, bit D5 sets the logic level, and bit D4 specifies a mask control word to follow (Figure 14).



- Regardless of the operating mode, setting Bit D4 = 1 cause pending interrupts to be cleared.
   The port interrupt is not enabled until the interrupt function

Figure 14. Interrupt Control Word

#### Mask Control Word

This word sets the mask control register, thus allowing any unused bits to be masked off. If any bits are to be masked, then bit D4 of the interrupt Control Word is set. When bit D4 of the interrupt Control Word is set, then the next word programmed is the Mask Control Word. To mask an input bit, the corresponding Mask Control Word bit is a "1" (Figure 15).



Figure 15. Mask Control Word

#### Interrupt Disable Word

This word can be used to enable or disable a port's interrupts without changing the rest of the port's interrupt conditions (Figure 16).



Figure 19. CTC Interrupt Vector Word

#### SIO REGISTERS

For more detailed information, refer to the SIO Technical Manual.

Read Registers. The SIO channel B contains three read registers while channel A contains only two that are read to obtain status information. To read the contents of a register (rather than RR0), the program must first write a pointer to WR0 in exactly the same manner as a write operation. The next I/O read cycle will place the contents of the selected read registers onto the data bus (Figure 20a, b, c).



\* Used With "External/Status Interrupt" Modes

Figure 20a. SIO Read Register 0



- Residue data for eight Rx bits/character programmed
- † Used with special receive condition mode

Figure 20b. SIO Read Register 1



† Variable if "Status Affects Vector" is programmed

Figure 20c. SIO Read Register 2

Write Registers. The SIO Channel B contains eight write registers while Channel A contains only seven that are programmed to configure the operating mode characteristics of each channel. With the exception of WRO, programming the write registers is a two step operation. The first operation is a pointer written to WRO which points to the selected register. The second operation is the actual control word that is written into the register to configure the SIO channel (Figure 21).



Figure 21. SIO Write Registers



Figure 27. Wait State Control Register

This register has the following fields:

Bit 7-6. Interrupt Daisy Chain Wait. This 2-bit field specifies the number of wait states to be inserted during an Interrupt Daisy Chain settle period of the Interrupt Acknowledge cycle, which is/IORQ falls after the settling period from /M1 going active "0". Also, this field controls the number of wait states inserted during the RETI (Return From Interrupt) cycle. If specified to insert 4 or 6 wait states during Interrupt Acknowledge cycle, the Wait state generator also inserts wait states during RETI fetch sequence. This sequence is formed with two op-code fetch cycles (Op-code is EDh followed by 4Dh). It inserts 1 wait state if op-code followed by EDh is NOT 4Dh, and inserts 2 or 4 wait states, respectively, if the following op-code is 4Dh.

| Interrupt Acknowledge | RETI cycle     |  |  |  |  |  |
|-----------------------|----------------|--|--|--|--|--|
| 00 - No Wait states   | No Wait states |  |  |  |  |  |
| 01 - 2 Wait states    | No Wait states |  |  |  |  |  |
| 10 - 4 Wait states    | 2 Wait states  |  |  |  |  |  |
| 11 - 6 Wait states    | 4 Wait states  |  |  |  |  |  |

For fifteen /M1 cycles from Power-on Reset, bits 7-6 are set to "11". They clear to "00" on the trailing edge of the 16th /M1 signal unless programmed.

Bit 5. Interrupt Vector Wait. While this bit is set to one, the wait state generator inserts one wait state after the /IORQ signal goes active during the Interrupt acknowledge cycle. This gives more time for the vector read cycle. While this bit is cleared to zero, no wait state is inserted (standard timing). For fifteen /M1 cycles from Power-on Reset, this bit is set to "1", then cleared to "0" on the trailing edge of the 16th /M1 signal, unless programmed.

Bit 4. Opcode Fetch Extension. If this bit is set to "1", one additional wait state is inserted during the Op-code fetch cycle in addition to the number of wait states programmed in the Memory Wait field. For fifteen /M1 cycles from Poweron Reset, this bit is set to "1", then cleared to "0" on the trailing edge of the 16th /M1 signal, unless programmed.

**Bit 3-2.** *Memory Wait States.* This 2-bit field specifies the number of wait states to be inserted during memory Read/Write transactions.

00 - No Wait states

01 - 1 Wait states

10 - 2 Wait states

11 - 3 Wait states

For fifteen /M1 cycles from Power-on Reset, these bits are set to "11", then cleared to "00" on the trailing edge of the 16th /M1 signal, unless programmed.

Bit 1-0. I/O Wait states. This 2-bit field specifies the number of wait states to be inserted during I/O transactions.

00 - No Wait states

01 - 2 Wait states

10 - 4 Wait states

11 - 6 Wait states

For fifteen /M1 cycles from Power-on Reset, these bits are set to "11", then cleared to "00" on the trailing adge of the 16th /M1 signal, unless programmed. For the accesses to the on-chip I/O registers, no Wait states are inserted regardless of the programming of this field.

# Memory Wait Boundary Register (MWBR, Control Register 01h)

This register specifies the address range to insert memory wait states. When accessed memory addresses are within this range, the Memory Wait State generator inserts Memory Wait States specified in the Memory Wait field of WCR (Figure 28).



Figure 28. Memory Wait Boundary Register

Bit D7-D4. Memory Wait High Boundary. This field specifies A15-A12 of the upper address boundary for Memory Wait.

Bit D3-D0. Memory Wait Low Boundary. This field specifies A15-12 of the lower address boundary for Memory Wait.

Memory Wait states are inserted for the address range:

(D7-D4 of MWBR) ≥ A15-A12 ≥ (D3-D0 of MWBR)

This register is set to "F0h" on Power-on Reset, which specifies the address range for Memory Wait as "0000h to FFFFh".

# Chip Select Boundary Register (CSBR, Control Register 02h)

This register specifies the address range for each chip select signal. When accessed memory addresses are within this range, chip select signals are active (Figure 29).



Figure 29. Chip Select Boundary Register

D7-D4. /CS1 Boundary Address. These bits specify the boundary address range for /CS1. The bit values are ignored on power-up as the /CS1 enable bit is off. The /CS1 is asserted if the address lines A15-12 have an address value greater than the programmed value for /CS0, and less than or equal to the programmed value in these bits.

D3-D0. /CSO Boundary Address. These bits specify the boundary address range for /CSO. /CSO is asserted if the address lines A15-12 have an address value less than or equal to the programmed boundary value. The /CSO enable bit in the MCR must be set to 1. Upon Power-up reset, these bits come up as all 1's so that /CSO is asserted for all addresses.

Chip Select signals are active for the address range:

/CS0: (D3-D0 of CSBR) ≥ A15-A12 ≥ 0 /CS1: (D7-D4 of CSBR) ≥ A15-A12 > (D3-D0 of CSBR)

This register is set to "xxxx1111b" on Power-on Reset, which specifies the address range of /CS0 for "0000h to FFFFh" (all Memory location) and /CS1 "undefined."

Misc Control Register (MCR, Control Register 03h)
This register specifies miscellaneous options on this device (Figure 30).



Figure 30. Misc Control Register

Bit D7-D5. Reserved. These three bits are reserved and are always programmed as "000".

Bit D4. Clock Divide-by-one option. "0"-Disable, "1"-enable. On-chip CGC unit has divide-by-two circuit. By setting this bit to one, this circuit is bypassed and CLKOUT is equal to X'tal oscillator frequency (or external clock input on the XTAL1 pin). This bit has no effect when the on-chip CGC unit is not in use and the external system clock is fed from CLKIN pin. Upon Power-on Reset, this bit is cleared to 0 and the clock is divided by two.

Bit D3. Reset Output Disable. "0"-Reset output is enabled, "1"-Reset output is disabled. This bit controls the /RESET signal and is driven out when reset input is used to take the Z84C13/C15 out of the "Halt" state. The reset pulse is driven out for 16-clock cycles from the falling edge of /RESET input, unless this bit is set. Upon Power-on reset, this bit is cleared to 0.

Bit D2. 32-Bit CRC enable. "0"-Normal mode (16-bit CRC) "1"-32-bit CRC generation/Checking is enabled on SIO Channel A. This bit determines if the 32-bit CRC feature is enabled on Channel A of the SIO. If this bit is 0, the SIO is in a normal mode of operation. If this bit is set to 1, a normal CRC generator/checker is replaced with a 32-bit CRC generator/checker. Upon Power-on Reset, this bit is clear to "0".

Bit D1. /CS1 Enable. "0"-Disable, "1"-Enable. This bit enables /CS1 output. While this bit is "0", /CS1 is forced to "1". While this bit is "1", /CS1 carries the address range specified in the CSBR. Upon Power-on Reset, this bit is cleared to "0".

Bit Do. /CSO Enable. "O"-Disable, "1"-Enable. This bit enables /CSO output. While this bit is "O", /CS1 pin is forced

to "1". While this bit is "1", the /CSO carries address range specified in the CSBR. Upon Power-on Reset, this bit is set to "1".

#### Operation modes

There are four kinds of operation modes available for the IPC in connection with clock generation; RUN Mode, IDLE1/2 Modes and STOP Mode.

The Operation mode is effective when the HALT instruction is executed. Restart of the MPU from the stopped state under IDLE1/2 Mode or STOP mode is affected by inputting either /RESET or interrupt (/NMI or /INT). The mode selection of these power-down modes is made by programming the HALTM field (Bit D4-3) of WDTMR.

# Setting Halt Mode

Duplicate control is provided to prevent the stopping of the WDT operation caused by the halt mode setting an error due to program runaway. As described in the programming section, changing the Halt Mode field of WDTMR is in two steps. First, write "DBh" to WDTCR followed by a write to the WDTMR with the value in HALTM. Table 2 has descriptions of each mode, and Table 3 has device status in the Halt state.

**Table 2. Power-down Modes**(When using on-chip CGC unit; CLKOUT and CLKIN are tied together)

| Operation Mode | WDTMR<br>Bit D4 | Bit D3 | Description at HALT State                                                                                                                                                                                                                                                               |  |  |  |  |  |
|----------------|-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| RUN Mode       | 1               | 1      | The IPC continues the operation and continuously supplies a clock to the outside.                                                                                                                                                                                                       |  |  |  |  |  |
| IDLE1 Mode     | 0               | . 0    | The internal oscillator's operation is continued. Clock output (CLKOUT) as well as internal clock to the CPU, PIO, SIO, CTC and the Watch Dog Timer is stopped at "0" level of T4 state in the halt instruction operation code fetch cycle.                                             |  |  |  |  |  |
| IDLE2 Mode     | 0               | 1      | The internal oscillator and the CTC's operation continues and supplies clock to the outside on the CLKOUT pin continuously. But the internal clock to the CPU, PIO, SIO and the Watch Dog Timer is stopped at "0" level of T4 state in the halt instruction operation code fetch cycle. |  |  |  |  |  |
| STOP Mode      | 1               | 0      | All operations of the internal oscillator, clock (CLK) output, internal clock to the CPU, PIO, CTC, SIO and the Watch Dog Timer are stopped at "0" level of T4 state in the halt instruction operation code fetch cycle.                                                                |  |  |  |  |  |

In RUN Mode, output from the CGC unit (CLKOUT) is not stopped and the internal system clock ( $\emptyset$ ) continues even after the halt instruction is executed. Therefore, until the halt state is released by the interrupt signal (/NMI or /INT)

or /RESET signal, MPU continues to execute HALT instructions (internally executing NOP instructions).

IDLE1 Mode (HALTM=00). Shown in Figure 32 is the basic timing when the halt instruction is executed in IDLE1 Mode.



Figure 32. IDLE1 Mode Timing (At Halt Instruction Execution)

In IDLE1 Mode, the internal oscillator continues to operate, but clock output (CLKOUT) is stopped at T4 Low state of HALT instruction execution. Then all components in the MPU stop their operation. This mode is not supported

when the CGC unit is inactive and the external clock is fed from CLKIN pin; CLKOUT should be connected to CLKIN.

IDLE2 Mode (HALTM=01). Shown in Figure 33 is the basic timing when the halt instruction is executed in IDLE2 Mode.



Figure 33. IDLE2 Mode Timing (At Halt Instruction Execution)

**Z84C13/C15 Only.** The /RESET pulse is stretched to a minimum of 16 cycles and driven out of the Z84C13/C15 on the /RESET pin if Reset output is enabled (bit D3 of MCR is cleared to "0"). Setting bit D3 disables the driving out of

/RESET. The values in the control registers (WDTMR, SCRP, WCR, MWBR, CSBR and MCR) are initialized to the default value on /RESET.



Figure 40. Halt Release Operation Timing
By Reset in STOP Mode

Start-up Time at Time of Restart (STOP Mode). When the MPU is released from the halt state by accepting an interrupt request, it executes an interrupt service routine. Therefore, when an interrupt request is accepted, it starts generating clock on the CLKOUT pin, after a start-up time, by the internal counter [(2<sup>14</sup>+2.5) TcC (TcC:Clock Cycle)]. This obtains a stabilized oscillation for operation.

Further, in case of restart by the /RESET signal, the internal counter does not operate.

**Evaluation operation.** Each of the CPU signals (A15-0, D7-0, /MREQ, /IORQ, /RD, WR, /HALT, /M1, /RFSH) can be 3-stated by activating the EV pin. The Z84C13/C15 enhances the counter part by eliminating the requirement of /BUSREQ to go active.

**Instruction set.** The instruction set of the IPC is the same for the Z84C00. For details, refer to the data sheet of the Z84C00 Technical Manual.

#### **AC TIMING**

The following section describes the timing of the IPC. The numbers appearing in the figures refer to the parameters on Table A - F.

# **CPU Timing**

Parameters referenced in Figure 41 through Figure 48 appear in Table A.

The IPC's CPU executes instructions by proceeding through the following specific sequence of operations:

Memory read or write I/O device read or write Interrupt acknowledge

The basic clock period is referred to as a Time or Cycle and three or more T cycles make up a machine cycle (e.g., M1, M2 or M3). Machine cycles are extended either by the CPU automatically inserting one or more Wait states or by the insertion of one or more Wait states by the user.

Instruction Op-code Fetch. The CPU places the contents of the Program Counter (PC) on the address bus at the start of the cycle (Figure 41). Approximately one-half clock cycle later, /MREQ goes active. When active, /RD indicates that the memory data can be enabled onto the CPU data bus.

The CPU samples the /WAIT input with the falling edge of clock state T2. During clock states T3 and T4 of an M1 cycle, dynamic RAM refresh can occur while the CPU starts decoding and executing the instruction.



Figure 41. Instruction Op-code Fetch (See Table A)

Interrupt Request/Acknowledge Cycle. The CPU samples the interrupt signal with the rising edge of the last clock cycle at the end of any instruction (Figure 44). When an interrupt is accepted, a special /M1 cycle is generated.

334

During this /M1 cycle, /IORQ becomes active (instead of /MREQ) to indicate that the interrupting device can place an 8-bit vector on the data bus. The CPU automatically adds two Wait states to this cycle.



Figure 44. Interrupt Request/Acknowledge Cycle

(See Table A)

PS018201-0602

Bus Request/Acknowledge Cycle. The CPU samples /BUSREQ with the rising edge of the last clock period of any machine cycle (Figure 46). If /BUSREQ is active, the CPU sets its address, data, and /MREQ to Inputs, and /IORQ, /RD and /WR lines set to an input for on-chip

peripheral access from an external bus master with the rising edge of the next clock pulse. At that time, any external device can take control of these lines, usually to transfer data between memory and I/O devices.



Notes: 1) T<sub>LM</sub> = Last state of any M cycle

2) T<sub>X</sub> = An arbitrary clock cycle used by requesting device

Figure 46. BUS Request/Acknowledge Cycle (See Table A)

Halt acknowledge cycle. Figure 47 shows the timing for Halt acknowledge cycle.



Atthough /NMI is an asynchronous input, to guarantee its being recognized on the following machine cycle, /NMI's falling edge must occur no later than the rising edge of the clock preceding the last state of any instruction cycle (T<sub>L1</sub>).

Figure 47. Halt Acknowledge (See Table A)

Reset Cycle. /RESET must be active for at least three clock cycles for the CPU to properly accept it. As long as /RESET remains active, the address and data buses float, and the control outputs are inactive.

Once /RESET goes inactive, two internal T cycles are consumed before the CPU resumes normal processing operation. /RESET clears the PC register, so the first op-code fetch location is 0000H (Figure 48).

Z84C13/C15 Only. If Reset output is disabled, /RESET must be active for at least three clock cycles for the CPU to properly accept it. Otherwise, /RESET must be active for at least two clock cycles and the on-chip reset circuit extends /RESET signal to at least a minimum of 16-clock cycles.



\* 84C13/15 Only Reset Output is Enabled

Figure 48. Reset Cycle (See Table A)



(a) XTAL1 Timing for External Clock Input

Figure 52. Clock Timing (See Table B)

On-chip peripheral access from External Bus master. The timing for the on-chip I/O device access from the external

bus master is shown in Figure 53. This timing also applies to the timing during EV mode of operation.



(See Tables C and F)

Figure 53. On-chip Peripheral Timing from External Bus master



(b) Interrupt Acknowledge Cycle Timing for On-chip peripheral from External Bus master (See Table C)



(c) Op-code fetch Cycle Timing for On-chip peripheral from External Bus master (See Table C)

Figure 53. On-chip Peripheral Timing from External Bus master (Continued)

# **AC CHARACTERISTICS**

Table A. CPU Timing (See Figure 41 to 48)

|         |               |                                    | Z84X1306<br>Z84X1506 |                  | Z84X1310<br>Z84X1510 |                 | Z84C1316*<br>Z84C1516 |     |      |      |
|---------|---------------|------------------------------------|----------------------|------------------|----------------------|-----------------|-----------------------|-----|------|------|
| No<br>— | Symbol        | Parameter                          | Min                  | Max              | Min                  | Max             | Min                   | Max | Unit | Note |
| 1       | TcC           | Clock Cycle time                   | 162**                | DC               | 100**                | DC              | 61                    | DC  | nS   | [A1] |
| 2       | TwCh          | Clock Pulse Width (High)           | 65                   | DC               | 40                   | DC              | 20                    | DC  | пS   | [A1] |
| 3       | TwCl          | Clock Pulse Width (Low)            | 65                   | DC               | 40                   | DC              | 20                    | DC  | ns   | [A1] |
| 4       | TfC           | Clock Fall time                    |                      | 20               |                      | 10              |                       | 6   | ns   | [A1] |
| 5       | TrC           | Clock Rise time                    |                      | 20               |                      | 10              |                       | 6   | ns   | [A1] |
| 6       | TdCr(A)       | Address Valid from Clock Rise      |                      | 90               | _                    | 65              |                       | 55  | ns   |      |
| 7       | TdA(MREQf)    | Address Valid to /MREQ Fall        | 35**                 |                  | 0**                  |                 | -15                   |     | ns   |      |
| 8       | TdCf(MREQf)   | Clock Fall to /MREQ Fall Delay     |                      | 70               |                      | 55              |                       | 40  | ns   |      |
| 9       | TdCr(MREQr)   | Clock Rise to /MREQ Rise Delay     |                      | 70               |                      | 55              |                       | 40  | ns   |      |
| 10      | TwMREQh       | /MREQ Pulse Width (High)           | 65**                 |                  | 30**                 |                 | 10                    |     | กร   | [A2] |
| 11      | TwMREQI       | /MREQ Pulse Width (Low)            | 132**                |                  | 75**                 |                 | 25                    |     | ns   | [A2] |
| 12      | TdCf(MERQr)   | Clock Fall to /MREQ Rise Delay     |                      | 70               |                      | 55              |                       | 40  | ns   |      |
| 13      | TdCf(RDf)     | Clock Fall to /RD Fall Delay       |                      | 80               |                      | 65              |                       | 40  | ns   |      |
| 14      | TdCr(RDr)     | Clock Rise to /RD Rise Delay       |                      | 70               |                      | <b>5</b> 5      |                       | 40  | ns   |      |
| 15      | TsD(Cr)       | Data Setup Time to Clock Rise      | 30                   |                  | 25                   |                 | 10                    |     | ns   |      |
| 16      | ThD(RDr)      | Data Hold Time After /RD Rise      | 0                    |                  | 0                    |                 | 0                     |     | ns   |      |
|         | TsWAIT(Cf)    | /WAIT Setup Time to Clock Fall     | 60                   |                  | 20                   |                 | 75                    |     | ns   |      |
|         | ThWAIT(Cf)    | /WAIT Hold Time After Clock Fall   | 10                   |                  | 10                   |                 | 10                    |     | ns   |      |
| 19      | TdCr(M1f)     | Clock Rise to /M1 Fall Delay       |                      | 80               |                      | 65 <sup>`</sup> |                       | 40  | ns   |      |
| 20      | TdCr(M1r)     | Clock Rise to /M1 Rise Delay       |                      | 80               |                      | 65              |                       | 40  | ns   |      |
| 21      | TdCr(RFSHf)   | Clock Rise to /RFSH Fall Delay     |                      | 110              |                      | 80              |                       | 60  | ns   |      |
|         | TdCr(RFSHr)   | Clock Rise to /RFSH Rise Delay     |                      | <sup>′</sup> 100 |                      | 80              |                       | 60  | ns   |      |
| 23      | TdCf(RDr)     | Clock Fall to /RD Rise Delay       |                      | 70               |                      | 55              |                       | 40  | ns   |      |
| 24      | TdCr(RDf)     | Clock Rise to /RD Fall Delay       |                      | 70               |                      | 55              |                       | 40  | ns   |      |
| 25      | TsD(Cf)       | Data Setup to Clock Fall During    |                      |                  |                      |                 |                       |     |      |      |
|         |               | M2, M3, M4 or M5 Cycles            | 40                   |                  | 25                   |                 | 12                    |     | ns   |      |
| 26      | TdA(IORQf)    | Address Stable Prior to /10RQ Fall | 107**                |                  | 50**                 |                 | 0                     |     | ns   |      |
| 27      | TdCr(IORQf)   | Clock Rise to /IORQ Fall Delay     |                      | 65               |                      | 50              |                       | 40  | ns   |      |
|         | TdCf(lORQr)   | Clock Fall to /IORQ Rise Delay     |                      | 70               |                      | 55              |                       | 40  | ns   |      |
|         | TdD(WRf)      | Data Stable Prior to /WR Fall      | 22**                 |                  | 40**                 |                 | -10                   |     | ns   |      |
| 30      | TdCf(WRf)     | Clock Fall to /WR Fall Delay       |                      | 70               |                      | 55              |                       | 40  | กร   |      |
| 31      | TwWR          | /WR Pulse Width                    | 132**                |                  | 75**                 |                 | 25                    |     | ns   |      |
|         | TdCf(WRr)     | Clock Fall to /WR Rise Delay       |                      | 70               |                      | 55              |                       | 40  | ns   |      |
| 33      | TdD(WRf)IO    | Data Stable Prior to /WR Fall      | -55**                |                  | -10**                |                 | -30                   |     | ns   |      |
| 34      | TdCr(WRf)     | Clock Rise to /WR Fall Delay       |                      | 60               |                      | 50              |                       | 40  | ns   |      |
| 35      | TdWRr(D)      | Data Stable from /WR Fall          | 30**                 |                  | 10**                 |                 | 0                     | 0   | ns   |      |
| 36      | TdCf(HALT)    | Clock Fall to /HALT 0 or 1         |                      | 260              |                      | 90              |                       | 70  | ns   |      |
|         | TwNMI         | /MNI pulse Width                   | . 60                 |                  | 60                   |                 | 60                    |     | ns   |      |
| 38      | TsBUSREQ(Cr)  | /BUSREQ Setup Time to Clock Rise   | 50                   |                  | 30                   |                 | 15                    |     | ns   |      |
| 39      | ThBUSREQ(Cr)  | /BUSREQ Hold Time after Clock Rise | 10                   |                  | 10                   |                 | 10                    |     | ns   |      |
| 40      | TdCr(BUSACKI) | Clock Rise to /BASACK Fall Delay   |                      | 90               |                      | 75              |                       | 40  | ns   |      |

PS018201-0602

Table F. SIO Timing (See Figures 53(a) and 56)

|    |                               |                                                             | Z84C1306<br>Z84C1506 |     |      | Z84C1310<br>Z84C1510 |      | Z84C1316*<br>Z84C1516 |      |      |
|----|-------------------------------|-------------------------------------------------------------|----------------------|-----|------|----------------------|------|-----------------------|------|------|
| No | Symbol                        | Parameter                                                   | Min                  | Max | Min  | Max                  | Min  | Max                   | Unit | Note |
| 1  | TwPh                          | Pulse Width (High)                                          | 150                  |     | 120  |                      | 80   |                       | ns   |      |
| 2  | TwPl                          | Pulse Width (Low)                                           | 150                  |     | 120  |                      | 80   |                       | ns   |      |
| 3  | TcTxC                         | /TxC Cycle Time                                             | 250                  |     | 200  |                      | 120  |                       | ns   | [F1] |
| 4  | TwTxCH                        | /TxC Width (High)                                           | 85                   |     | 80   |                      | 55   |                       | ns   |      |
| 5  | TwTxCL                        | /TxC Width (Low)                                            | <b>8</b> 5           |     | 80   |                      | 55   |                       | ns   |      |
| 6  | TrTxC                         | /TxC Rise Time                                              |                      | 60  |      | 60                   |      | 60                    | ns   |      |
| 7  | TfTxC                         | /TxC Fall Time                                              |                      | 60  |      | 60                   |      | 60                    | ns   |      |
| 8  | TdTxCf(TxD)                   | /TxC Fall to TxD Delay                                      |                      | 160 |      | 120                  |      | 40                    | ns   |      |
| 9  | TdTxCf(W/RRf)<br>(Ready Mode) | /TxC Fall to /W//RDY Fall Delay                             | 5                    | 9   | 5    | 9                    | 5    | 8                     | TcC  |      |
| 10 | TdTxCf(INTf)                  | /TxC Fall to /INT Fall Delay                                | 5                    | 9   | 5    | 9                    | 5    | 9                     | TcC  |      |
| 11 | TcRxC                         | /RxC Cycle Time                                             | 250                  |     | 200  |                      | 120  |                       | ns   | [F1] |
| 12 | TwRxCh                        | /RxC Width (High)                                           | 85                   |     | 80   |                      | 55   |                       | ns   |      |
| 13 | TwRxCl                        | /RxC Width (Low)                                            | 85                   |     | 80   |                      | 55   |                       | ns   |      |
| 14 | TrRxC                         | /RxC Rise Time                                              |                      | 60  |      | 60                   |      | 60                    | ns   |      |
| 15 | TfRxC                         | /RxC Fall Time                                              |                      | 60  |      | 60                   |      | 60                    | ns   |      |
| 16 | TsRxD(RxCr)                   | RxD to /RxC Rise Setup Time<br>(X1 Mode)                    | 0                    |     | 0    |                      | 0    |                       | ns   |      |
| 17 | ThRxCr(RxD)                   | /RxC Rise to RxD Hold Time<br>(X1 Mode)                     | 80                   |     | 60   |                      |      | 40                    | ns   |      |
| 18 | TdRxCr(W/RRf)                 | /RxC Rise to /W//RDY Fall Delay<br>(Ready Mode)             | 10                   | 13  | 10   | 13                   | 10   | 13                    | TcC  |      |
| 19 | TdRxCr(INTf)                  | /RxC Rise to /INT Fall Delay                                | 10                   | 13  | 10   | 13                   | 10   | 13                    | TcC  |      |
| 20 | TdRxCr(SYNCf)                 | /RxC Rise to /SYNC Fall Delay<br>(Output Modes)             | 4                    | 7   | 4    | 7                    | 4    | 7                     | TcC  |      |
| 21 | TsSYNCf(RxCr)                 | /SYNC Fall to /RxC Rise Setup<br>(External Sync Modes)      | -100                 |     | -100 |                      | -100 |                       | ns   | [F2] |
| 22 | TdlOf(W/RRf)                  | /IORQ Fall or Valid Address to<br>/W//RDY Delay (Wait Mode) |                      | 130 |      | 110                  |      | 40                    | ns   | [F2] |
| 23 | TdCr(W/RRf)                   | Clock Rise to /W//RDY Delay<br>(Ready Mode)                 |                      | 85  |      | 85                   |      | 40                    | ns   | [F2] |
| 24 | TdCf(W/Rz)                    | Clock Fall to /W//RDY Float Delay<br>(Wait Mode)            |                      | 90  |      | 80                   |      | 40                    | ΠS   | [F2] |

PS018201-0602

<sup>[</sup>F1] In all modes, the System Clock rate must be at least five times the maximum data rate.
[F2] Parameters 22 to 24 are on Figure 53a.