Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 32MHz | | Connectivity | LINbus, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 12 | | Program Memory Size | 7KB (4K x 14) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V | | Data Converters | A/D 8x10b; D/A 1x5b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 14-DIP (0.300", 7.62mm) | | Supplier Device Package | 14-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1574-i-p | # 1.1 Register and Bit Naming Conventions ## 1.1.1 REGISTER NAMES When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance, and control identifier. The control registers section will show just one instance of all the register names with an 'x' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one. #### 1.1.2 BIT NAMES There are two variants for bit names: · Short name: Bit function abbreviation · Long name: Peripheral abbreviation + short name #### 1.1.2.1 Short Bit Names Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant. Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is *RegisterName*bits. *ShortName*. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction COG1CON0bits.EN = 1. Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore plus the name of the register in which the bit resides to avoid naming contentions. ## 1.1.2.2 Long Bit Names Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN. Long bit names are useful in both C and assembly programs. For example, in C the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF COG1CON0, G1EN instruction. #### 1.1.2.3 Bit Fields Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CON0 register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode: ``` COG1CON0bits.MD = 0x5; ``` Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name MD2 and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode: ## Example 1: ``` MOVLW ~(1<<G1MD1) ANDWF COG1CON0,F MOVLW 1<<G1MD2 | 1<<G1MD0 IORWF COG1CON0,F ``` #### Example 2: BSF COG1CON0,G1MD2 BCF COG1CON0,G1MD1 BSF COG1CON0,G1MD0 ## 1.1.3 REGISTER AND BIT NAMING EXCEPTIONS ## 1.1.3.1 Status, Interrupt, and Mirror Bits Status, interrupt enables, interrupt flags, and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant. ## 1.1.3.2 Legacy Peripherals There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to, the following: - EUSART - MSSP | TABLE 3-15: S | SPECIAL | <b>FUNCTION REGISTER</b> | SUMMARY | (CONTINUED) | |---------------|---------|--------------------------|---------|-------------| |---------------|---------|--------------------------|---------|-------------| | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR, BOR | Value on<br>all other<br>Resets | |---------|-----------------|----------------------------------------------------|-----------------------|---------------|-----------------|-----------------|--------|-----------|-----------|----------------------|---------------------------------| | Bank 31 | | | | | | | | | | | | | F8Ch | _ | Unimplemen | nted | | | | | | | _ | _ | | E3h | | | | | | | | | | | | | FE4h | STATUS_<br>SHAD | _ | _ | _ | _ | _ | Z_SHAD | DC_SHAD | C_SHAD | xxx | uuu | | FE5h | WREG_<br>SHAD | Working Re | gister Shadov | N | | | | | | xxxx xxxx | uuuu uuuu | | FE6h | BSR_<br>SHAD | _ | _ | _ | Bank Select R | Register Shadow | , | | | x xxxx | u uuuu | | FE7h | PCLATH_<br>SHAD | _ | Program Co | unter Latch I | High Register S | Shadow | | | | -xxx xxxx | uuuu uuuu | | FE8h | FSR0L_<br>SHAD | Indirect Data | a Memory Ad | dress 0 Low | Pointer Shado | W | | | | xxxx xxxx | uuuu uuuu | | FE9h | FSR0H_<br>SHAD | Indirect Data | a Memory Ad | dress 0 High | Pointer Shado | w | | | | xxxx xxxx | uuuu uuuu | | FEAh | FSR1L_<br>SHAD | Indirect Data | a Memory Ad | dress 1 Low | Pointer Shado | W | | | | xxxx xxxx | uuuu uuuu | | FEBh | FSR1H_<br>SHAD | Indirect Data Memory Address 1 High Pointer Shadow | | | | | | xxxx xxxx | uuuu uuuu | | | | FECh | - | Unimplemented | | | | | | _ | _ | | | | FEDh | STKPTR | _ | _ | _ | Current Stack | Pointer | | | | 1 1111 | 1 1111 | | FEEh | TOSL | Top-of-Stack | Top-of-Stack Low byte | | | | | | | xxxx xxxx | uuuu uuuu | | FEFh | TOSH | _ | Top-of-Stack | High byte | | | | | | -xxx xxxx | -uuu uuuu | Legend:x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.Note1:PIC16(L)F1578/9 only.2:PIC16F1574/5/8/9 only. Unimplemented, read as '1'. #### 3.5 Stack All devices have a 16-level x 15-bit wide hardware stack (refer to Figures 3-5 through 3-8). The stack space is not part of either program or data space. The PC is PUSHed onto the stack when CALL or CALLW instructions are executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation. The stack operates as a circular buffer if the STVREN bit is programmed to '0' (Configuration Words). This means that after the stack has been PUSHed sixteen times, the seventeenth PUSH overwrites the value that was stored from the first PUSH. The eighteenth PUSH overwrites the second PUSH (and so on). The STKOVF and STKUNF flag bits will be set on an Overflow/Underflow, regardless of whether the Reset is enabled. Note 1: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, CALLW, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address. #### 3.5.1 ACCESSING THE STACK The stack is available through the TOSH, TOSL and STKPTR registers. STKPTR is the current value of the Stack Pointer. TOSH:TOSL register pair points to the TOP of the stack. Both registers are read/writable. TOS is split into TOSH and TOSL due to the 15-bit size of the PC. To access the stack, adjust the value of STKPTR, which will position TOSH:TOSL, then read/write to TOSH:TOSL. STKPTR is five bits to allow detection of overflow and underflow. Note: Care should be taken when modifying the STKPTR while interrupts are enabled. During normal program operation, CALL, CALLW and Interrupts will increment STKPTR while RETLW. RETURN, and RETFIE will decrement STKPTR. At any time STKPTR can be inspected to see how much stack is left. The STKPTR always points at the currently used place on the stack. Therefore, a CALL or CALLW will increment the STKPTR and then write the PC, and a return will unload the PC and then decrement the STKPTR. Reference Figure 3-5 through Figure 3-8 for examples of accessing the stack. Stack Reset Disabled TOSH:TOSL 0x0F STKPTR = 0x1F (STVREN = 0)0x0E 0x0D 0x0C 0x0B Initial Stack Configuration: 0x0A After Reset, the stack is empty. The 0x09 empty stack is initialized so the Stack 80x0 Pointer is pointing at 0x1F. If the Stack Overflow/Underflow Reset is enabled, the 0x07TOSH/TOSL register will return '0'. If the 0x06 Stack Overflow/Underflow Reset is disabled, the TOSH/TOSL register will 0x05 return the contents of stack address 0x04 0x0F0x030x02 0x01 0x00 Stack Reset Enabled STKPTR = 0x1F TOSH:TOSL 0x1F 0x0000 (STVREN = 1) FIGURE 3-5: **ACCESSING THE STACK EXAMPLE 1** ## FIGURE 6-3: RESET START-UP SEQUENCE ## REGISTER 7-2: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | R/W-0/0 | R/W-0/0 | |---------|---------|---------|---------|-----|-----|---------|---------| | TMR1GIE | ADIE | RCIE | TXIE | _ | _ | TMR2IE | TMR1IE | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | | bit 7 | TMR1GIE: Timer1 Gate Interrupt Enable bit | |---------|--------------------------------------------------------------------------------------------------------------------------------| | | <ul><li>1 = Enables the Timer1 gate acquisition interrupt</li><li>0 = Disables the Timer1 gate acquisition interrupt</li></ul> | | bit 6 | ADIE: Analog-to-Digital Converter (ADC) Interrupt Enable bit | | | <ul><li>1 = Enables the ADC interrupt</li><li>0 = Disables the ADC interrupt</li></ul> | | bit 5 | RCIE: USART Receive Interrupt Enable bit | | | 1 = Enables the USART receive interrupt | | | 0 = Disables the USART receive interrupt | | bit 4 | TXIE: USART Transmit Interrupt Enable bit | | | 1 = Enables the USART transmit interrupt | | | 0 = Disables the USART transmit interrupt | | bit 3-2 | Unimplemented: Read as '0' | | bit 1 | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit | | | 1 = Enables the Timer2 to PR2 match interrupt | | | 0 = Disables the Timer2 to PR2 match interrupt | | bit 0 | TMR1IE: Timer1 Overflow Interrupt Enable bit | | | 1 = Enables the Timer1 overflow interrupt | | | 0 = Disables the Timer1 overflow interrupt | **Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt. ## 9.6 Register Definitions: Watchdog Control Legend: R = Readable bit #### REGISTER 9-1: WDTCON: WATCHDOG TIMER CONTROL REGISTER W = Writable bit | U-0 | U-0 | R/W-0/0 | R/W-1/1 | R/W-0/0 | R/W-1/1 | R/W-1/1 | R/W-0/0 | |-------|-----|---------|---------|------------|---------|---------|---------| | _ | _ | | | WDTPS<4:0> | > | | SWDTEN | | bit 7 | | | | | | | bit 0 | U = Unimplemented bit, read as '0' ``` u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-6 Unimplemented: Read as '0' WDTPS<4:0>: Watchdog Timer Period Select bits(1) bit 5-1 Bit Value = Prescale Rate 11111 = Reserved. Results in minimum interval (1:32) 10011 = Reserved. Results in minimum interval (1:32) 10010 = 1:8388608 (2^{23}) (Interval 256s nominal) 10001 = 1:4194304 (2^{22}) (Interval 128s nominal) 10000 = 1:2097152 (2^{21}) (Interval 64s nominal) 01111 = 1:1048576 (2^{20}) (Interval 32s nominal) 01110 = 1:524288 (2^{19}) (Interval 16s nominal) 01101 = 1:262144 (2^{18}) (Interval 8s nominal) 01100 = 1:131072 (2^{17}) (Interval 4s nominal) 01011 = 1:65536 (Interval 2s nominal) (Reset value) 01010 = 1:32768 (Interval 1s nominal) 01001 = 1:16384 (Interval 512 ms nominal) 01000 = 1:8192 (Interval 256 ms nominal) 00111 = 1:4096 (Interval 128 ms nominal) 00110 = 1:2048 (Interval 64 ms nominal) ``` 00100 = 1:512 (Interval 16 ms nominal) 00011 = 1:256 (Interval 8 ms nominal) 00010 = 1:128 (Interval 4 ms nominal) 00001 = 1:64 (Interval 2 ms nominal) 00000 = 1:32 (Interval 1 ms nominal) 00101 = 1:1024 (Interval 32 ms nominal) bit 0 **SWDTEN:** Software Enable/Disable for Watchdog Timer bit If WDTE<1:0> = 1x: This bit is ignored. If WDTE<1:0> = 01: 1 = WDT is turned on 0 = WDT is turned off If WDTE<1:0> = 00: This bit is ignored. Note 1: Times are approximate. WDT time is based on 31 kHz LFINTOSC. ## **16.1** ADC Configuration When configuring and using the ADC the following functions must be considered: - · Port configuration - · Channel selection - · ADC voltage reference selection - · ADC conversion clock source - · Interrupt control - Result formatting ## 16.1.1 PORT CONFIGURATION The ADC can be used to convert both analog and digital signals. When converting analog signals, the I/O pin should be configured for analog by setting the associated TRIS and ANSEL bits. Refer to **Section 11.0 "I/O Ports"** for more information. **Note:** Analog voltages on any pin that is defined as a digital input may cause the input buffer to conduct excess current. ## 16.1.2 CHANNEL SELECTION There are up to 15 channel selections available: - AN<7:0> pins (PIC16(L)F1574/5 only) - AN<11:0> pins (PIC16(L)F1578/9 only) - · Temperature Indicator - DAC1 output - · FVR buffer1 The CHS bits of the ADCON0 register determine which channel is connected to the sample and hold circuit. When changing channels, a delay (TACQ) is required before starting the next conversion. Refer to **Section 16.2.6 "ADC Conversion Procedure"** for more information. #### 16.1.3 ADC VOLTAGE REFERENCE The ADC module uses a positive and a negative voltage reference. The positive reference is labeled ref+ and the negative reference is labeled ref-. The positive voltage reference (ref+) is selected by the ADPREF bits in the ADCON1 register. The positive voltage reference source can be: - · VREF+ pin - VDD - · FVR buffer1 The negative voltage reference (ref-) source is: Vss #### 16.1.4 CONVERSION CLOCK The source of the conversion clock is software selectable via the ADCS bits of the ADCON1 register. There are seven possible clock options: - Fosc/2 - Fosc/4 - Fosc/8 - Fosc/16 - Fosc/32 - Fosc/64 - FRC (internal RC oscillator) The time to complete one bit conversion is defined as TAD. One full 10-bit conversion requires 11.5 TAD periods as shown in Figure 16-2. For correct conversion, the appropriate TAD specification must be met. Refer to the ADC conversion requirements in **Section 27.0 "Electrical Specifications"** for more information. Table 16-1 gives examples of appropriate ADC clock selections. Note: Unless using the FRC, any changes in the system clock frequency will change the ADC clock frequency, which may adversely affect the ADC result. ## REGISTER 16-3: ADCON2: ADC CONTROL REGISTER 2 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0 | U-0 | U-0 | |---------|---------|----------------------|---------|-----|-----|-----|-------| | | TRIGSEL | <3:0> <sup>(1)</sup> | | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-4 TRIGSEL<3:0>: Auto-Conversion Trigger Selection bits<sup>(1)</sup> 0000 = No auto-conversion trigger selected 0001 = PWM1 - PWM1\_interrupt 0010 = PWM2 - PWM2\_interrupt $0011 = Timer0 - T0_overflow^{(2)}$ $0100 = Timer1 - T1_overflow^{(2)}$ 0101 = Timer2 - T2\_match 0110 = Comparator C1 – C1OUT\_sync 0111 = Comparator C2 – C2OUT\_sync 1000 = PWM1 - PWM1\_OF\_match $1001 = PWM2 - PWM2_OF_match$ 1010 = PWM3 - PWM3\_OF\_match 1011 = PWM3 – PWM3\_interrupt 1100 = PWM4 – PWM4\_OF\_match 1101 = PWM4 – PWM4\_interrupt 1110 = ADC Auto-Conversion Trigger input pin 1111 = CWG input pin bit 3-0 **Unimplemented:** Read as '0' Note 1: This is a rising edge sensitive input for all sources. 2: Signal also sets its corresponding interrupt flag. ## REGISTER 16-4: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0 | R/W-x/u | | | |---------|------------|---------|---------|---------|---------|---------|---------|--|--|--| | | ADRES<9:2> | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'u = Bit is unchangedx = Bit is unknown-n/n = Value at POR and BOR/Value at all other Resets'1' = Bit is set'0' = Bit is cleared bit 7-0 **ADRES<9:2>**: ADC Result Register bits Upper eight bits of 10-bit conversion result ## REGISTER 16-5: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 0 | R/W-x/u |---------|---------|---------|---------|---------|---------|---------|---------| | ADRES | S<1:0> | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7-6 **ADRES<1:0>**: ADC Result Register bits Lower two bits of 10-bit conversion result bit 5-0 **Reserved**: Do not use. ## 18.8 Register Definitions: Comparator Control ## REGISTER 18-1: CMxCON0: COMPARATOR Cx CONTROL REGISTER 0 | R/W-0/0 | R-0/0 | U-0 | R/W-0/0 | U-0 | R/W-1/1 | R/W-0/0 | R/W-0/0 | |---------|-------|-----|---------|-----|---------|---------|---------| | CxON | CxOUT | _ | CxPOL | _ | CxSP | CxHYS | CxSYNC | | bit 7 | | | | | | | bit 0 | | Legend: | | | |----------------------|----------------------|-------------------------------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | u = Bit is unchanged | x = Bit is unknown | -n/n = Value at POR and BOR/Value at all other Resets | | '1' = Bit is set | '0' = Bit is cleared | | bit 7 **CxON:** Comparator Enable bit 1 = Comparator is enabled 0 = Comparator is disabled and consumes no active power bit 6 **CxOUT:** Comparator Output bit If CxPOL = 1 (inverted polarity): 1 = CxVP < CxVN0 = CxVP > CxVN If CxPOL = 0 (non-inverted polarity): 1 = CxVP > CxVN0 = CxVP < CxVN bit 5 **Unimplemented:** Read as '0' bit 4 **CxPOL:** Comparator Output Polarity Select bit 1 = Comparator output is inverted0 = Comparator output is not inverted bit 3 Unimplemented: Read as '0' bit 2 CxSP: Comparator Speed/Power Select bit 1 = Comparator mode in normal power, higher speed0 = Comparator mode in low-power, low-speed bit 1 CxHYS: Comparator Hysteresis Enable bit 1 = Comparator hysteresis enabled0 = Comparator hysteresis disabled bit 0 CxSYNC: Comparator Output Synchronous Mode bit 1 = Comparator output to Timer1 and I/O pin is synchronous to changes on Timer1 clock source. Output updated on the falling edge of Timer1 clock source. 0 = Comparator output to Timer1 and I/O pin is asynchronous ## REGISTER 20-2: T1GCON: TIMER1 GATE CONTROL REGISTER | R/W-0/u | R/W-0/u | R/W-0/u | R/W-0/u | R/W/HC-0/u | R-x/x | R/W-0/u | R/W-0/u | |---------|---------|---------|---------|----------------|--------|---------|---------| | TMR1GE | T1GPOL | T1GTM | T1GSPM | T1GGO/<br>DONE | T1GVAL | T1GS | S<1:0> | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'u = Bit is unchangedx = Bit is unknown-n/n = Value at POR and BOR/Value at all other Resets'1' = Bit is set'0' = Bit is clearedHC = Bit is cleared by hardware bit 7 TMR1GE: Timer1 Gate Enable bit If TMR1ON = 0: This bit is ignored If TMR1ON = 1: 1 = Timer1 counting is controlled by the Timer1 gate function 0 = Timer1 counts regardless of Timer1 gate function bit 6 T1GPOL: Timer1 Gate Polarity bit 1 = Timer1 gate is active-high (Timer1 counts when gate is high) 0 = Timer1 gate is active-low (Timer1 counts when gate is low) bit 5 T1GTM: Timer1 Gate Toggle Mode bit 1 = Timer1 Gate Toggle mode is enabled 0 = Timer1 Gate Toggle mode is disabled and toggle flip-flop is cleared Timer1 gate flip-flop toggles on every rising edge. bit 4 T1GSPM: Timer1 Gate Single-Pulse Mode bit 1 = Timer1 gate Single-Pulse mode is enabled and is controlling Timer1 gate 0 = Timer1 gate Single-Pulse mode is disabled bit 3 T1GGO/DONE: Timer1 Gate Single-Pulse Acquisition Status bit 1 = Timer1 gate single-pulse acquisition is ready, waiting for an edge 0 = Timer1 gate single-pulse acquisition has completed or has not been started bit 2 T1GVAL: Timer1 Gate Value Status bit Indicates the current state of the Timer1 gate that could be provided to TMR1H:TMR1L. Unaffected by Timer1 Gate Enable (TMR1GE). bit 1-0 T1GSS<1:0>: Timer1 Gate Source Select bits 11 = Comparator 2 optionally synchronized output (C2OUT sync) 10 = Comparator 1 optionally synchronized output (C1OUT\_sync) 01 = Timer0 overflow output (T0 overflow) 00 = Timer1 gate pin (T1G) ## 22.1.2 EUSART ASYNCHRONOUS RECEIVER The Asynchronous mode is typically used in RS-232 systems. The receiver block diagram is shown in Figure 22-2. The data is received on the RX/DT pin and drives the data recovery block. The data recovery block is actually a high-speed shifter operating at 16 times the baud rate, whereas the serial Receive Shift Register (RSR) operates at the bit rate. When all eight or nine bits of the character have been shifted in, they are immediately transferred to a two character First-In-First-Out (FIFO) memory. The FIFO buffering allows reception of two complete characters and the start of a third character before software must start servicing the EUSART receiver. The FIFO and RSR registers are not directly accessible by software. Access to the received data is via the RCREG register. ## 22.1.2.1 Enabling the Receiver The EUSART receiver is enabled for asynchronous operation by configuring the following three control bits: - CREN = 1 - SYNC = 0 - SPEN = 1 All other EUSART control bits are assumed to be in their default state. Setting the CREN bit of the RCSTA register enables the receiver circuitry of the EUSART. Clearing the SYNC bit of the TXSTA register configures the EUSART for asynchronous operation. Setting the SPEN bit of the RCSTA register enables the EUSART. The programmer must set the corresponding TRIS bit to configure the RX/DT I/O pin as an input. Note: If the RX/DT function is on an analog pin, the corresponding ANSEL bit must be cleared for the receiver to function. ## 22.1.2.2 Receiving Data The receiver data recovery circuit initiates character reception on the falling edge of the first bit. The first bit, also known as the Start bit, is always a zero. The data recovery circuit counts one-half bit time to the center of the Start bit and verifies that the bit is still a zero. If it is not a zero then the data recovery circuit aborts character reception, without generating an error, and resumes looking for the falling edge of the Start bit. If the Start bit zero verification succeeds then the data recovery circuit counts a full bit time to the center of the next bit. The bit is then sampled by a majority detect circuit and the resulting '0' or '1' is shifted into the RSR. This repeats until all data bits have been sampled and shifted into the RSR. One final bit time is measured and the level sampled. This is the Stop bit, which is always a '1'. If the data recovery circuit samples a '0' in the Stop bit position then a framing error is set for this character, otherwise the framing error is cleared for this character. See Section 22.1.2.4 "Receive Framing **Error**" for more information on framing errors. Immediately after all data bits and the Stop bit have been received, the character in the RSR is transferred to the EUSART receive FIFO and the RCIF interrupt flag bit of the PIR1 register is set. The top character in the FIFO is transferred out of the FIFO by reading the RCREG register. Note: If the receive FIFO is overrun, no additional characters will be received until the overrun condition is cleared. See **Section 22.1.2.5** "Receive Overrun Error" for more information on overrun errors. ## 22.1.2.3 Receive Interrupts The RCIF interrupt flag bit of the PIR1 register is set whenever the EUSART receiver is enabled and there is an unread character in the receive FIFO. The RCIF interrupt flag bit is read-only, it cannot be set or cleared by software. RCIF interrupts are enabled by setting all of the following bits: - · RCIE, Interrupt Enable bit of the PIE1 register - PEIE, Peripheral Interrupt Enable bit of the INTCON register - GIE, Global Interrupt Enable bit of the INTCON register The RCIF interrupt flag bit will be set when there is an unread character in the FIFO, regardless of the state of interrupt enable bits. # 22.2 Clock Accuracy with Asynchronous Operation The factory calibrates the internal oscillator block output (INTOSC). However, the INTOSC frequency may drift as VDD or temperature changes, and this directly affects the asynchronous baud rate. The Auto-Baud Detect feature (see **Section 22.4.1 "Auto-Baud Detect"**) can be used to compensate for changes in the INTOSC frequency. There may not be fine enough resolution when adjusting the Baud Rate Generator to compensate for a gradual change in the peripheral clock frequency. #### 22.4 **EUSART Baud Rate Generator** (BRG) The Baud Rate Generator (BRG) is an 8-bit or 16-bit timer that is dedicated to the support of both the asynchronous and synchronous EUSART operation. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit of the BAUDCON register selects 16-bit mode. The SPBRGH, SPBRGL register pair determines the period of the free running baud rate timer. In Asynchronous mode the multiplier of the baud rate period is determined by both the BRGH bit of the TXSTA register and the BRG16 bit of the BAUDCON register. In Synchronous mode, the BRGH bit is ignored. Table 22-3 contains the formulas for determining the baud rate. Example 22-1 provides a sample calculation for determining the baud rate and baud rate error. Typical baud rates and error values for various Asynchronous modes have been computed for your convenience and are shown in Table 22-3. It may be advantageous to use the high baud rate (BRGH = 1), or the 16-bit BRG (BRG16 = 1) to reduce the baud rate error. The 16-bit BRG mode is used to achieve slow baud rates for fast oscillator frequencies. Writing a new value to the SPBRGH, SPBRGL register pair causes the BRG timer to be reset (or cleared). This ensures that the BRG does not wait for a timer overflow before outputting the new baud rate. If the system clock is changed during an active receive operation, a receive error or data loss may result. To avoid this problem, check the status of the RCIDL bit to make sure that the receive operation is idle before changing the system clock. #### **EXAMPLE 22-1: CALCULATING BAUD RATE ERROR** For a device with Fosc of 16 MHz, desired baud rate of 9600, Asynchronous mode, 8-bit BRG: Desired Baud Rate = $$\frac{FOSC}{64([SPBRGH:SPBRGL] + 1)}$$ Solving for SPBRGH:SPBRGL: $$X = \frac{Fosc}{\frac{Desired Baud Rate}{64}} - 1$$ $$= \frac{\frac{16000000}{9600}}{\frac{9600}{64}} - 1$$ $$= [25.042] = 25$$ $$Calculated Baud Rate = \frac{16000000}{64(25+1)}$$ $$= 9615$$ $$Error = \frac{Calc. Baud Rate - Desired Baud Rate}{Desired Baud Rate}$$ $$= \frac{(9615 - 9600)}{\frac{9600}{9600}} = 0.16\%$$ 9600 ## PIC16(L)F1574/5/8/9 ## REGISTER 23-11: PWMxPRH: PWMx PERIOD COUNT HIGH REGISTER | R/W-x/u | | |---------|----------|---------|---------|---------|---------|---------|---------|--|--| | | PR<15:8> | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 **PR<15:8>**: PWM Period High bits Upper eight bits of PWM period count ## REGISTER 23-12: PWMxPRL: PWMx PERIOD COUNT LOW REGISTER | R/W-x/u | |---------|---------|---------|---------|---------|---------|---------|---------|--| | PR<7:0> | | | | | | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all other Resets '1' = Bit is set '0' = Bit is cleared bit 7-0 **PR<7:0>:** PWM Period Low bits Lower eight bits of PWM period count TABLE 24-2: SUMMARY OF REGISTERS ASSOCIATED WITH CWG | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Register on Page | |----------|-------|---------|--------|--------------|----------|--------------------|--------|--------|------------------| | ANSELA | | _ | | ANSA4 | _ | ANSA2 | ANSA1 | ANSA0 | 121 | | CWG1CON0 | G1EN | _ | _ | G1POLB | G1POLA | | | G1CS0 | 253 | | CWG1CON1 | G1ASD | LB<1:0> | G1ASD | LA<1:0> | _ | - G1IS<2:0> | | | 254 | | CWG1CON2 | G1ASE | G1ARSEN | _ | _ | G1ASDSC2 | G1ASDSC1 G1ASDSPPS | | _ | 255 | | CWG1DBF | _ | _ | | CWG1DBF<5:0> | | | | | | | CWG1DBR | _ | _ | | CWG1DBR<5:0> | | | | | 256 | | TRISA | _ | _ | TRISA5 | TRISA4 | _(1) | TRISA2 | TRISA1 | TRISA0 | 120 | Legend: x = unknown, u = unchanged, - = unimplemented locations read as '0'. Shaded cells are not used by CWG. Note 1: Unimplemented, read as '1'. ## **TABLE 27-6: THERMAL CHARACTERISTICS** Standard Operating Conditions (unless otherwise stated) | Param.<br>No. | Sym. | Characteristic | Тур. | Units | Conditions | |---------------|-----------|----------------------------------------|-------|-------|----------------------------------------------------------| | TH01 | θЈА | Thermal Resistance Junction to Ambient | 70 | °C/W | 14-pin PDIP package | | | | | 95.3 | °C/W | 14-pin SOIC package | | | | | 100 | °C/W | 14-pin TSSOP package | | | | | 31.8 | °C/W | 16-pin UQFN 4x4mm package | | | | | 62.2 | °C/W | 20-pin PDIP package | | | | | 77.7 | °C/W | 20-pin SOIC package | | | | | 87.3 | °C/W | 20-pin SSOP package | | | | | 32.8 | °C/W | 20-pin UQFN 4x4mm package | | TH02 | θJC | Thermal Resistance Junction to Case | 32.75 | °C/W | 14-pin PDIP package | | | | | 31 | °C/W | 14-pin SOIC package | | | | | 24.4 | °C/W | 14-pin TSSOP package | | | | | 24.4 | °C/W | 16-pin UQFN 4x4mm package | | | | | 27.5 | °C/W | 20-pin PDIP package | | | | | 23.1 | °C/W | 20-pin SOIC package | | | | | 31.1 | °C/W | 20-pin SSOP package | | | | | 27.4 | °C/W | 20-pin UQFN 4x4mm package | | TH03 | TJMAX | Maximum Junction Temperature | 150 | °C | | | TH04 | PD | Power Dissipation | _ | W | PD = PINTERNAL + PI/O | | TH05 | PINTERNAL | Internal Power Dissipation | _ | W | PINTERNAL = IDD x VDD <sup>(1)</sup> | | TH06 | Pı/o | I/O Power Dissipation | _ | W | $PI/O = \Sigma (IOL * VOL) + \Sigma (IOH * (VDD - VOH))$ | | TH07 | PDER | Derated Power | _ | W | PDER = PDMAX (TJ - TA)/θJA <sup>(2)</sup> | Note 1: IDD is current to run the chip alone without driving any load on the output pins. <sup>2:</sup> TA = Ambient Temperature; TJ = Junction Temperature ## PIC16(L)F1574/5/8/9 **TABLE 27-8: OSCILLATOR PARAMETERS** | Standar | Standard Operating Conditions (unless otherwise stated) | | | | | | | | | |---------------|---------------------------------------------------------|-------------------------------------------------------|--------------------|------|------|------|-------|---------------------------------|--| | Param.<br>No. | Sym. | Characteristic | Freq.<br>Tolerance | Min. | Тур† | Max. | Units | Conditions | | | OS08 | HFosc | Internal Calibrated HFINTOSC Frequency <sup>(1)</sup> | ±2% | _ | 16.0 | _ | MHz | VDD = 3.0V, TA = 25°C, (Note 2) | | | OS09 | LFosc | Internal LFINTOSC Frequency | _ | _ | 31 | _ | kHz | | | | OS10* | TWARM | HFINTOSC<br>Wake-up from Sleep Start-up Time | _ | _ | 5 | 15 | μS | | | | | | LFINTOSC<br>Wake-up from Sleep Start-up Time | _ | 1 | 0.5 | _ | ms | | | - \* These parameters are characterized but not tested. - † Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. - Note 1: To ensure these oscillator frequency tolerances, VDD and VSs must be capacitively decoupled as close to the device as possible. $0.1~\mu F$ and $0.01~\mu F$ values in parallel are recommended. - 2: See Figure 27-6: "HFINTOSC Frequency Accuracy over Device VDD and Temperature. FIGURE 27-6: HFINTOSC FREQUENCY ACCURACY OVER DEVICE VDD AND TEMPERATURE TABLE 27-9: PLL CLOCK TIMING SPECIFICATIONS (VDD = 2.7V TO 5.5V) | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | |--------------|--------------|-------------------------------|--------|------|--------|-------|------------| | F10 | Fosc | Oscillator Frequency Range | 4 | _ | 8 | MHz | | | F11 | Fsys | On-Chip VCO System Frequency | 16 | _ | 32 | MHz | | | F12 | Trc | PLL Start-up Time (Lock Time) | | | 2 | ms | | | F13* | $\Delta$ CLK | CLKOUT Stability (Jitter) | -0.25% | _ | +0.25% | % | | These parameters are characterized but not tested. <sup>†</sup> Data in "Typ" column is at 3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. ## 20-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | MILLIMETERS | | | | |--------------------------|---------------|-------------|----------|------|--| | Dime | ension Limits | MIN | NOM | MAX | | | Number of Pins | N | 20 | | | | | Pitch | е | | 0.65 BSC | | | | Overall Height | Α | - | _ | 2.00 | | | Molded Package Thickness | A2 | 1.65 | 1.75 | 1.85 | | | Standoff | A1 | 0.05 | _ | _ | | | Overall Width | E | 7.40 | 7.80 | 8.20 | | | Molded Package Width | E1 | 5.00 | 5.30 | 5.60 | | | Overall Length | D | 6.90 | 7.20 | 7.50 | | | Foot Length | L | 0.55 | 0.75 | 0.95 | | | Footprint | L1 | 1.25 REF | | | | | Lead Thickness | С | 0.09 | _ | 0.25 | | | Foot Angle | ф | 0° | 4° | 8° | | | Lead Width | b | 0.22 | _ | 0.38 | | ## Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-072B