



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | LINbus, UART/USART                                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 12                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 1K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 8x10b; D/A 1x5b                                                       |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 16-UQFN Exposed Pad                                                       |
| Supplier Device Package    | 16-UQFN (4x4)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1575-e-jq |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 2: PACKAGES

| Packages      | PDIP | SOIC | TSSOP | SSOP | UQFN |
|---------------|------|------|-------|------|------|
| PIC16(L)F1574 | •    | •    | •     |      | •    |
| PIC16(L)F1575 | •    | •    | •     |      | •    |
| PIC16(L)F1578 | •    | •    |       | •    | •    |
| PIC16(L)F1579 | •    | •    |       | •    | •    |

Note: Pin details are subject to change.

## 7.1 Operation

Interrupts are disabled upon any device Reset. They are enabled by setting the following bits:

- GIE bit of the INTCON register
- Interrupt Enable bit(s) for the specific interrupt event(s)
- PEIE bit of the INTCON register (if the Interrupt Enable bit of the interrupt event is contained in the PIE1, PIE2 and PIE3 registers)

The INTCON, PIR1, PIR2 and PIR3 registers record individual interrupts via interrupt flag bits. Interrupt flag bits will be set, regardless of the status of the GIE, PEIE and individual interrupt enable bits.

The following events happen when an interrupt event occurs while the GIE bit is set:

- Current prefetched instruction is flushed
- · GIE bit is cleared
- Current Program Counter (PC) is pushed onto the stack
- Critical registers are automatically saved to the shadow registers (See "Section 7.5 "Automatic Context Saving".")
- · PC is loaded with the interrupt vector 0004h

The firmware within the Interrupt Service Routine (ISR) should determine the source of the interrupt by polling the interrupt flag bits. The interrupt flag bits must be cleared before exiting the ISR to avoid repeated interrupts. Because the GIE bit is cleared, any interrupt that occurs while executing the ISR will be recorded through its interrupt flag, but will not cause the processor to redirect to the interrupt vector.

The RETFIE instruction exits the ISR by popping the previous address from the stack, restoring the saved context from the shadow registers and setting the GIE bit.

For additional information on a specific interrupt's operation, refer to its peripheral chapter.

- Note 1: Individual interrupt flag bits are set, regardless of the state of any other enable bits.
  - 2: All interrupts will be ignored while the GIE bit is cleared. Any interrupt occurring while the GIE bit is clear will be serviced when the GIE bit is set again.

## 7.2 Interrupt Latency

Interrupt latency is defined as the time from when the interrupt event occurs to the time code execution at the interrupt vector begins. The latency for synchronous interrupts is three or four instruction cycles. For asynchronous interrupts, the latency is three to five instruction cycles, depending on when the interrupt occurs. See Figure 7-2 and Figure 7-3 for more details.

## 11.3 PORTB Registers (PIC16(L)F1578/9 only)

PORTB is a 4-bit wide, bidirectional port. The corresponding data direction register is TRISB (Register 11-10). Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output (i.e., enable the output driver and put the contents of the output latch on the selected pin). Example 11-1 shows how to initialize an I/O port.

Reading the PORTB register (Register 11-9) reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, this value is modified and then written to the PORT data latch (LATB).

#### 11.3.1 DIRECTION CONTROL

The TRISB register (Register 11-10) controls the PORTB pin output drivers, even when they are being used as analog inputs. The user should ensure the bits in the TRISB register are maintained set when using them as analog inputs. I/O pins configured as analog inputs always read '0'.

#### 11.3.2 OPEN-DRAIN CONTROL

The ODCONB register (Register 11-14) controls the open-drain feature of the port. Open-drain operation is independently selected for each pin. When an ODCONB bit is set, the corresponding port output becomes an open-drain driver capable of sinking current only. When an ODCONB bit is cleared, the corresponding port output pin is the standard push-pull drive capable of sourcing and sinking current.

## 11.3.3 SLEW RATE CONTROL

The SLRCONB register (Register 11-15) controls the slew rate option for each port pin. Slew rate control is independently selectable for each port pin. When an SLRCONB bit is set, the corresponding port pin drive is slew rate limited. When an SLRCONB bit is cleared, The corresponding port pin drive slews at the maximum rate possible.

## 11.3.4 INPUT THRESHOLD CONTROL

The INLVLB register (Register 11-16) controls the input voltage threshold for each of the available PORTB input pins. A selection between the Schmitt Trigger CMOS or the TTL Compatible thresholds is available. The input threshold is important in determining the value of a read of the PORTB register and also the level at which an interrupt-on-change occurs, if that feature is enabled. See Table 27-4 for more information on threshold levels.

Note: Changing the input threshold selection should be performed while all peripheral modules are disabled. Changing the threshold level during the time a module is active may inadvertently generate a transition associated with an input pin, regardless of the actual voltage level on that pin.

### 11.3.5 ANALOG CONTROL

The ANSELB register (Register 11-12) is used to configure the Input mode of an I/O pin to analog. Setting the appropriate ANSELB bit high will cause all digital reads on the pin to be read as '0' and allow analog functions on the pin to operate correctly.

The state of the ANSELB bits has no effect on digital output functions. A pin with TRIS clear and ANSELB set will still operate as a digital output, but the Input mode will be analog. This can cause unexpected behavior when executing read-modify-write instructions on the affected port.

| Note: | The ANSELB bits default to the Analog        |
|-------|----------------------------------------------|
|       | mode after Reset. To use any pins as         |
|       | digital general purpose or peripheral        |
|       | inputs, the corresponding ANSEL bits         |
|       | must be initialized to '0' by user software. |

#### 11.3.6 PORTB FUNCTIONS AND OUTPUT PRIORITIES

Each pin defaults to the PORT latch data after Reset. Other functions are selected with the peripheral pin select logic. See **Section 12.0** "**Peripheral Pin Select** (**PPS**) **Module**" for more information. Analog input functions, such as ADC and op amp inputs, are not shown in the peripheral pin select lists. These inputs are active when the I/O pin is set for Analog mode using the ANSELB register. Digital output functions may continue to control the pin when it is in Analog mode.

## 11.4 Register Definitions: PORTB

#### REGISTER 11-9: PORTB: PORTB REGISTER

| R/W-x/u                                                      | R/W-x/u                           | R/W-x/u            | R/W-x/u | U-0                                                   | U-0 | U-0 | U-0   |  |
|--------------------------------------------------------------|-----------------------------------|--------------------|---------|-------------------------------------------------------|-----|-----|-------|--|
| RB7                                                          | RB6                               | RB5                | RB4     | —                                                     | —   | —   | —     |  |
| bit 7                                                        | bit 7                             |                    |         |                                                       |     |     | bit 0 |  |
|                                                              |                                   |                    |         |                                                       |     |     |       |  |
| Legend:                                                      |                                   |                    |         |                                                       |     |     |       |  |
| R = Readable bit W                                           |                                   | W = Writable bit   |         | U = Unimplemented bit, read as '0'                    |     |     |       |  |
| u = Bit is uncha                                             | anged                             | x = Bit is unknown |         | -n/n = Value at POR and BOR/Value at all other Resets |     |     |       |  |
| '1' = Bit is set                                             |                                   | '0' = Bit is clea  | red     |                                                       |     |     |       |  |
|                                                              |                                   |                    |         |                                                       |     |     |       |  |
| bit 7-4 <b>RB&lt;7:4&gt;</b> : PORTB General Purpose I/O Pir |                                   |                    |         | bits <sup>(1)</sup>                                   |     |     |       |  |
|                                                              | 1 = Port pin is                   | <u>&gt;</u> Vін    |         |                                                       |     |     |       |  |
|                                                              | 0 = Port pin is                   | <u>&lt;</u> VIL    |         |                                                       |     |     |       |  |
| h:+ 0 0                                                      | Huden and a start of Decaders (a) |                    |         |                                                       |     |     |       |  |

bit 3-0 Unimplemented: Read as '0'

**Note 1:** Writes to PORTB are actually written to corresponding LATB register. Reads from PORTB register is return of actual I/O pin values.

#### REGISTER 11-10: TRISB: PORTB TRI-STATE REGISTER

| R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| TRISB7  | TRISB6  | TRISB5  | TRISB4  | —   | —   | —   | —     |
| bit 7   |         |         |         |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | TRISB<7:4>: PORTB Tri-State Control bits          |
|---------|---------------------------------------------------|
|         | 1 = PORTB pin configured as an input (tri-stated) |
|         | 0 = PORTB pin configured as an output             |
|         |                                                   |

bit 3-0 Unimplemented: Read as '0'

#### REGISTER 11-11: LATB: PORTB DATA LATCH REGISTER

| R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| LATB7   | LATB6   | LATB5   | LATB4   | —   | —   | —   | —     |
| bit 7   |         |         |         |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-4 LATB<7:4>: PORTB Output Latch Value bits<sup>(1)</sup>

bit 3-0 Unimplemented: Read as '0'

**Note 1:** Writes to PORTB are actually written to corresponding LATB register. Reads from PORTB register is return of actual I/O pin values.

## 12.0 PERIPHERAL PIN SELECT (PPS) MODULE

The Peripheral Pin Select (PPS) module connects peripheral inputs and outputs to the device I/O pins. Only digital signals are included in the selections. All analog inputs and outputs remain fixed to their assigned pins. Input and output selections are independent as shown in the simplified block diagram Figure 12-1.

## 12.1 PPS Inputs

Each peripheral has a PPS register with which the inputs to the peripheral are selected. Inputs include the device pins.

Multiple peripherals can operate from the same source simultaneously. Port reads always return the pin level regardless of peripheral PPS selection. If a pin also has associated analog functions, the ANSEL bit for that pin must be cleared to enable the digital input buffer.

Although every peripheral has its own PPS input selection register, the selections are identical for every peripheral as shown in Register 12-1.

| Note: | The notation "xxx" in the register name is    |
|-------|-----------------------------------------------|
|       | a place holder for the peripheral identifier. |
|       | For example, CLC1PPS.                         |

## 12.2 PPS Outputs

Each I/O pin has a PPS register with which the pin output source is selected. With few exceptions, the port TRIS control associated with that pin retains control over the pin output driver. Peripherals that control the pin output driver as part of the peripheral operation will override the TRIS control as needed. These peripherals include:

- EUSART (synchronous operation)
- MSSP (I<sup>2</sup>C)
- · CWG (auto-shutdown)

Although every pin has its own PPS peripheral selection register, the selections are identical for every pin as shown in Register 12-2.

**Note:** The notation "Rxy" is a place holder for the pin identifier. For example, RA0PPS.

#### FIGURE 12-1: SIMPLIFIED PPS BLOCK DIAGRAM



#### 13.6 Register Definitions: Interrupt-on-Change Control

#### **REGISTER 13-1: IOCAP: INTERRUPT-ON-CHANGE PORTA POSITIVE EDGE REGISTER**

| U-0                                     | U-0 | R/W-0/0 | R/W-0/0                                               | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|-----------------------------------------|-----|---------|-------------------------------------------------------|---------|---------|---------|---------|
| _                                       |     | IOCAP5  | IOCAP4                                                | IOCAP3  | IOCAP2  | IOCAP1  | IOCAP0  |
| bit 7                                   |     |         |                                                       |         |         |         | bit 0   |
|                                         |     |         |                                                       |         |         |         |         |
| Legend:                                 |     |         |                                                       |         |         |         |         |
| R = Readable bit W = Writable bit       |     |         | U = Unimplemented bit, read as '0'                    |         |         |         |         |
| u = Bit is unchanged x = Bit is unknown |     |         | -n/n = Value at POR and BOR/Value at all other Resets |         |         |         |         |
| '1' = Bit is set '0' = Bit is cleared   |     |         |                                                       |         |         |         |         |

#### bit 7-6 Unimplemented: Read as '0'

bit 5-0

bit 5-0

bit 5-0

IOCAP<5:0>: Interrupt-on-Change PORTA Positive Edge Enable bits

1 = Interrupt-on-Change enabled on the pin for a positive going edge. IOCAFx bit and IOCIF flag will be set upon detecting an edge.

0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 13-2: IOCAN: INTERRUPT-ON-CHANGE PORTA NEGATIVE EDGE REGISTER

| U-0   | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 |
|-------|-----|---------|---------|---------|---------|---------|---------|
| _     | _   | IOCAN5  | IOCAN4  | IOCAN3  | IOCAN2  | IOCAN1  | IOCAN0  |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-6 Unimplemented: Read as '0'

IOCAN<5:0>: Interrupt-on-Change PORTA Negative Edge Enable bits

- 1 = Interrupt-on-Change enabled on the pin for a negative going edge. IOCAFx bit and IOCIF flag will be set upon detecting an edge.
- 0 = Interrupt-on-Change disabled for the associated pin.

#### REGISTER 13-3: IOCAF: INTERRUPT-ON-CHANGE PORTA FLAG REGISTER

| U-0   | U-0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 | R/W/HS-0/0 |
|-------|-----|------------|------------|------------|------------|------------|------------|
| —     | —   | IOCAF5     | IOCAF4     | IOCAF3     | IOCAF2     | IOCAF1     | IOCAF0     |
| bit 7 |     |            |            |            |            |            | bit 0      |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | HS - Bit is set in hardware                           |

bit 7-6 Unimplemented: Read as '0'

IOCAF<5:0>: Interrupt-on-Change PORTA Flag bits

1 = An enabled change was detected on the associated pin.

Set when IOCAPx = 1 and a rising edge was detected on RAx, or when IOCANx = 1 and a falling edge was detected on RAx.

0 = No change was detected, or the user cleared the detected change.

#### 16.1.5 INTERRUPTS

The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC Interrupt Flag is the ADIF bit in the PIR1 register. The ADC Interrupt Enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software.

| Note 1: | The ADIF bit is set at the completion of |
|---------|------------------------------------------|
|         | every conversion, regardless of whether  |
|         | or not the ADC interrupt is enabled.     |

**2:** The ADC operates during Sleep only when the FRC oscillator is selected.

This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the ADIE bit of the PIE1 register and the PEIE bit of the INTCON register must both be set and the GIE bit of the INTCON register must be cleared. If all three of these bits are set, the execution will switch to the Interrupt Service Routine.

#### 16.1.6 RESULT FORMATTING

The 10-bit ADC conversion result can be supplied in two formats, left justified or right justified. The ADFM bit of the ADCON1 register controls the output format.

Figure 16-3 shows the two output formats.





## 17.6 Register Definitions: DAC Control

#### REGISTER 17-1: DACCON0: VOLTAGE REFERENCE CONTROL REGISTER 0

| R/W-0/0                 | U-0                                                                           | R/W-0/0                                                              | U-0              | R/W-0/0                  | R/W-0/0            | U-0                 | U-0    |
|-------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------|--------------------------|--------------------|---------------------|--------|
| DACEN                   |                                                                               | DACOE                                                                | —                | DACP                     | SS<1:0>            |                     |        |
| bit 7                   |                                                                               |                                                                      |                  |                          |                    |                     | bit 0  |
|                         |                                                                               |                                                                      |                  |                          |                    |                     |        |
| Legend:                 |                                                                               |                                                                      |                  |                          |                    |                     |        |
| R = Readable bi         | t                                                                             | W = Writable bi                                                      | t                | U = Unimplem             | ented bit, read as | '0'                 |        |
| u = Bit is unchar       | nged                                                                          | x = Bit is unkno                                                     | wn               | -n/n = Value at          | POR and BOR/V      | alue at all other F | Resets |
| '1' = Bit is set        |                                                                               | '0' = Bit is clear                                                   | ed               |                          |                    |                     |        |
| bit 7<br>bit 6<br>bit 5 | DACEN: DAC F<br>1 = DAC is en<br>0 = DAC is dis<br>Unimplemente<br>DACOE: DAC | Enable bit<br>abled<br>sabled<br>ed: Read as '0'<br>Voltage Output E | nable bit        |                          |                    |                     |        |
|                         | 1 = DAC volta<br>0 = DAC volta                                                | ge level is outpu<br>ge level is discor                              | t on the DACOL   | JT1 pin<br>e DACOUT1 pin |                    |                     |        |
| bit 4                   | Unimplemente                                                                  | ed: Read as '0'                                                      |                  |                          |                    |                     |        |
| bit 3-2                 | DACPSS<1:0><br>11 = Reserve<br>10 = FVR_but<br>01 = VREF+ pi<br>00 = VDD      | : DAC Positive S<br>d<br>ffer2<br>in                                 | Source Select bi | its                      |                    |                     |        |
| bit 1-0                 | Unimplemente                                                                  | ed: Read as '0'                                                      |                  |                          |                    |                     |        |

#### REGISTER 17-2: DACCON1: VOLTAGE REFERENCE CONTROL REGISTER 1

| U-0   | U-0 | U-0 | R/W-0/0 | R/W-0/0 | R/W-0/0   | R/W-0/0 | R/W-0/0 |
|-------|-----|-----|---------|---------|-----------|---------|---------|
| —     | —   | —   |         |         | DACR<4:0> |         |         |
| bit 7 |     |     |         |         |           |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 DACR<4:0>: DAC Voltage Output Select bits

#### TABLE 17-1: SUMMARY OF REGISTERS ASSOCIATED WITH THE DAC MODULE

| Name    | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1 | Bit 0 | Register<br>on page |
|---------|-------|-------|-------|-------|-------------|-------|-------|-------|---------------------|
| DACCON0 | DACEN | _     | DACOE | —     | DACPSS<1:0> |       | _     | _     | 168                 |
| DACCON1 | —     |       | _     |       | 168         |       |       |       |                     |

Legend: — = Unimplemented location, read as '0'. Shaded cells are not used with the DAC module.

# 20.0 TIMER1 MODULE WITH GATE CONTROL

The Timer1 module is a 16-bit timer/counter with the following features:

- 16-bit timer/counter register pair (TMR1H:TMR1L)
- Programmable internal or external clock source
- · 2-bit prescaler
- · Optionally synchronized comparator out
- Multiple Timer1 gate (count enable) sources
- · Interrupt on overflow

- Wake-up on overflow (external clock, Asynchronous mode only)
- ADC Auto-Conversion Trigger(s)
- Selectable Gate Source Polarity
- Gate Toggle mode
- · Gate Single-Pulse mode
- Gate Value Status
- · Gate Event Interrupt

Figure 20-1 is a block diagram of the Timer1 module.



### FIGURE 20-1: TIMER1 BLOCK DIAGRAM

## 21.1 Timer2 Operation

The clock input to the Timer2 module is the system instruction clock (Fosc/4).

TMR2 increments from 00h on each clock edge.

A 4-bit counter/prescaler on the clock input allows direct input, divide-by-4 and divide-by-16 prescale options. These options are selected by the prescaler control bits, T2CKPS<1:0> of the T2CON register. The value of TMR2 is compared to that of the Period register, PR2, on each clock cycle. When the two values match, the comparator generates a match signal as the timer output. This signal also resets the value of TMR2 to 00h on the next cycle and drives the output counter/ postscaler (see Section 21.2 "Timer2 Interrupt").

The TMR2 and PR2 registers are both directly readable and writable. The TMR2 register is cleared on any device Reset, whereas the PR2 register initializes to FFh. Both the prescaler and postscaler counters are cleared on the following events:

- · a write to the TMR2 register
- · a write to the T2CON register
- Power-On Reset (POR)
- Brown-Out Reset (BOR)
- MCLR Reset
- Watchdog Timer (WDT) Reset
- · Stack Overflow Reset
- Stack Underflow Reset
- RESET Instruction

| Note: | TMR2     | is | not | cleared | when | T2CON | is |
|-------|----------|----|-----|---------|------|-------|----|
|       | written. |    |     |         |      |       |    |

## 21.2 Timer2 Interrupt

Timer2 can also generate an optional device interrupt. The Timer2 output signal (T2\_match) provides the input for the 4-bit counter/postscaler. This counter generates the TMR2 match interrupt flag which is latched in TMR2IF of the PIR1 register. The interrupt is enabled by setting the TMR2 Match Interrupt Enable bit, TMR2IE of the PIE1 register.

A range of 16 postscale options (from 1:1 through 1:16 inclusive) can be selected with the postscaler control bits, T2OUTPS<3:0>, of the T2CON register.

## 21.3 Timer2 Output

The output of TMR2 is T2\_match.

The T2\_match signal is synchronous with the system clock. Figure 21-3 shows two examples of the timing of the T2\_match signal relative to Fosc and prescale value, T2CKPS<1:0>. The upper diagram illustrates 1:1 prescale timing and the lower diagram, 1:X prescale timing.

FIGURE 21-3: T2\_MATCH TIMING DIAGRAM



## 21.4 Timer2 Operation During Sleep

Timer2 cannot be operated while the processor is in Sleep mode. The contents of the TMR2 and PR2 registers will remain unchanged while the processor is in Sleep mode.





## 23.1 Fundamental Operation

The PWM module produces a 16-bit resolution pulse width modulated output.

Each PWM module has an independent timer driven by a selection of clock sources determined by the PWMxCLKCON register (Register 23-4). The timer value is compared to event count registers to generate the various events of a the PWM waveform, such as the period and duty cycle. For a block diagram describing the clock sources refer to Figure 23-3.

Each PWM module can be enabled individually using the EN bit of the PWMxCON register, or several PWM modules can be enabled simultaneously using the mirror bits of the PWMEN register.

The current state of the PWM output can be read using the OUT bit of the PWMxCON register. In some modes this bit can be set and cleared by software giving additional software control over the PWM waveform. This bit is synchronized to Fosc/4 and therefore does not change in real time with respect to the PWM\_clock.

| Note: | If PWM_clock > Fosc/4, the OUT bit may       |
|-------|----------------------------------------------|
|       | not accurately represent the output state of |
|       | the PWM.                                     |



PWM CLOCK SOURCE BLOCK DIAGRAM



#### 23.1.1 PWMx PIN CONFIGURATION

All PWM outputs are multiplexed with the PORT data latch, so the pins must also be configured as outputs by clearing the associated PORT TRIS bits.

The slew rate feature may be configured to optimize the rate to be used in conjunction with the PWM outputs. High-speed output switching is attained by clearing the associated PORT SLRCON bits.

The PWM outputs can be configured to be open-drain outputs by setting the associated PORT ODCON bits.

23.1.2 PWMx Output Polarity

The output polarity is inverted by setting the POL bit of the PWMxCON register. The polarity control affects the PWM output even when the module is not enabled.



PIC16(L)F1574/5/8/9

## 24.12 Register Definitions: CWG Control

| R/W-0/0          | U-0           | U-0               | R/W-0/0      | R/W-0/0        | U-0              | U-0              | R/W-0/0     |
|------------------|---------------|-------------------|--------------|----------------|------------------|------------------|-------------|
| GxEN             | —             | —                 | GxPOLB       | GxPOLA         | —                | _                | GxCS0       |
| bit 7            |               |                   |              |                |                  |                  | bit 0       |
|                  |               |                   |              |                |                  |                  |             |
| Legend:          |               |                   |              |                |                  |                  |             |
| R = Readable     | bit           | W = Writable      | bit          | U = Unimpler   | mented bit, read | as '0'           |             |
| u = Bit is unch  | anged         | x = Bit is unkr   | nown         | -n/n = Value a | at POR and BOI   | R/Value at all o | ther Resets |
| '1' = Bit is set |               | '0' = Bit is clea | ared         | q = Value de   | pends on condit  | on               |             |
|                  |               |                   |              |                |                  |                  |             |
| bit 7            | GxEN: CWG     | k Enable bit      |              |                |                  |                  |             |
|                  | 1 = Module is | s enabled         |              |                |                  |                  |             |
|                  |               | s disabled        |              |                |                  |                  |             |
| bit 6-5          | Unimplemen    | ted: Read as '    | ),           |                |                  |                  |             |
| bit 4            | GxPOLB: CV    | VGxB Output P     | olarity bit  |                |                  |                  |             |
|                  | 1 = Output is | inverted polar    | ty           |                |                  |                  |             |
|                  | 0 = Output is | normal polarity   | ý            |                |                  |                  |             |
| bit 3            | GxPOLA: CV    | VGxA Output P     | olarity bit  |                |                  |                  |             |
|                  | 1 = Output is | inverted polar    | ty           |                |                  |                  |             |
|                  | 0 = Output is | normal polarity   | ý            |                |                  |                  |             |
| bit 2-1          | Unimplemen    | ted: Read as '    | כ'           |                |                  |                  |             |
| bit 0            | GxCS0: CWC    | Sx Clock Sourc    | e Select bit |                |                  |                  |             |
|                  | 1 = HFINTOS   | SC                |              |                |                  |                  |             |
|                  | 0 = ⊢osc      |                   |              |                |                  |                  |             |

#### REGISTER 24-1: CWGxCON0: CWG CONTROL REGISTER 0

## PIC16(L)F1574/5/8/9

## REGISTER 24-4: CWGxDBR: COMPLEMENTARY WAVEFORM GENERATOR (CWGx) RISING DEAD-BAND COUNT REGISTER

|                  | DEAD            | DAND 000         |              |                |                  |                  |              |
|------------------|-----------------|------------------|--------------|----------------|------------------|------------------|--------------|
| U-0              | U-0             | R/W-x/u          | R/W-x/u      | R/W-x/u        | R/W-x/u          | R/W-x/u          | R/W-x/u      |
|                  | _               |                  |              | CWG <b>x</b> D | BR<5:0>          |                  |              |
| bit 7            |                 |                  |              |                |                  |                  | bit 0        |
|                  |                 |                  |              |                |                  |                  |              |
| Legend:          |                 |                  |              |                |                  |                  |              |
| R = Readable     | bit             | W = Writable     | bit          | U = Unimplen   | nented bit, read | l as '0'         |              |
| u = Bit is uncha | anged           | x = Bit is unkr  | nown         | -n/n = Value a | at POR and BO    | R/Value at all c | other Resets |
| '1' = Bit is set |                 | '0' = Bit is cle | ared         | q = Value dep  | ends on condit   | ion              |              |
|                  |                 |                  |              |                |                  |                  |              |
| bit 7-6          | Unimplemer      | nted: Read as '  | 0'           |                |                  |                  |              |
| bit 5-0          | CWGxDBR<        | 5:0>: Complem    | entary Wavef | orm Generator  | (CWGx) Rising    | Counts           |              |
|                  | 11 1111 = 6     | 3-64 counts of   | dead band    |                |                  |                  |              |
|                  | 11 1110 = 6     | 2-63 counts of   | dead band    |                |                  |                  |              |
|                  | •               |                  |              |                |                  |                  |              |
|                  | •               |                  |              |                |                  |                  |              |
|                  | •               |                  |              |                |                  |                  |              |
|                  | $00 \ 0010 = 2$ | 2-3 counts of de | ad band      |                |                  |                  |              |

## REGISTER 24-5: CWGxDBF: COMPLEMENTARY WAVEFORM GENERATOR (CWGx) FALLING DEAD-BAND COUNT REGISTER

| U-0   | U-0 | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|-------|-----|---------|---------|---------|---------|---------|---------|
| —     | _   |         |         | CWGxD   | BF<5:0> |         |         |
| bit 7 |     |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

| bit 7-6 | Unimplemented: Read as '0'                                              |
|---------|-------------------------------------------------------------------------|
| bit 5-0 | CWGxDBF<5:0>: Complementary Waveform Generator (CWGx) Falling Counts    |
|         | 11 1111 = 63-64 counts of dead band 11 1110 = 62-63 counts of dead band |
|         | •                                                                       |

- •
- •
- 00 0010 = 2-3 counts of dead band

00 0001 = 1-2 counts of dead band 00 0000 = 0 counts of dead band

- 00 0001 = 1-2 counts of dead band
- 00 0000 = 0 counts of dead band. Dead-band generation is bypassed.

| Mnemonic,<br>Operands |                      | Description                                   | Cycles | 14-Bit Opcode |      |      | Status | Notos    |       |
|-----------------------|----------------------|-----------------------------------------------|--------|---------------|------|------|--------|----------|-------|
|                       |                      | Description                                   |        | MSb           |      |      | LSb    | Affected | Notes |
|                       |                      | CONTROL OPERA                                 | TIONS  |               |      |      |        |          |       |
| BRA                   | k                    | Relative Branch                               | 2      | 11            | 001k | kkkk | kkkk   |          |       |
| BRW                   | _                    | Relative Branch with W                        | 2      | 00            | 0000 | 0000 | 1011   |          |       |
| CALL                  | k                    | Call Subroutine                               | 2      | 10            | 0kkk | kkkk | kkkk   |          |       |
| CALLW                 | -                    | Call Subroutine with W                        | 2      | 00            | 0000 | 0000 | 1010   |          |       |
| GOTO                  | k                    | Go to address                                 | 2      | 10            | 1kkk | kkkk | kkkk   |          |       |
| RETFIE                | k                    | Return from interrupt                         | 2      | 00            | 0000 | 0000 | 1001   |          |       |
| RETLW                 | k                    | Return with literal in W                      | 2      | 11            | 0100 | kkkk | kkkk   |          |       |
| RETURN                | -                    | Return from Subroutine                        | 2      | 00            | 0000 | 0000 | 1000   |          |       |
|                       | INHERENT OPERATIONS  |                                               |        |               |      |      |        |          |       |
| CLRWDT                | -                    | Clear Watchdog Timer                          | 1      | 00            | 0000 | 0110 | 0100   | TO, PD   |       |
| NOP                   | -                    | No Operation                                  | 1      | 00            | 0000 | 0000 | 0000   |          |       |
| OPTION                | -                    | Load OPTION_REG register with W               | 1      | 00            | 0000 | 0110 | 0010   |          |       |
| RESET                 | -                    | Software device Reset                         | 1      | 00            | 0000 | 0000 | 0001   |          |       |
| SLEEP                 | -                    | Go into Standby mode                          | 1      | 00            | 0000 | 0110 | 0011   | TO, PD   |       |
| TRIS                  | f                    | Load TRIS register with W                     | 1      | 00            | 0000 | 0110 | Offf   |          |       |
|                       | C-COMPILER OPTIMIZED |                                               |        |               |      |      |        |          |       |
| ADDFSR                | n, k                 | Add Literal k to FSRn                         | 1      | 11            | 0001 | 0nkk | kkkk   |          |       |
| MOVIW                 | n mm                 | Move Indirect FSRn to W with pre/post inc/dec | 1      | 00            | 0000 | 0001 | 0nmm   | Z        | 2, 3  |
|                       |                      | modifier, mm                                  |        |               |      |      | kkkk   |          |       |
|                       | k[n]                 | Move INDFn to W, Indexed Indirect.            | 1      | 11            | 1111 | 0nkk | 1nmm   | Z        | 2     |
| MOVWI                 | n mm                 | Move W to Indirect FSRn with pre/post inc/dec | 1      | 00            | 0000 | 0001 | kkkk   |          | 2, 3  |
|                       |                      | modifier, mm                                  |        |               |      |      |        |          |       |
|                       | k[n]                 | Move W to INDFn, Indexed Indirect.            | 1      | 11            | 1111 | 1nkk |        |          | 2     |

#### TABLE 26-3: ENHANCED MID-RANGE INSTRUCTION SET (CONTINUED)

Note 1: If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

2: If this instruction addresses an INDF register and the MSb of the corresponding FSR is set, this instruction will require one additional instruction cycle.

**3:** See Table in the MOVIW and MOVWI instruction descriptions.

| RETFIE           | Return from Interrupt                                                                                                                                                                                           |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [label] RETFIE                                                                                                                                                                                                  |  |  |  |  |
| Operands:        | None                                                                                                                                                                                                            |  |  |  |  |
| Operation:       | $\begin{array}{l} TOS \to PC, \\ 1 \to GIE \end{array}$                                                                                                                                                         |  |  |  |  |
| Status Affected: | None                                                                                                                                                                                                            |  |  |  |  |
| Description:     | Return from Interrupt. Stack is POPed<br>and Top-of-Stack (TOS) is loaded in<br>the PC. Interrupts are enabled by<br>setting Global Interrupt Enable bit,<br>GIE (INTCON<7>). This is a 2-cycle<br>instruction. |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                               |  |  |  |  |
| Cycles:          | 2                                                                                                                                                                                                               |  |  |  |  |
| Example:         | RETFIE                                                                                                                                                                                                          |  |  |  |  |
|                  | After Interrupt<br>PC = TOS<br>GIE = 1                                                                                                                                                                          |  |  |  |  |

| RETURN           | Return from Subroutine                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | [label] RETURN                                                                                                                                        |
| Operands:        | None                                                                                                                                                  |
| Operation:       | $TOS\toPC$                                                                                                                                            |
| Status Affected: | None                                                                                                                                                  |
| Description:     | Return from subroutine. The stack is<br>POPed and the top of the stack (TOS)<br>is loaded into the program counter.<br>This is a 2-cycle instruction. |

| RETLW            | Return with literal in W                                                                                                           | <b>D</b> 1 <b>E</b> |                                                                                                                                                                                   |  |  |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] RETLW k                                                                                                           |                     | Rotate Left f through Carry                                                                                                                                                       |  |  |  |
| Operands:        | $0 \le k \le 255$                                                                                                                  | Syntax:             | [ <i>label</i> ] RLF f,d                                                                                                                                                          |  |  |  |
| Operation:       | $k \rightarrow (W);$<br>TOS $\rightarrow$ PC                                                                                       | Operands:           | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                |  |  |  |
| Status Affected: | None                                                                                                                               | Operation:          | See description below                                                                                                                                                             |  |  |  |
| Description:     | The W register is loaded with the 8-bit                                                                                            | Status Affected:    | C                                                                                                                                                                                 |  |  |  |
| Description.     | literal 'k'. The program counter is<br>loaded from the top of the stack (the<br>return address). This is a 2-cycle<br>instruction. | Description:        | The contents of register 'f' are rotated<br>one bit to the left through the Carry<br>flag. If 'd' is '0', the result is placed in<br>the W register. If 'd' is '1', the result is |  |  |  |
| Words:           | 1                                                                                                                                  |                     | stored back in register T.                                                                                                                                                        |  |  |  |
| Cycles:          | 2                                                                                                                                  |                     |                                                                                                                                                                                   |  |  |  |
| Example:         | CALL TABLE;W contains table                                                                                                        | Words:              | 1                                                                                                                                                                                 |  |  |  |
|                  | ;offset value<br>• ;W now has table value                                                                                          | Cycles:             | 1                                                                                                                                                                                 |  |  |  |
| TABLE            | •                                                                                                                                  | Example:            | RLF REG1,0                                                                                                                                                                        |  |  |  |
|                  |                                                                                                                                    |                     | Before Instruction                                                                                                                                                                |  |  |  |
|                  | ADDWF PC /W = OIISEL<br>RETLW k1 :Begin table                                                                                      |                     | REG1 = 1110 0110                                                                                                                                                                  |  |  |  |
|                  | RETLW k2 ;                                                                                                                         |                     | C = 0                                                                                                                                                                             |  |  |  |
|                  | •                                                                                                                                  |                     | After Instruction                                                                                                                                                                 |  |  |  |
|                  | •                                                                                                                                  |                     | REG1 = 1110 0110                                                                                                                                                                  |  |  |  |
|                  | •                                                                                                                                  |                     | W = 1100 1100                                                                                                                                                                     |  |  |  |
|                  | RETLW kn ; End of table                                                                                                            |                     | C = 1                                                                                                                                                                             |  |  |  |
|                  | Before Instruction<br>W = 0x07<br>After Instruction<br>W = value of k8                                                             |                     |                                                                                                                                                                                   |  |  |  |

# PIC16(L)F1574/5/8/9



FIGURE 28-1: IDD, EC Oscillato Low-Power Mode, Fosc = 32 kHz, PIC16LF1574/5/8/9 Only.



FIGURE 28-2: IDD, EC Oscillator, Low-Power Mode, Fosc = 32 kHz, PIC16F1574/5/8/9 Only.



Low-Power Mode, Fosc = 500 kHz, PIC16LF1574/5/8/9 Only.



FIGURE 28-5:IDD Typical, EC Oscillator,Medium Power Mode, PIC16LF1574/5/8/9 Only.



FIGURE 28-4: IDD, EC Oscillator, Low-Power Mode, Fosc = 500 kHz, PIC16F1574/5/8/9 Only.



FIGURE 28-6: IDD Maximum, EC Oscillator, Medium Power Mode, PIC16LF1574/5/8/9 Only.

## 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging







VIEW A-A

Microchip Technology Drawing No. C04-065C Sheet 1 of 2

## 20-Lead Ultra Thin Plastic Quad Flat, No Lead Package (GZ) - 4x4x0.5 mm Body [UQFN]





Microchip Technology Drawing C04-255A Sheet 1 of 2

## 20-Lead Ultra Thin Plastic Quad Flat, No Lead Package (GZ) - 4x4x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | MILLIMETERS |           |          |      |  |  |
|-------------------------|-------------|-----------|----------|------|--|--|
| Dimension               | Limits      | MIN       | NOM      | MAX  |  |  |
| Number of Terminals     | N           | 20        |          |      |  |  |
| Pitch                   | е           |           | 0.50 BSC |      |  |  |
| Overall Height          | Α           | 0.45      | 0.50     | 0.55 |  |  |
| Standoff                | A1          | 0.00      | 0.02     | 0.05 |  |  |
| Terminal Thickness      | A3          | 0.127 REF |          |      |  |  |
| Overall Width           | E           |           | 4.00 BSC |      |  |  |
| Exposed Pad Width       | E2          | 2.60      | 2.70     | 2.80 |  |  |
| Overall Length          | D           | 4.00 BSC  |          |      |  |  |
| Exposed Pad Length      | D2          | 2.60      | 2.70     | 2.80 |  |  |
| Terminal Width          | b           | 0.20      | 0.25     | 0.30 |  |  |
| Terminal Length         | L           | 0.30      | 0.40     | 0.50 |  |  |
| Terminal-to-Exposed-Pad | К           | 0.20      | -        | -    |  |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated

3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-255A Sheet 2 of 2