



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | LINbus, UART/USART                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 12                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                |                                                                            |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 8x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                             |
| Supplier Device Package    | 14-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1575t-i-sl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Name       | Bit 7   | Bit 6  | Bit 5  | Bit 4  | Bit 3 | Bit 2   | Bit 1  | Bit 0  | Register<br>on Page |
|------------|---------|--------|--------|--------|-------|---------|--------|--------|---------------------|
| INTCON     | GIE     | PEIE   | TMR0IE | INTE   | IOCIE | TMR0IF  | INTF   | IOCIF  | 86                  |
| OPTION_REG | WPUEN   | INTEDG | TMR0CS | TMR0SE | PSA   | PS<2:0> |        |        | 178                 |
| PIE1       | TMR1GIE | ADIE   | RCIE   | TXIE   |       | —       | TMR2IE | TMR1IE | 87                  |
| PIE2       | _       | C2IE   | C1IE   | _      |       | —       | —      | _      | 88                  |
| PIE3       | PWM4IE  | PWM3IE | PWM2IE | PWM1IE |       | —       | —      | _      | 89                  |
| PIR1       | TMR1GIF | ADIF   | RCIF   | TXIF   |       | —       | TMR2IF | TMR1IF | 90                  |
| PIR2       | _       | C2IF   | C1IF   | _      | _     | _       | _      | _      | 91                  |
| PIR3       | PWM4IF  | PWM3IF | PWM2IF | PWM1IF | _     | _       | _      | _      | 92                  |

 TABLE 7-1:
 SUMMARY OF REGISTERS ASSOCIATED WITH INTERRUPTS

**Legend:** — = unimplemented location, read as '0'. Shaded cells are not used by interrupts.

# 8.0 POWER-DOWN MODE (SLEEP)

The Power-Down mode is entered by executing a **SLEEP** instruction.

Upon entering Sleep mode, the following conditions exist:

- 1. WDT will be cleared but keeps running, if enabled for operation during Sleep.
- 2. PD bit of the STATUS register is cleared.
- 3.  $\overline{\text{TO}}$  bit of the STATUS register is set.
- 4. CPU clock is disabled.
- 5. 31 kHz LFINTOSC is unaffected and peripherals that operate from it may continue operation in Sleep.
- 6. Timer1 and peripherals that operate from Timer1 continue operation in Sleep when the Timer1 clock source selected is:
  - LFINTOSC
  - T1CKI
- 7. ADC is unaffected, if the dedicated FRC oscillator is selected.
- 8. I/O ports maintain the status they had before SLEEP was executed (driving high, low or highimpedance).
- 9. Resets other than WDT are not affected by Sleep mode.

Refer to individual chapters for more details on peripheral operation during Sleep.

To minimize current consumption, the following conditions should be considered:

- · I/O pins should not be floating
- External circuitry sinking current from I/O pins
- Internal circuitry sourcing current from I/O pins
- · Current draw from pins with internal weak pull-ups
- Modules using 31 kHz LFINTOSC
- CWG module using HFINTOSC

I/O pins that are high-impedance inputs should be pulled to VDD or Vss externally to avoid switching currents caused by floating inputs.

Examples of internal circuitry that might be sourcing current include the FVR module. See **Section 14.0 "Fixed Voltage Reference (FVR)"** for more information on this module.

# 8.1 Wake-up from Sleep

The device can wake-up from Sleep through one of the following events:

- 1. External Reset input on MCLR pin, if enabled
- 2. BOR Reset, if enabled
- 3. POR Reset
- 4. Watchdog Timer, if enabled
- 5. Any external interrupt
- 6. Interrupts by peripherals capable of running during Sleep (see individual peripheral for more information)

The first three events will cause a device Reset. The last three events are considered a continuation of program execution. To determine whether a device Reset or wake-up event occurred, refer to **Section 6.12 "Determining the Cause of a Reset**".

When the SLEEP instruction is being executed, the next instruction (PC + 1) is prefetched. For the device to wake-up through an interrupt event, the corresponding interrupt enable bit must be enabled. Wake-up will occur regardless of the state of the GIE bit. If the GIE bit is disabled, the device continues execution at the instruction after the SLEEP instruction. If the GIE bit is enabled, the device executes the instruction after the SLEEP instruction, the device will then call the Interrupt Service Routine. In cases where the execution of the instruction following SLEEP is not desirable, the user should have a NOP after the SLEEP instruction.

The WDT is cleared when the device wakes up from Sleep, regardless of the source of wake-up.

### 8.1.1 WAKE-UP USING INTERRUPTS

When global interrupts are disabled (GIE cleared) and any interrupt source has both its interrupt enable bit and interrupt flag bit set, one of the following will occur:

- If the interrupt occurs **before** the execution of a SLEEP instruction
  - SLEEP instruction will execute as a NOP.
  - WDT and WDT prescaler will not be cleared
  - TO bit of the STATUS register will not be set
  - PD bit of the STATUS register will not be cleared.
- If the interrupt occurs **during or after** the execution of a SLEEP instruction
  - SLEEP instruction will be completely executed
  - Device will immediately wake-up from Sleep
  - WDT and WDT prescaler will be cleared
  - TO bit of the STATUS register will be set
  - PD bit of the STATUS register will be cleared

Even if the flag bits were checked before executing a SLEEP instruction, it may be possible for flag bits to become set before the SLEEP instruction completes. To determine whether a SLEEP instruction executed, test the PD bit. If the PD bit is set, the SLEEP instruction was executed as a NOP.

See Table 10-1 for Erase Row size and the number of write latches for Flash program memory.

### TABLE 10-1: FLASH MEMORY ORGANIZATION BY DEVICE

| Device        | Row Erase<br>(words) | Write<br>Latches<br>(words) |
|---------------|----------------------|-----------------------------|
| PIC16(L)F1574 |                      |                             |
| PIC16(L)F1575 | 20                   | 30                          |
| PIC16(L)F1578 | 52                   | 52                          |
| PIC16(L)F1579 |                      |                             |

# 10.2.1 READING THE FLASH PROGRAM MEMORY

To read a program memory location, the user must:

- 1. Write the desired address to the PMADRH:PMADRL register pair.
- 2. Clear the CFGS bit of the PMCON1 register.
- 3. Then, set control bit RD of the PMCON1 register.

Once the read control bit is set, the program memory Flash controller will use the second instruction cycle to read the data. This causes the second instruction immediately following the "BSF PMCON1, RD" instruction to be ignored. The data is available in the very next cycle, in the PMDATH:PMDATL register pair; therefore, it can be read as two bytes in the following instructions.

PMDATH:PMDATL register pair will hold this value until another read or until it is written to by the user.

Note: The two instructions following a program memory read are required to be NOPS. This prevents the user from executing a 2-cycle instruction on the next instruction after the RD bit is set.

# FIGURE 10-1: FLASH PROGRAM MEMORY READ



# 10.2.3 ERASING FLASH PROGRAM MEMORY

While executing code, program memory can only be erased by rows. To erase a row:

- 1. Load the PMADRH:PMADRL register pair with any address within the row to be erased.
- 2. Clear the CFGS bit of the PMCON1 register.
- 3. Set the FREE and WREN bits of the PMCON1 register.
- 4. Write 55h, then AAh, to PMCON2 (Flash programming unlock sequence).
- 5. Set control bit WR of the PMCON1 register to begin the erase operation.

See Example 10-2.

After the "BSF PMCON1, WR" instruction, the processor requires two cycles to set up the erase operation. The user must place two NOP instructions after the WR bit is set. The processor will halt internal operations for the typical 2 ms erase time. This is not Sleep mode as the clocks and peripherals will continue to run. After the erase cycle, the processor will resume operation with the third instruction after the PMCON1 write instruction.



# REGISTER 11-14: ODCONB: PORTB OPEN DRAIN CONTROL REGISTER

| R/W-0/0                                 | R/W-0/0                           | R/W-0/0           | R/W-0/0                                               | U-0                                | U-0 | U-0 | U-0   |  |  |  |
|-----------------------------------------|-----------------------------------|-------------------|-------------------------------------------------------|------------------------------------|-----|-----|-------|--|--|--|
| ODB7                                    | ODB6                              | ODB5              | ODB4                                                  |                                    | —   | —   | —     |  |  |  |
| bit 7                                   |                                   |                   |                                                       |                                    |     |     | bit 0 |  |  |  |
|                                         |                                   |                   |                                                       |                                    |     |     |       |  |  |  |
| Legend:                                 |                                   |                   |                                                       |                                    |     |     |       |  |  |  |
| R = Readable I                          | R = Readable bit W = Writable bit |                   |                                                       | U = Unimplemented bit, read as '0' |     |     |       |  |  |  |
| u = Bit is unchanged x = Bit is unknown |                                   |                   | -n/n = Value at POR and BOR/Value at all other Resets |                                    |     |     |       |  |  |  |
| '1' = Bit is set                        |                                   | '0' = Bit is clea | ared                                                  |                                    |     |     |       |  |  |  |

| bit 7-4 | <b>ODB&lt;7:4&gt;:</b> PORTB Open-Drain Enable bits                         |
|---------|-----------------------------------------------------------------------------|
|         | For RB<7.4> pins, respectively                                              |
|         | 0 = Port pin operates as standard push-pull drive (source and sink current) |
| bit 3-0 | Unimplemented: Read as '0'                                                  |

#### REGISTER 11-15: SLRCONB: PORTB SLEW RATE CONTROL REGISTER

| R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| SLRB7   | SLRB6   | SLRB5   | SLRB4   | —   | —   | —   | —     |
| bit 7   |         |         |         |     |     |     | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

| bit 7-4 | SLRB<7:4>: PORTB Slew Rate Enable bits |
|---------|----------------------------------------|
|         | For RB<7:4> pins, respectively         |
|         | 1 = Port pin slew rate is limited      |
|         | 0 = Port pin slews at maximum rate     |
| bit 3-0 | Unimplemented: Read as '0'             |

#### REGISTER 11-16: INLVLB: PORTB INPUT LEVEL CONTROL REGISTER

| R/W-1/1 | R/W-1/1 | R/W-1/1 | R/W-1/1 | U-0 | U-0 | U-0 | U-0   |
|---------|---------|---------|---------|-----|-----|-----|-------|
| INLVLB7 | INLVLB6 | INLVLB5 | INLVLB4 | —   | —   | —   | —     |
| bit 7   |         |         |         |     |     |     | bit 0 |

| R = Readable bit $W$ = Writable bit $U$ = Unimplemented bit, read as '0'                                             | Legend:              |                      |                                                       |
|----------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-------------------------------------------------------|
| $y = \text{Pit}$ is unchanged $y = \text{Pit}$ is unknown $p/p = \sqrt{2}y_0$ at POP and POP (2) at all other Popets | R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
|                                                                                                                      | u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set '0' = Bit is cleared                                                                                | '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-4 INLVLB<7:4>: PORTB Input Level Select bits For RB<7:4> pins, respectively 1 = ST input used for port reads and interrupt-on-change 0 = TTL input used for port reads and interrupt-on-change

bit 3-0 Unimplemented: Read as '0'

### 14.3 Register Definitions: FVR Control

| R/W-0/       | 0 R-q/q                                                                              | R/W-0/0                                                                              | R/W-0/0                                                                                 | R/W-0/0                                                                        | R/W-0/0                                                                   | R/W-0/0          | R/W-0/0              |
|--------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------|----------------------|
| FVREN        | <sup>(1)</sup> FVRRDY <sup>(2)</sup>                                                 | TSEN <sup>(3)</sup>                                                                  | TSRNG <sup>(3)</sup>                                                                    | CDAFV                                                                          | R<1:0> <sup>(1)</sup>                                                     | ADFVR            | <1:0> <sup>(1)</sup> |
| bit 7        |                                                                                      |                                                                                      |                                                                                         |                                                                                |                                                                           |                  | bit C                |
|              |                                                                                      |                                                                                      |                                                                                         |                                                                                |                                                                           |                  |                      |
| Legend:      |                                                                                      |                                                                                      |                                                                                         |                                                                                |                                                                           |                  |                      |
| R = Reada    | able bit                                                                             | W = Writable                                                                         | bit                                                                                     | U = Unimplen                                                                   | nented bit, read                                                          | as '0'           |                      |
| u = Bit is ι | unchanged                                                                            | x = Bit is unk                                                                       | nown                                                                                    | -n/n = Value a                                                                 | at POR and BO                                                             | R/Value at all o | other Resets         |
| '1' = Bit is | set                                                                                  | '0' = Bit is cle                                                                     | ared                                                                                    | q = Value dep                                                                  | ends on condit                                                            | ion              |                      |
| bit 7        | FVREN: Fixed<br>1 = Fixed Vol<br>0 = Fixed Vol                                       | d Voltage Refe<br>tage Referenc<br>tage Referenc                                     | rence Enable l<br>e is enabled<br>e is disabled                                         | bit <sup>(1)</sup>                                                             |                                                                           |                  |                      |
| bit 6        | <b>FVRRDY:</b> Fixe<br>1 = Fixed Vol<br>0 = Fixed Vol                                | ed Voltage Re<br>tage Referenc<br>tage Referenc                                      | ference Ready<br>e output is rea<br>e output is not                                     | <sup>,</sup> Flag bit <sup>(2)</sup><br>dy for use<br>ready or not e           | nabled                                                                    |                  |                      |
| bit 5        | <b>TSEN:</b> Tempe<br>1 = Temperat<br>0 = Temperat                                   | erature Indicator<br>ure Indicator i<br>ure Indicator i                              | or Enable bit <sup>(3)</sup><br>s enabled<br>s disabled                                 |                                                                                |                                                                           |                  |                      |
| bit 4        | <b>TSRNG:</b> Temp<br>1 = VOUT = V<br>0 = VOUT = V                                   | perature Indica<br>DD - 4V⊤ (High<br>DD - 2V⊤ (Low                                   | ator Range Sel<br>n Range)<br>Range)                                                    | lection bit <sup>(3)</sup>                                                     |                                                                           |                  |                      |
| bit 3-2      | <b>CDAFVR&lt;1:0</b><br>11 = Compara<br>10 = Compara<br>01 = Compara<br>00 = Compara | >: Comparato<br>ator FVR Buffe<br>ator FVR Buffe<br>ator FVR Buffe<br>ator FVR Buffe | r FVR Buffer G<br>er Gain is 4x, w<br>er Gain is 2x, w<br>er Gain is 1x, w<br>er is off | Gain Selection<br>With output VCD<br>With output VCD<br>With output VCD        | bits <sup>(1)</sup><br>AFVR = 4x VFVR<br>AFVR = 2x VFVR<br>AFVR = 1x VFVR | (4)<br>(4)       |                      |
| bit 1-0      | ADFVR<1:0><br>11 = ADC FVI<br>10 = ADC FVI<br>01 = ADC FVI<br>00 = ADC FVI           | : ADC FVR Bu<br>R Buffer Gain<br>R Buffer Gain<br>R Buffer Gain<br>R Buffer is off   | Iffer Gain Sele<br>is 4x, with outp<br>is 2x, with outp<br>is 1x, with outp             | ction bit <sup>(1)</sup><br>but VADFVR = 4<br>but VADFVR = 2<br>but VADFVR = 1 | x Vfvr <sup>(4)</sup><br>x Vfvr <sup>(4)</sup><br>x Vfvr                  |                  |                      |
| Note 1:      | To minimize curren ing the Buffer Gain                                               | t consumption<br>Selection bits                                                      | when the FVR                                                                            | t is disabled, th                                                              | ne FVR buffers s                                                          | should be turne  | ed off by clear      |

### **REGISTER 14-1:** FVRCON: FIXED VOLTAGE REFERENCE CONTROL REGISTER

- 2: FVRRDY is always '1' for the PIC16F1574/5/8/9 devices.
- 3: See Section 15.0 "Temperature Indicator Module" for additional information.
- 4: Fixed Voltage Reference output cannot exceed VDD.

#### TABLE 14-2: SUMMARY OF REGISTERS ASSOCIATED WITH THE FIXED VOLTAGE REFERENCE

| Name   | Bit 7 | Bit 6  | Bit 5 | Bit 4 | Bit 3       | Bit 2 | Bit 1 | Bit 0  | Register<br>on page |
|--------|-------|--------|-------|-------|-------------|-------|-------|--------|---------------------|
| FVRCON | FVREN | FVRRDY | TSEN  | TSRNG | CDAFVR>1:0> |       | ADFV  | २<1:0> | 149                 |

**Legend:** Shaded cells are unused by the Fixed Voltage Reference module.

# 16.0 ANALOG-TO-DIGITAL CONVERTER (ADC) MODULE

The Analog-to-Digital Converter (ADC) allows conversion of an analog input signal to a 10-bit binary representation of that signal. This device uses analog inputs, which are multiplexed into a single sample and hold circuit. The output of the sample and hold is connected to the input of the converter. The converter generates a 10-bit binary result via successive approximation and stores the conversion result into the ADC result registers (ADRESH:ADRESL register pair). Figure 16-1 shows the block diagram of the ADC. The ADC voltage reference is software selectable to be either internally generated or externally supplied.

The ADC can generate an interrupt upon completion of a conversion. This interrupt can be used to wake-up the device from Sleep.





# PIC16(L)F1574/5/8/9

| REGISTER        | R 16-2: ADC                                                                                                             | ON1: ADC CO                                                                                           | NTROL RE                                                 | GISTER 1                                                    |                                      |                        |                                      |
|-----------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------------------------------------------------------------|--------------------------------------|------------------------|--------------------------------------|
| R/W-0/0         | R/W-0/0                                                                                                                 | R/W-0/0                                                                                               | R/W-0/0                                                  | U-0                                                         | U-0                                  | R/W-0/0                | R/W-0/0                              |
| ADFM            |                                                                                                                         | ADCS<2:0>                                                                                             |                                                          | —                                                           | —                                    | ADPRE                  | EF<1:0>                              |
| bit 7           |                                                                                                                         |                                                                                                       |                                                          |                                                             |                                      |                        | bit 0                                |
| Legend:         |                                                                                                                         |                                                                                                       |                                                          |                                                             |                                      |                        |                                      |
| R = Readab      | ole bit                                                                                                                 | W = Writable                                                                                          | bit                                                      | U = Unimpler                                                | mented bit, read                     | d as '0'               |                                      |
| u = Bit is un   | ichanged                                                                                                                | x = Bit is unkr                                                                                       | nown                                                     | -n/n = Value                                                | at POR and BC                        | R/Value at all         | other Resets                         |
| '1' = Bit is se | et                                                                                                                      | '0' = Bit is clea                                                                                     | ared                                                     |                                                             |                                      |                        |                                      |
| bit 7           | ADFM: ADC<br>1 = Right ju<br>loaded.<br>0 = Left jus<br>loaded.                                                         | C Result Format<br>istified. Six Most<br>tified. Six Least                                            | Select bit<br>Significant bi<br>Significant bit          | ts of ADRESH                                                | are set to '0' w<br>are set to '0' w | when the conve         | ersion result is<br>ersion result is |
| bit 6-4         | ADCS<2:0><br>000 = Fosc<br>001 = Fosc<br>010 = Fosc<br>011 = FRC<br>100 = Fosc<br>101 = Fosc<br>110 = Fosc<br>111 = FRC | : ADC Conversi<br>2/2<br>2/8<br>2/32<br>(clock supplied -<br>2/4<br>2/16<br>2/64<br>(clock supplied - | on Clock Sele<br>from an intern<br>from an intern        | ct bits<br>al RC oscillator<br>al RC oscillator             | r)<br>)                              |                        |                                      |
| bit 3-2         | Unimpleme                                                                                                               | nted: Read as '                                                                                       | כ'                                                       |                                                             |                                      |                        |                                      |
| bit 1-0         | ADPREF<1<br>00 = VRPOS<br>01 = Resen<br>10 = VRPOS<br>11 = VRPOS                                                        | :0>: ADC Positives<br>is connected to<br>ved<br>is connected to<br>is connected to                    | ve Voltage Ret<br>VDD<br>external VREF<br>internal Fixed | ference Configi<br>-+ pin <sup>(1)</sup><br>I Voltage Refer | uration bits<br>ence (FVR)           |                        |                                      |
| Note 1: V       | When selecting t<br>specification exis                                                                                  | he VREF+ pin as<br>sts. See <b>Section</b>                                                            | the source of 27.0 "Electri                              | the positive re<br>cal Specificati                          | ference, be awa<br>ons" for details  | are that a minir<br>8. | num voltage                          |

| REGISTER 16-4: | ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 0 |  |
|----------------|----------------------------------------------------|--|
|----------------|----------------------------------------------------|--|

| R/W-x/u          | R/W-x/u | R/W-x/u            | R/W-x/u | R/W-x/u        | R/W-x/u          | R/W-x/u        | R/W-x/u      |
|------------------|---------|--------------------|---------|----------------|------------------|----------------|--------------|
|                  |         |                    | ADRE    | S<9:2>         |                  |                |              |
| bit 7            |         |                    |         |                |                  |                | bit 0        |
|                  |         |                    |         |                |                  |                |              |
| Legend:          |         |                    |         |                |                  |                |              |
| R = Readable     | bit     | W = Writable bi    | it      | U = Unimpler   | nented bit, read | d as '0'       |              |
| u = Bit is unch  | anged   | x = Bit is unkno   | wn      | -n/n = Value a | at POR and BC    | R/Value at all | other Resets |
| '1' = Bit is set |         | '0' = Bit is clear | ed      |                |                  |                |              |

bit 7-0 **ADRES<9:2>**: ADC Result Register bits Upper eight bits of 10-bit conversion result

#### **REGISTER 16-5:** ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 0

| R/W-x/u    | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|------------|---------|---------|---------|---------|---------|---------|---------|
| ADRES<1:0> |         | —       | —       | —       | —       | —       | —       |
| bit 7      |         |         |         |         |         |         | bit 0   |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-6 ADRES<1:0>: ADC Result Register bits Lower two bits of 10-bit conversion result bit 5-0 Reserved: Do not use.

### 20.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4 or 8 divisions of the clock input. The T1CKPS bits of the T1CON register control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

# 20.4 Timer1 Operation in Asynchronous Counter Mode

If control bit T1SYNC of the T1CON register is set, the external clock input is not synchronized. The timer increments asynchronously to the internal phase clocks. If the external clock source is selected then the timer will continue to run during Sleep and can generate an interrupt on overflow, which will wake-up the processor. However, special precautions in software are needed to read/write the timer (see Section 20.4.1 "Reading and Writing Timer1 in Asynchronous Counter Mode").

Note: When switching from synchronous to asynchronous operation, it is possible to skip an increment. When switching from asynchronous to synchronous operation, it is possible to produce an additional increment.

#### 20.4.1 READING AND WRITING TIMER1 IN ASYNCHRONOUS COUNTER MODE

Reading TMR1H or TMR1L while the timer is running from an external asynchronous clock will ensure a valid read (taken care of in hardware). However, the user should keep in mind that reading the 16-bit timer in two 8-bit values itself, poses certain problems, since the timer may overflow between the reads.

For writes, it is recommended that the user simply stop the timer and write the desired values. A write contention may occur by writing to the timer registers, while the register is incrementing. This may produce an unpredictable value in the TMR1H:TMR1L register pair.

# 20.5 Timer1 Gate

Timer1 can be configured to count freely or the count can be enabled and disabled using Timer1 gate circuitry. This is also referred to as Timer1 Gate Enable.

Timer1 gate can also be driven by multiple selectable sources.

#### 20.5.1 TIMER1 GATE ENABLE

The Timer1 Gate Enable mode is enabled by setting the TMR1GE bit of the T1GCON register. The polarity of the Timer1 Gate Enable mode is configured using the T1GPOL bit of the T1GCON register. When Timer1 Gate Enable mode is enabled, Timer1 will increment on the rising edge of the Timer1 clock source. When Timer1 Gate Enable mode is disabled, no incrementing will occur and Timer1 will hold the current count. See Figure 20-3 for timing details.

# TABLE 20-3: TIMER1 GATE ENABLE SELECTIONS

| T1CLK      | T1GPOL | T1G | Timer1 Operation |
|------------|--------|-----|------------------|
| 1          | 0      | 0   | Counts           |
| $\uparrow$ | 0      | 1   | Holds Count      |
| $\uparrow$ | 1      | 0   | Holds Count      |
| $\uparrow$ | 1      | 1   | Counts           |

#### 20.5.2 TIMER1 GATE SOURCE SELECTION

Timer1 gate source selections are shown in Table 20-4. Source selection is controlled by the T1GSS<1:0> bits of the T1GCON register. The polarity for each available source is also selectable. Polarity selection is controlled by the T1GPOL bit of the T1GCON register.

#### TABLE 20-4: TIMER1 GATE SOURCES

| T1GSS | Timer1 Gate Source                                                    |
|-------|-----------------------------------------------------------------------|
| 00    | Timer1 Gate pin (T1G)                                                 |
| 01    | Overflow of Timer0 (T0_overflow)<br>(TMR0 increments from FFh to 00h) |
| 10    | Comparator 1 Output (C1OUT_sync) <sup>(1)</sup>                       |
| 11    | Comparator 2 Output (C2OUT_sync) <sup>(1)</sup>                       |

Note 1: Optionally synchronized comparator output.

# 22.0 ENHANCED UNIVERSAL SYNCHRONOUS ASYNCHRONOUS RECEIVER TRANSMITTER (EUSART)

The Enhanced Universal Synchronous Asynchronous Receiver Transmitter (EUSART) module is a serial I/O communications peripheral. It contains all the clock generators, shift registers and data buffers necessary to perform an input or output serial data transfer independent of device program execution. The EUSART, also known as a Serial Communications Interface (SCI), can be configured as a full-duplex asynchronous system or half-duplex synchronous system. Full-Duplex mode is useful for communications with peripheral systems, such as CRT terminals and personal computers. Half-Duplex Synchronous mode is intended for communications with peripheral devices, such as A/D or D/A integrated circuits, serial EEPROMs or other microcontrollers. These devices typically do not have internal clocks for baud rate generation and require the external clock signal provided by a master synchronous device.

The EUSART module includes the following capabilities:

- · Full-duplex asynchronous transmit and receive
- · Two-character input buffer
- · One-character output buffer
- · Programmable 8-bit or 9-bit character length
- · Address detection in 9-bit mode
- · Input buffer overrun error detection
- · Received character framing error detection
- Half-duplex synchronous master
- Half-duplex synchronous slave
- Programmable clock polarity in synchronous modes
- Sleep operation

The EUSART module implements the following additional features, making it ideally suited for use in Local Interconnect Network (LIN) bus systems:

- · Automatic detection and calibration of the baud rate
- · Wake-up on Break reception
- 13-bit Break character transmit

Block diagrams of the EUSART transmitter and receiver are shown in Figure 22-1 and Figure 22-2.

#### FIGURE 22-1: EUSART TRANSMIT BLOCK DIAGRAM



|        | SYNC = 0, BRGH = 0, BRG16 = 0 |            |                             |                   |            |                             |                   |            |                             |                    |            |                             |
|--------|-------------------------------|------------|-----------------------------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|--------------------|------------|-----------------------------|
| BAUD   | Foso                          | ; = 20.00  | 0 MHz                       | Fosc = 18.432 MHz |            |                             | Fosc = 16.000 MHz |            |                             | Fosc = 11.0592 MHz |            |                             |
| RATE   | Actual<br>Rate                | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate     | %<br>Error | SPBRG<br>value<br>(decimal) |
| 300    |                               | _          | _                           | _                 | _          |                             | _                 |            | _                           | _                  | _          | _                           |
| 1200   | 1221                          | 1.73       | 255                         | 1200              | 0.00       | 239                         | 1202              | 0.16       | 207                         | 1200               | 0.00       | 143                         |
| 2400   | 2404                          | 0.16       | 129                         | 2400              | 0.00       | 119                         | 2404              | 0.16       | 103                         | 2400               | 0.00       | 71                          |
| 9600   | 9470                          | -1.36      | 32                          | 9600              | 0.00       | 29                          | 9615              | 0.16       | 25                          | 9600               | 0.00       | 17                          |
| 10417  | 10417                         | 0.00       | 29                          | 10286             | -1.26      | 27                          | 10417             | 0.00       | 23                          | 10165              | -2.42      | 16                          |
| 19.2k  | 19.53k                        | 1.73       | 15                          | 19.20k            | 0.00       | 14                          | 19.23k            | 0.16       | 12                          | 19.20k             | 0.00       | 8                           |
| 57.6k  | —                             | _          | _                           | 57.60k            | 0.00       | 7                           | —                 | —          | _                           | 57.60k             | 0.00       | 2                           |
| 115.2k | —                             | —          | _                           | —                 | —          | _                           | —                 | —          | —                           | _                  |            | —                           |

#### TABLE 22-5:BAUD RATES FOR ASYNCHRONOUS MODES

|        |                  |            |                             |                  | SYNC = 0, BRGH = 0, BRG16 = 0 |                             |                   |            |                             |                |                  |                             |  |
|--------|------------------|------------|-----------------------------|------------------|-------------------------------|-----------------------------|-------------------|------------|-----------------------------|----------------|------------------|-----------------------------|--|
| BAUD   | Fosc = 8.000 MHz |            |                             | Fosc = 4.000 MHz |                               |                             | Fosc = 3.6864 MHz |            |                             | Fos            | Fosc = 1.000 MHz |                             |  |
| RATE   | Actual<br>Rate   | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate   | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error       | SPBRG<br>value<br>(decimal) |  |
| 300    | _                | _          | _                           | 300              | 0.16                          | 207                         | 300               | 0.00       | 191                         | 300            | 0.16             | 51                          |  |
| 1200   | 1202             | 0.16       | 103                         | 1202             | 0.16                          | 51                          | 1200              | 0.00       | 47                          | 1202           | 0.16             | 12                          |  |
| 2400   | 2404             | 0.16       | 51                          | 2404             | 0.16                          | 25                          | 2400              | 0.00       | 23                          | —              | —                | —                           |  |
| 9600   | 9615             | 0.16       | 12                          | —                | —                             | —                           | 9600              | 0.00       | 5                           | —              | —                | —                           |  |
| 10417  | 10417            | 0.00       | 11                          | 10417            | 0.00                          | 5                           | —                 | —          | —                           | —              | —                | —                           |  |
| 19.2k  | —                | —          | —                           | —                | —                             | —                           | 19.20k            | 0.00       | 2                           | —              | —                | —                           |  |
| 57.6k  | —                | —          | —                           | —                | —                             | —                           | 57.60k            | 0.00       | 0                           | —              | —                | —                           |  |
| 115.2k | _                | _          | _                           | —                | _                             | _                           | —                 | _          | _                           | —              | _                | _                           |  |

|        |                   | SYNC = 0, BRGH = 1, BRG16 = 0 |                             |                   |            |                             |                   |            |                             |                |                    |                             |  |
|--------|-------------------|-------------------------------|-----------------------------|-------------------|------------|-----------------------------|-------------------|------------|-----------------------------|----------------|--------------------|-----------------------------|--|
| BAUD   | Fosc = 20.000 MHz |                               |                             | Fosc = 18.432 MHz |            |                             | Fosc = 16.000 MHz |            |                             | Fosc           | Fosc = 11.0592 MHz |                             |  |
| RATE   | Actual<br>Rate    | %<br>Error                    | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate    | %<br>Error | SPBRG<br>value<br>(decimal) | Actual<br>Rate | %<br>Error         | SPBRG<br>value<br>(decimal) |  |
| 300    | —                 | _                             | —                           | —                 | _          | —                           |                   | —          | —                           | _              | —                  | —                           |  |
| 1200   | —                 | _                             | —                           | —                 | _          | —                           | —                 | —          | —                           | —              | —                  | —                           |  |
| 2400   | —                 |                               | —                           | —                 |            | —                           | —                 | —          | —                           | —              | _                  | _                           |  |
| 9600   | 9615              | 0.16                          | 129                         | 9600              | 0.00       | 119                         | 9615              | 0.16       | 103                         | 9600           | 0.00               | 71                          |  |
| 10417  | 10417             | 0.00                          | 119                         | 10378             | -0.37      | 110                         | 10417             | 0.00       | 95                          | 10473          | 0.53               | 65                          |  |
| 19.2k  | 19.23k            | 0.16                          | 64                          | 19.20k            | 0.00       | 59                          | 19.23k            | 0.16       | 51                          | 19.20k         | 0.00               | 35                          |  |
| 57.6k  | 56.82k            | -1.36                         | 21                          | 57.60k            | 0.00       | 19                          | 58.82k            | 2.12       | 16                          | 57.60k         | 0.00               | 11                          |  |
| 115.2k | 113.64k           | -1.36                         | 10                          | 115.2k            | 0.00       | 9                           | 111.1k            | -3.55      | 8                           | 115.2k         | 0.00               | 5                           |  |

#### 22.5.2 SYNCHRONOUS SLAVE MODE

The following bits are used to configure the EUSART for synchronous slave operation:

- SYNC = 1
- CSRC = 0
- SREN = 0 (for transmit); SREN = 1 (for receive)
- CREN = 0 (for transmit); CREN = 1 (for receive)
- SPEN = 1

Setting the SYNC bit of the TXSTA register configures the device for synchronous operation. Clearing the CSRC bit of the TXSTA register configures the device as a slave. Clearing the SREN and CREN bits of the RCSTA register ensures that the device is in the Transmit mode, otherwise the device will be configured to receive. Setting the SPEN bit of the RCSTA register enables the EUSART.

#### 22.5.2.1 EUSART Synchronous Slave Transmit

The operation of the Synchronous Master and Slave modes are identical (see Section 22.5.1.3 "Synchronous Master Transmission"), except in the case of the Sleep mode. If two words are written to the TXREG and then the SLEEP instruction is executed, the following will occur:

- 1. The first character will immediately transfer to the TSR register and transmit.
- 2. The second word will remain in the TXREG register.
- 3. The TXIF bit will not be set.
- After the first character has been shifted out of TSR, the TXREG register will transfer the second character to the TSR and the TXIF bit will now be set.
- If the PEIE and TXIE bits are set, the interrupt will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will call the Interrupt Service Routine.
- 22.5.2.2 Synchronous Slave Transmission Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for the CK pin (if applicable).
- 3. Clear the CREN and SREN bits.
- If interrupts are desired, set the TXIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 5. If 9-bit transmission is desired, set the TX9 bit.
- 6. Enable transmission by setting the TXEN bit.
- 7. If 9-bit transmission is selected, insert the Most Significant bit into the TX9D bit.
- 8. Start transmission by writing the Least Significant eight bits to the TXREG register.

# TABLE 22-9:SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE<br/>TRANSMISSION

| Name    | Bit 7                         | Bit 6 | Bit 5  | Bit 4 | Bit 3 | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |  |
|---------|-------------------------------|-------|--------|-------|-------|--------|--------|--------|---------------------|--|
| BAUDCON | ABDOVF                        | RCIDL | —      | SCKP  | BRG16 | —      | WUE    | ABDEN  | 204                 |  |
| INTCON  | GIE                           | PEIE  | TMR0IE | INTE  | IOCIE | TMR0IF | INTF   | IOCIF  | 86                  |  |
| PIE1    | TMR1GIE                       | ADIE  | RCIE   | TXIE  | —     | —      | TMR2IE | TMR1IE | 87                  |  |
| PIR1    | TMR1GIF                       | ADIF  | RCIF   | TXIF  | —     | —      | TMR2IF | TMR1IF | 90                  |  |
| RCSTA   | SPEN                          | RX9   | SREN   | CREN  | ADDEN | FERR   | OERR   | RX9D   | 203                 |  |
| TXREG   | EUSART Transmit Data Register |       |        |       |       |        |        |        |                     |  |
| TXSTA   | CSRC                          | TX9   | TXEN   | SYNC  | SENDB | BRGH   | TRMT   | TX9D   | 202                 |  |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for synchronous slave transmission.

\* Page provides register information.

# 22.5.2.3 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 22.5.1.5 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never idle
- SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 22.5.2.4 Synchronous Slave Reception Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for both the CK and DT pins (if applicable).
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Set the CREN bit to enable reception.
- The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

# TABLE 22-10: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

| Name    | Bit 7   | Bit 6 | Bit 5  | Bit 4      | Bit 3       | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|---------|-------|--------|------------|-------------|--------|--------|--------|---------------------|
| BAUDCON | ABDOVF  | RCIDL | _      | SCKP       | BRG16       | _      | WUE    | ABDEN  | 204                 |
| INTCON  | GIE     | PEIE  | TMR0IE | INTE       | IOCIE       | TMR0IF | INTF   | IOCIF  | 86                  |
| PIE1    | TMR1GIE | ADIE  | RCIE   | TXIE       | _           | —      | TMR2IE | TMR1IE | 87                  |
| PIR1    | TMR1GIF | ADIF  | RCIF   | TXIF       | -           | _      | TMR2IF | TMR1IF | 90                  |
| RCREG   |         |       | EUS    | ART Receiv | ve Data Reg | jister |        |        | 197*                |
| RCSTA   | SPEN    | RX9   | SREN   | CREN       | ADDEN       | FERR   | OERR   | RX9D   | 203                 |
| TXSTA   | CSRC    | TX9   | TXEN   | SYNC       | SENDB       | BRGH   | TRMT   | TX9D   | 202                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for synchronous slave reception.

\* Page provides register information.



PIC16(L)F1574/5/8/9

| R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0 R/W-0/0                                                                       | U-0                                                                                                         | U-0              | U-0                                        | U-0             | R/W-0/0         | R/W-0/0        |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------|-----------------|-----------------|----------------|--|--|
| LDA <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | LDT                                                                             | _                                                                                                           | _                | _                                          | _               | LDS<            | <1:0>          |  |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                 |                                                                                                             |                  |                                            |                 |                 | bit 0          |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                 |                                                                                                             |                  |                                            |                 |                 |                |  |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                 |                                                                                                             |                  |                                            |                 |                 |                |  |  |
| R = Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | able bit                                                                        | W = Writable                                                                                                | bit              | U = Unimplemented bit, read as '0'         |                 |                 |                |  |  |
| u = Bit is u                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | unchanged                                                                       | x = Bit is unkr                                                                                             | iown             | -n/n = Value at POR and BOR/Value at all o |                 |                 | ther Resets    |  |  |
| '1' = Bit is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | set                                                                             | '0' = Bit is clea                                                                                           | ared             |                                            |                 |                 |                |  |  |
| bit 7       LDA: Load Buffer Armed bit <sup>(1)</sup> If LDT = 1:       1 = Load the OFx, PHx, DCx and PRx buffers at the end of the period when the selected trigger occurs.         0 = Do not load buffers/load has completed       If LDT = 0:         1 = Load OF, PH, DC and PR buffers at the end of the current period       0 = Do not load buffers or load has completed         bit 6       LDT: Load Buffer on Trigger bit       1 = Load buffers on trigger enabled         0 = Load on trigger disabled       0 = Load on trigger disabled         Load the OFx, PHx, DCx and PRx buffers at the end of every period after the selected trigger occurs.         Reload internal double buffers at the end of current period. |                                                                                 |                                                                                                             |                  |                                            |                 |                 |                |  |  |
| bit 5-2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Unimplemen                                                                      | Unimplemented: Read as '0'                                                                                  |                  |                                            |                 |                 |                |  |  |
| bit 1-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | LDS<1:0>: L<br>11 = LD4_trig<br>10 = LD3_trig<br>01 = LD2_trig<br>00 = LD1_trig | oad Trigger Sou<br>gger <sup>(2)</sup><br>gger <sup>(2)</sup><br>gger <sup>(2)</sup><br>gger <sup>(2)</sup> | urce Select bits | 5                                          |                 |                 |                |  |  |
| Note 1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | This bit is cleared arming event.                                               | l by the module                                                                                             | after a reload   | operation. It ca                           | n be cleared in | software to cle | ar an existing |  |  |

# REGISTER 23-5: PWMxLDCON: PWM RELOAD TRIGGER SOURCE SELECT REGISTER

2: The LD\_trigger corresponding to the PWM used becomes reserved.

### 27.2 Standard Operating Conditions

The standard operating conditions for any device are defined as:  $V \text{DDMIN} \leq V \text{DD} \leq V \text{DDMAX}$ Operating Voltage: Operating Temperature: TA MIN  $\leq$  TA  $\leq$  TA MAX VDD — Operating Supply Voltage<sup>(1)</sup> PIC16LF1574/5/8/9 PIC16F1574/5/8/9 TA — Operating Ambient Temperature Range Industrial Temperature TA MIN.....--40°C **Extended Temperature** Ta MIN.....--40°C 

Note 1: See Parameter D001, DS Characteristics: Supply Voltage.

#### TABLE 27-15: COMPARATOR SPECIFICATIONS<sup>(1)</sup>

| Operating Conditions (unless otherwise stated)<br>VDD = 3.0V, TA = 25°C |                      |                                           |      |      |      |       |                           |
|-------------------------------------------------------------------------|----------------------|-------------------------------------------|------|------|------|-------|---------------------------|
| Param.<br>No.                                                           | Sym.                 | Characteristics                           | Min. | Тур. | Max. | Units | Comments                  |
| CM01                                                                    | VIOFF                | Input Offset Voltage                      |      | ±7.5 | ±60  | mV    | CxSP = 1,<br>VICM = VDD/2 |
| CM02                                                                    | VICM                 | Input Common Mode Voltage                 | 0    |      | Vdd  | V     |                           |
| CM03                                                                    | CMRR                 | Common Mode Rejection Ration              | _    | 50   |      | dB    |                           |
| CM04A                                                                   |                      | Response Time Rising Edge                 | _    | 400  | 800  | ns    | CxSP = 1                  |
| CM04B                                                                   | TRESP <sup>(2)</sup> | Response Time Falling Edge                | —    | 200  | 400  | ns    | CxSP = 1                  |
| CM04C                                                                   |                      | Response Time Rising Edge                 | _    | 1200 |      | ns    | CxSP = 0                  |
| CM04D                                                                   |                      | Response Time Falling Edge                | _    | 550  | _    | ns    | CxSP = 0                  |
| CM05*                                                                   | Тмс2о∨               | Comparator Mode Change to<br>Output Valid | _    | —    | 10   | μS    |                           |
| CM06                                                                    | CHYSTER              | Comparator Hysteresis                     | _    | 25   |      | mV    | CxHYS = 1,<br>CxSP = 1    |

\* These parameters are characterized but not tested.

Note 1: See Section 28.0 "DC and AC Characteristics Graphs and Charts" for operating characterization.

2: Response time measured with one comparator input at VDD/2, while the other input transitions from Vss to VDD.

# TABLE 27-16: DIGITAL-TO-ANALOG CONVERTER (DAC) SPECIFICATIONS<sup>(1)</sup>

| Operating Conditions (unless otherwise stated)<br>VDD = 3.0V, TA = 25°C |      |                              |      |        |       |       |          |  |
|-------------------------------------------------------------------------|------|------------------------------|------|--------|-------|-------|----------|--|
| Param.<br>No.                                                           | Sym. | Characteristics              | Min. | Тур.   | Max.  | Units | Comments |  |
| DAC01*                                                                  | CLSB | Step Size                    |      | VDD/32 |       | V     |          |  |
| DAC02*                                                                  | CACC | Absolute Accuracy            | _    | —      | ± 1/2 | LSb   |          |  |
| DAC03*                                                                  | CR   | Unit Resistor Value (R)      | _    | 5K     | _     | Ω     |          |  |
| DAC04*                                                                  | CST  | Settling Time <sup>(2)</sup> | _    | _      | 10    | μS    |          |  |

\* These parameters are characterized but not tested.

Note 1: See Section 28.0 "DC and AC Characteristics Graphs and Charts" for operating characterization.

**2:** Settling time measured while DACR<4:0> transitions from '0000' to '1111'.

# 20-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units            |          | INCHES |       |  |  |
|----------------------------|------------------|----------|--------|-------|--|--|
| Dimensior                  | Dimension Limits |          | NOM    | MAX   |  |  |
| Number of Pins             | Ν                | 20       |        |       |  |  |
| Pitch                      | е                | .100 BSC |        |       |  |  |
| Top to Seating Plane       | Α                | -        | -      | .210  |  |  |
| Molded Package Thickness   | A2               | .115     | .130   | .195  |  |  |
| Base to Seating Plane      | A1               | .015     | -      | -     |  |  |
| Shoulder to Shoulder Width | E                | .300     | .310   | .325  |  |  |
| Molded Package Width       | E1               | .240     | .250   | .280  |  |  |
| Overall Length             | D                | .980     | 1.030  | 1.060 |  |  |
| Tip to Seating Plane       | L                | .115     | .130   | .150  |  |  |
| Lead Thickness             | С                | .008     | .010   | .015  |  |  |
| Upper Lead Width           | b1               | .045     | .060   | .070  |  |  |
| Lower Lead Width           | b                | .014     | .018   | .022  |  |  |
| Overall Row Spacing §      | eB               | -        | -      | .430  |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-019B

### 20-Lead Plastic Shrink Small Outline (SS) – 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS      |          |      |      |  |  |
|--------------------------|------------------|----------|------|------|--|--|
| Dimensior                | Dimension Limits |          | NOM  | MAX  |  |  |
| Number of Pins           | N                | 20       |      |      |  |  |
| Pitch                    | е                | 0.65 BSC |      |      |  |  |
| Overall Height           | Α                | -        | -    | 2.00 |  |  |
| Molded Package Thickness | A2               | 1.65     | 1.75 | 1.85 |  |  |
| Standoff                 | A1               | 0.05     | -    | -    |  |  |
| Overall Width            | E                | 7.40     | 7.80 | 8.20 |  |  |
| Molded Package Width     | E1               | 5.00     | 5.30 | 5.60 |  |  |
| Overall Length           | D                | 6.90     | 7.20 | 7.50 |  |  |
| Foot Length              | L                | 0.55     | 0.75 | 0.95 |  |  |
| Footprint                | L1               | 1.25 REF |      |      |  |  |
| Lead Thickness           |                  | 0.09     | -    | 0.25 |  |  |
| Foot Angle               |                  | 0°       | 4°   | 8°   |  |  |
| Lead Width               |                  | 0.22     | _    | 0.38 |  |  |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.20 mm per side.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-072B