



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 32MHz                                                                     |
| Connectivity               | LINbus, UART/USART                                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 12                                                                        |
| Program Memory Size        | 7KB (4K x 14)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 512 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 12x10b; D/A 1x5b                                                      |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                            |
| Supplier Device Package    | 20-SSOP                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1578-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 1.1 Register and Bit Naming Conventions

#### 1.1.1 REGISTER NAMES

When there are multiple instances of the same peripheral in a device, the peripheral control registers will be depicted as the concatenation of a peripheral identifier, peripheral instance, and control identifier. The control registers section will show just one instance of all the register names with an 'x' in the place of the peripheral instance number. This naming convention may also be applied to peripherals when there is only one instance of that peripheral in the device to maintain compatibility with other devices in the family that contain more than one.

#### 1.1.2 BIT NAMES

There are two variants for bit names:

- Short name: Bit function abbreviation
- Long name: Peripheral abbreviation + short name

#### 1.1.2.1 Short Bit Names

Short bit names are an abbreviation for the bit function. For example, some peripherals are enabled with the EN bit. The bit names shown in the registers are the short name variant.

Short bit names are useful when accessing bits in C programs. The general format for accessing bits by the short name is *RegisterName*bits.*ShortName*. For example, the enable bit, EN, in the COG1CON0 register can be set in C programs with the instruction COG1CON0bits.EN = 1.

Short names are generally not useful in assembly programs because the same name may be used by different peripherals in different bit positions. When this occurs, during the include file generation, all instances of that short bit name are appended with an underscore plus the name of the register in which the bit resides to avoid naming contentions.

### 1.1.2.2 Long Bit Names

Long bit names are constructed by adding a peripheral abbreviation prefix to the short name. The prefix is unique to the peripheral thereby making every long bit name unique. The long bit name for the COG1 enable bit is the COG1 prefix, G1, appended with the enable bit short name, EN, resulting in the unique bit name G1EN.

Long bit names are useful in both C and assembly programs. For example, in C the COG1CON0 enable bit can be set with the G1EN = 1 instruction. In assembly, this bit can be set with the BSF COG1CON0, G1EN instruction.

### 1.1.2.3 Bit Fields

Bit fields are two or more adjacent bits in the same register. Bit fields adhere only to the short bit naming convention. For example, the three Least Significant bits of the COG1CON0 register contain the mode control bits. The short name for this field is MD. There is no long bit name variant. Bit field access is only possible in C programs. The following example demonstrates a C program instruction for setting the COG1 to the Push-Pull mode:

#### COG1CON0bits.MD = 0x5;

Individual bits in a bit field can also be accessed with long and short bit names. Each bit is the field name appended with the number of the bit position within the field. For example, the Most Significant mode bit has the short bit name MD2 and the long bit name is G1MD2. The following two examples demonstrate assembly program sequences for setting the COG1 to Push-Pull mode:

#### Example 1:

MOVLW ~(1<<G1MD1) ANDWF COG1CON0,F MOVLW 1<<G1MD2 | 1<<G1MD0 IORWF COG1CON0,F

#### Example 2:

| BSF | COG1CON0,G1MD2 |
|-----|----------------|
| BCF | COG1CON0,G1MD1 |
| BSF | COG1CON0,G1MD0 |

#### 1.1.3 REGISTER AND BIT NAMING EXCEPTIONS

#### 1.1.3.1 Status, Interrupt, and Mirror Bits

Status, interrupt enables, interrupt flags, and mirror bits are contained in registers that span more than one peripheral. In these cases, the bit name shown is unique so there is no prefix or short name variant.

### 1.1.3.2 Legacy Peripherals

There are some peripherals that do not strictly adhere to these naming conventions. Peripherals that have existed for many years and are present in almost every device are the exceptions. These exceptions were necessary to limit the adverse impact of the new conventions on legacy code. Peripherals that do adhere to the new convention will include a table in the registers section indicating the long name prefix for each peripheral instance. Peripherals that fall into the exception category will not have this table. These peripherals include, but are not limited to, the following:

- EUSART
- MSSP

### 3.3 Data Memory Organization

The data memory is partitioned in 32 memory banks with 128 bytes in a bank. Each bank consists of (Figure 3-3):

- 12 core registers
- 20 Special Function Registers (SFR)
- Up to 80 bytes of General Purpose RAM (GPR)
- 16 bytes of common RAM

The active bank is selected by writing the bank number into the Bank Select Register (BSR). Unimplemented memory will read as '0'. All data memory can be accessed either directly (via instructions that use the file registers) or indirectly via the two File Select Registers (FSR). See **Section 3.6 "Indirect Addressing"** for more information.

Data memory uses a 12-bit address. The upper five bits of the address define the Bank address and the lower seven bits select the registers/RAM in that bank.

#### 3.3.1 CORE REGISTERS

The core registers contain the registers that directly affect the basic operation. The core registers occupy the first 12 addresses of every data memory bank (addresses x00h/x08h through x0Bh/x8Bh). These registers are listed below in Table 3-2. For detailed information, see Table 3-14.

|            | CODE DECISTEDS |
|------------|----------------|
| IABLE 3-2: | CORE REGISTERS |

| Addresses    | BANKx  |
|--------------|--------|
| x00h or x80h | INDF0  |
| x01h or x81h | INDF1  |
| x02h or x82h | PCL    |
| x03h or x83h | STATUS |
| x04h or x84h | FSR0L  |
| x05h or x85h | FSR0H  |
| x06h or x86h | FSR1L  |
| x07h or x87h | FSR1H  |
| x08h or x88h | BSR    |
| x09h or x89h | WREG   |
| x0Ah or x8Ah | PCLATH |
| x0Bh or x8Bh | INTCON |

## 3.3.6 CORE FUNCTION REGISTERS SUMMARY

The Core Function registers listed in Table 3-14 can be addressed from any Bank.

| Addr            | Name      | Bit 7                                                                                                  | Bit 6        | Bit 5         | Bit 4            | Bit 3        | Bit 2  | Bit 1     | Bit 0     | Value on<br>POR, BOR | Value on all<br>other Resets |
|-----------------|-----------|--------------------------------------------------------------------------------------------------------|--------------|---------------|------------------|--------------|--------|-----------|-----------|----------------------|------------------------------|
| Bank            | Bank 0-31 |                                                                                                        |              |               |                  |              |        |           |           |                      |                              |
| x00h or<br>x80h | INDF0     | Addressing this location uses contents of FSR0H/FSR0L to address data memory (not a physical register) |              |               |                  |              |        |           |           | XXXX XXXX            | uuuu uuuu                    |
| x01h or<br>x81h | INDF1     | Addressing this location uses contents of FSR1H/FSR1L to address data memory (not a physical register) |              |               |                  |              |        |           |           | xxxx xxxx            | uuuu uuuu                    |
| x02h or<br>x82h | PCL       | Program Counter (PC) Least Significant Byte                                                            |              |               |                  |              |        | 0000 0000 | 0000 0000 |                      |                              |
| x03h or<br>x83h | STATUS    | —                                                                                                      | _            | _             | TO               | PD           | Z      | DC        | С         | 1 1000               | q quuu                       |
| x04h or<br>x84h | FSR0L     | Indirect Data Memory Address 0 Low Pointer                                                             |              |               |                  |              |        |           | 0000 0000 | uuuu uuuu            |                              |
| x05h or<br>x85h | FSR0H     | Indirect Data Memory Address 0 High Pointer                                                            |              |               |                  |              |        |           | 0000 0000 | 0000 0000            |                              |
| x06h or<br>x86h | FSR1L     | Indirect Data Memory Address 1 Low Pointer 0000 0000 uuuu u                                            |              |               |                  |              |        | uuuu uuuu |           |                      |                              |
| x07h or<br>x87h | FSR1H     | Indirect Data Memory Address 1 High Pointer                                                            |              |               |                  |              |        |           | 0000 0000 | 0000 0000            |                              |
| x08h or<br>x88h | BSR       | —                                                                                                      | BSR<4:0>     |               |                  |              | 0 0000 | 0 0000    |           |                      |                              |
| x09h or<br>x89h | WREG      | Working Register                                                                                       |              |               |                  |              |        | 0000 0000 | uuuu uuuu |                      |                              |
| x0Ahor<br>x8Ah  | PCLATH    | _                                                                                                      | Write Buffer | r for the upp | er 7 bits of the | e Program Co | ounter |           |           | -000 0000            | -000 0000                    |
| x0Bhor<br>x8Bh  | INTCON    | GIE                                                                                                    | PEIE         | TMR0IE        | INTE             | IOCIE        | TMR0IF | INTF      | IOCIF     | 0000 0000            | 0000 0000                    |

#### TABLE 3-14: CORE FUNCTION REGISTERS SUMMARY

**Legend:** x = unknown, u = unchanged, q = value depends on condition, - = unimplemented, read as '0', r = reserved. Shaded locations are unimplemented, read as '0'.

## TABLE 3-15: SPECIAL FUNCTION REGISTER SUMMARY (CONTINUED)

| Address   | Name              | Bit 7     | Bit 6                     | Bit 5   | Bit 4 | Bit 3    | Bit 2  | Bit 1     | Bit 0     | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|-----------|-------------------|-----------|---------------------------|---------|-------|----------|--------|-----------|-----------|----------------------|---------------------------------|
| Bank 27 ( | (Continued)       |           |                           |         |       |          |        |           |           |                      |                                 |
| DABh      | PWM2CON           | EN        | _                         | OUT     | POL   | MOD      | E<1:0> | —         | _         | 0-00 00              | 0-00 00                         |
| DACh      | PWM2INTE          | _         | _                         | _       | _     | OFIE     | PHIE   | DCIE      | PRIE      | 000                  | 000                             |
| DADh      | PWM2INTF          |           | —                         | —       | _     | OFIF     | PHIF   | DCIF      | PRIF      | 000                  | 000                             |
| DAEh      | PWM2CLKCON        |           |                           | PS<2:0> |       | _        | _      | CS<       | <1:0>     | -000 -000            | -00000                          |
| DAFh      | PWM2LDCON         | LDA       | LDT                       | —       | —     | —        | —      | LDS       | <1:0>     | 00000                | 0000                            |
| DB0h      | PWM2OFCON         |           | OFM                       | <1:0>   | OFO   | —        | —      | OFS       | <1:0>     | -000 -000            | -00000                          |
| DB1h      | PWM3PHL           |           |                           |         |       | PH<7:0>  |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB2h      | PWM3PHH           |           |                           |         |       | PH<15:8> |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB3h      | PWM3DCL           |           |                           |         |       | DC<7:0>  |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB4h      | PWM3DCH           |           | DC<15:8>                  |         |       |          |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB5h      | PWM3PRL           |           |                           |         |       | PR<7:0>  |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB6h      | PWM3PRH           |           | PR<15:8>                  |         |       |          |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB7h      | PWM3OFL           |           | OF<7:0>                   |         |       |          |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB8h      | PWM30FH           |           | OF<15:8>                  |         |       |          |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DB9h      | PWM3TMRL          |           | TMR<7:0>                  |         |       |          |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DBAh      | PWM3TMRH          | TMR<15:8> |                           |         |       |          |        |           | xxxx xxxx | uuuu uuuu            |                                 |
| DBBh      | PWM3CON           | EN        | —                         | OUT     | POL   | MOD      | E<1:0> | —         | —         | 0-00 00              | 0-00 00                         |
| DBCh      | <b>PWM3INTE</b>   |           | —                         | —       | —     | OFIE     | PHIE   | DCIE      | PRIE      | 000                  | 000                             |
| DBDh      | PWM3INTF          | _         | _                         | _       | _     | OFIF     | PHIF   | DCIF      | PRIF      | 000                  | 000                             |
| DBEh      | <b>PWM3CLKCON</b> |           |                           | PS<2:0> |       | —        | —      | CS<       | <1:0>     | -000 -000            | -00000                          |
| DBFh      | PWM3LDCON         | LDA       | LDT                       | —       | —     | —        | —      | LDS       | <1:0>     | 00000                | 0000                            |
| DC0h      | PWM30FCON         | _         | - OFM<1:0> OFO - OFS<1:0> |         |       |          |        | -000 -000 | -00000    |                      |                                 |
| DC1h      | PWM4PHL           |           | PH<7:0>                   |         |       |          |        |           |           |                      | uuuu uuuu                       |
| DC2h      | PWM4PHH           |           | PH<15:8>                  |         |       |          |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DC3h      | PWM4DCL           |           |                           |         |       | DC<7:0>  |        |           |           | XXXX XXXX            | uuuu uuuu                       |
| DC4h      | PWM4DCH           |           |                           |         |       | DC<15:8> |        |           |           | XXXX XXXX            | uuuu uuuu                       |
| DC5h      | PWM4PRL           |           |                           |         |       | PR<7:0>  |        |           |           | XXXX XXXX            | uuuu uuuu                       |
| DC6h      | PWM4PRH           |           |                           |         |       | PR<15:8> |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DC7h      | PWM4OFL           |           |                           |         |       | OF<7:0>  |        |           |           | xxxx xxxx            | uuuu uuuu                       |
| DC8h      | PWM40FH           |           | OF<15:8>                  |         |       |          |        |           |           |                      | uuuu uuuu                       |

PIC16(L)F1574/5/8/9

 Legend:
 x = unknown, u = unchanged, g = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.

 Note
 1:
 PIC16(L)F1578/9 only.

 2:
 PIC16F1574/5/8/9 only.

 3:
 Unimplemented, read as '1'.

### 3.5 Stack

FIGURE 3-5:

All devices have a 16-level x 15-bit wide hardware stack (refer to Figures 3-5 through 3-8). The stack space is not part of either program or data space. The PC is PUSHed onto the stack when CALL or CALLW instructions are executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not affected by a PUSH or POP operation.

The stack operates as a circular buffer if the STVREN bit is programmed to '0' (Configuration Words). This means that after the stack has been PUSHed sixteen times, the seventeenth PUSH overwrites the value that was stored from the first PUSH. The eighteenth PUSH overwrites the second PUSH (and so on). The STKOVF and STKUNF flag bits will be set on an Overflow/Underflow, regardless of whether the Reset is enabled.

Note 1: There are no instructions/mnemonics called PUSH or POP. These are actions that occur from the execution of the CALL, CALLW, RETURN, RETLW and RETFIE instructions or the vectoring to an interrupt address.

**ACCESSING THE STACK EXAMPLE 1** 

## 3.5.1 ACCESSING THE STACK

The stack is available through the TOSH, TOSL and STKPTR registers. STKPTR is the current value of the Stack Pointer. TOSH:TOSL register pair points to the TOP of the stack. Both registers are read/writable. TOS is split into TOSH and TOSL due to the 15-bit size of the PC. To access the stack, adjust the value of STKPTR, which will position TOSH:TOSL, then read/write to TOSH:TOSL. STKPTR is five bits to allow detection of overflow and underflow.

| Note: | Care should be taken when modifying the |
|-------|-----------------------------------------|
|       | STKPTR while interrupts are enabled.    |

During normal program operation, CALL, CALLW and Interrupts will increment STKPTR while RETLW, RETURN, and RETFIE will decrement STKPTR. At any time STKPTR can be inspected to see how much stack is left. The STKPTR always points at the currently used place on the stack. Therefore, a CALL or CALLW will increment the STKPTR and then write the PC, and a return will unload the PC and then decrement the STKPTR.

Reference Figure 3-5 through Figure 3-8 for examples of accessing the stack.

|                | Rev. 10-00043A<br>7/502013                         |
|----------------|----------------------------------------------------|
| TOSH:TOSL 0x0F | STKPTR = 0x1F Stack Reset Disabled<br>(STVREN = 0) |
| 0x0E           | N                                                  |
| 0x0D           |                                                    |
| 0x0C           |                                                    |
| 0x0B           | Initial Stack Configuration:                       |
| 0x0A           |                                                    |
| 0x09           | After Reset, the stack is empty. The               |
| 0x08           | Pointer is pointing at 0x1F. If the Stack          |
| 0x07           | Overflow/Underflow Reset is enabled, the           |
| 0x06           | Stack Overflow/Underflow Reset is                  |
| 0x05           | disabled, the TOSH/TOSL register will              |
| 0x04           | 0x0F.                                              |
| 0x03           |                                                    |
| 0x02           |                                                    |
| 0x01           |                                                    |
| 0x00           |                                                    |
| TOSH:TOSL 0x1F | 0x0000 STKPTR = 0x1F (STVREN = 1)                  |
| ``             | $\mathbb{N}$                                       |

#### © 2016 Microchip Technology Inc.

## 5.0 OSCILLATOR MODULE

## 5.1 Overview

The oscillator module has a wide variety of clock sources and selection features that allow it to be used in a wide range of applications while maximizing performance and minimizing power consumption. Figure 5-1 illustrates a block diagram of the oscillator module.

Clock sources can be supplied from external logic level clocks. In addition, the system clock source can be supplied from one of two internal oscillators and PLL circuits, with a choice of speeds selectable via software. Additional clock features include:

• Selectable system clock source between external or internal sources via software.

The oscillator module can be configured in one of the following clock modes.

- 1. ECL External Clock Low-Power mode (0 MHz to 0.5 MHz)
- 2. ECM External Clock Medium Power mode (0.5 MHz to 4 MHz)
- 3. ECH External Clock High-Power mode (4 MHz to 32 MHz)
- 4. INTOSC Internal oscillator (31 kHz to 32 MHz).

Clock Source modes are selected by the FOSC<1:0> bits in the Configuration Words. The FOSC bits determine the type of oscillator that will be used when the device is first powered.

The ECH, ECM, and ECL clock modes rely on an external logic level signal as the device clock source.

The INTOSC internal oscillator block produces low, medium, and high-frequency clock sources, designated LFINTOSC, MFINTOSC and HFINTOSC. (see Internal Oscillator Block, Figure 5-1). A wide selection of device clock frequencies may be derived from these three clock sources.

## 7.6 Register Definitions: Interrupt Control

#### R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R/W-0/0 R-0/0 GIE<sup>(1)</sup> PEIE<sup>(2)</sup> IOCIF<sup>(3)</sup> INTF TMR0IE INTE IOCIE TMR0IF bit 7 bit 0 Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n/n = Value at POR and BOR/Value at all other Resets u = Bit is unchanged x = Bit is unknown '0' = Bit is cleared '1' = Bit is set GIE: Global Interrupt Enable bit<sup>(1)</sup> bit 7 1 = Enables all active interrupts 0 = Disables all interrupts bit 6 PEIE: Peripheral Interrupt Enable bit<sup>(2)</sup> 1 = Enables all active peripheral interrupts 0 = Disables all peripheral interrupts TMR0IE: Timer0 Overflow Interrupt Enable bit bit 5 1 = Enables the Timer0 interrupt 0 = Disables the Timer0 interrupt **INTE:** INT External Interrupt Enable bit bit 4 1 = Enables the INT external interrupt 0 = Disables the INT external interrupt bit 3 IOCIE: Interrupt-on-Change Enable bit 1 = Enables the interrupt-on-change 0 = Disables the interrupt-on-change TMR0IF: Timer0 Overflow Interrupt Flag bit bit 2 1 = TMR0 register has overflowed 0 = TMR0 register did not overflow bit 1 INTF: INT External Interrupt Flag bit 1 = The INT external interrupt occurred 0 = The INT external interrupt did not occur IOCIF: Interrupt-on-Change Interrupt Flag bit<sup>(3)</sup> bit 0 1 = When at least one of the interrupt-on-change pins changed state 0 = None of the interrupt-on-change pins have changed state Note 1: Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding

#### **REGISTER 7-1:** INTCON: INTERRUPT CONTROL REGISTER

- enable bit or the Global Interrupt Enable bit, GIE of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.
  - 2: Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.
  - **3:** The IOCIF Flag bit is read-only and cleared when all the interrupt-on-change flags in the IOCxF registers have been cleared by software.

## 9.0 WATCHDOG TIMER (WDT)

The Watchdog Timer is a system timer that generates a Reset if the firmware does not issue a CLRWDT instruction within the time-out period. The Watchdog Timer is typically used to recover the system from unexpected events.

The WDT has the following features:

- Independent clock source
- Multiple operating modes
  - WDT is always on
  - WDT is off when in Sleep
  - WDT is controlled by software
  - WDT is always off
- Configurable time-out period is from 1 ms to 256 seconds (nominal)
- Multiple Reset conditions
- Operation during Sleep





## 10.0 FLASH PROGRAM MEMORY CONTROL

The Flash program memory is readable and writable during normal operation over the full VDD range. Program memory is indirectly addressed using Special Function Registers (SFRs). The SFRs used to access program memory are:

- PMCON1
- PMCON2
- PMDATL
- PMDATH
- PMADRL
- PMADRH

When accessing the program memory, the PMDATH:PMDATL register pair forms a 2-byte word that holds the 14-bit data for read/write, and the PMADRH:PMADRL register pair forms a 2-byte word that holds the 15-bit address of the program memory location being read.

The write time is controlled by an on-chip timer. The write/erase voltages are generated by an on-chip charge pump.

The Flash program memory can be protected in two ways; by code protection (CP bit in Configuration Words) and write protection (WRT<1:0> bits in Configuration Words).

Code protection  $(\overline{CP} = 0)^{(1)}$ , disables access, reading and writing, to the Flash program memory via external device programmers. Code protection does not affect the self-write and erase functionality. Code protection can only be reset by a device programmer performing a Bulk Erase to the device, clearing all Flash program memory, Configuration bits and User IDs.

Write protection prohibits self-write and erase to a portion or all of the Flash program memory as defined by the bits WRT<1:0>. Write protection does not affect a device programmers ability to read, write or erase the device.

**Note 1:** Code protection of the entire Flash program memory array is enabled by clearing the CP bit of Configuration Words.

### 10.1 PMADRL and PMADRH Registers

The PMADRH:PMADRL register pair can address up to a maximum of 16K words of program memory. When selecting a program address value, the MSB of the address is written to the PMADRH register and the LSB is written to the PMADRL register.

#### 10.1.1 PMCON1 AND PMCON2 REGISTERS

PMCON1 is the control register for Flash program memory accesses.

Control bits RD and WR initiate read and write, respectively. These bits cannot be cleared, only set, in software. They are cleared by hardware at completion of the read or write operation. The inability to clear the WR bit in software prevents the accidental, premature termination of a write operation.

The WREN bit, when set, will allow a write operation to occur. On power-up, the WREN bit is clear. The WRERR bit is set when a write operation is interrupted by a Reset during normal operation. In these situations, following Reset, the user can check the WRERR bit and execute the appropriate error handling routine.

The PMCON2 register is a write-only register. Attempting to read the PMCON2 register will return all '0's.

To enable writes to the program memory, a specific pattern (the unlock sequence), must be written to the PMCON2 register. The required unlock sequence prevents inadvertent writes to the program memory write latches and Flash program memory.

## 10.2 Flash Program Memory Overview

It is important to understand the Flash program memory structure for erase and programming operations. Flash program memory is arranged in rows. A row consists of a fixed number of 14-bit program memory words. A row is the minimum size that can be erased by user software.

After a row has been erased, the user can reprogram all or a portion of this row. Data to be written into the program memory row is written to 14-bit wide data write latches. These write latches are not directly accessible to the user, but may be loaded via sequential writes to the PMDATH:PMDATL register pair.

| Note: | If the user wants to modify only a portion<br>of a previously programmed row, then the<br>contents of the entire row must be read<br>and saved in RAM prior to the erase.<br>Then, new data and retained data can be<br>written into the write latches to reprogram<br>the row of Flash program memory. How- |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | ever, any unprogrammed locations can be<br>written without first erasing the row. In this<br>case, it is not necessary to save and                                                                                                                                                                           |
|       | locations.                                                                                                                                                                                                                                                                                                   |

### **10.6 Register Definitions: Flash Program Memory Control**

#### REGISTER 10-1: PMDATL: PROGRAM MEMORY DATA LOW BYTE REGISTER

| R/W-x/u              | R/W-x/u | R/W-x/u              | R/W-x/u | R/W-x/u           | R/W-x/u              | R/W-x/u               | R/W-x/u |
|----------------------|---------|----------------------|---------|-------------------|----------------------|-----------------------|---------|
|                      |         |                      | PMDA    | AT<7:0>           |                      |                       |         |
| bit 7                |         |                      |         |                   |                      |                       | bit 0   |
|                      |         |                      |         |                   |                      |                       |         |
| Legend:              |         |                      |         |                   |                      |                       |         |
| R = Readable bit     |         | W = Writable bit     |         | U = Unimpleme     | nted bit, read as '0 | ,                     |         |
| u = Bit is unchanged |         | x = Bit is unknown   |         | -n/n = Value at F | POR and BOR/Valu     | ue at all other Reset | s       |
| '1' = Bit is set     |         | '0' = Bit is cleared |         |                   |                      |                       |         |

bit 7-0

**PMDAT<7:0>**: Read/write value for Least Significant bits of program memory

#### REGISTER 10-2: PMDATH: PROGRAM MEMORY DATA HIGH BYTE REGISTER

|       | PMDA | AT<13:8> |       |
|-------|------|----------|-------|
| bit 7 |      |          | bit 0 |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

#### bit 7-6 Unimplemented: Read as '0'

bit 5-0 PMDAT<13:8>: Read/write value for Most Significant bits of program memory

#### REGISTER 10-3: PMADRL: PROGRAM MEMORY ADDRESS LOW BYTE REGISTER

| R/W-0/0              | R/W-0/0 | R/W-0/0              | R/W-0/0 | R/W-0/0           | R/W-0/0              | R/W-0/0             | R/W-0/0 |
|----------------------|---------|----------------------|---------|-------------------|----------------------|---------------------|---------|
|                      |         |                      | PMAD    | R<7:0>            |                      |                     |         |
| bit 7                |         |                      |         |                   |                      |                     | bit 0   |
|                      |         |                      |         |                   |                      |                     |         |
| Legend:              |         |                      |         |                   |                      |                     |         |
| R = Readable bit     |         | W = Writable bit     |         | U = Unimpleme     | nted bit, read as '0 |                     |         |
| u = Bit is unchanged | b       | x = Bit is unknown   |         | -n/n = Value at F | POR and BOR/Valu     | ie at all other Res | ets     |
| '1' = Bit is set     |         | '0' = Bit is cleared |         |                   |                      |                     |         |

bit 7-0 PMADR<7:0>: Specifies the Least Significant bits for program memory address

#### REGISTER 10-4: PMADRH: PROGRAM MEMORY ADDRESS HIGH BYTE REGISTER

| U-1                | R/W-0/0 | R/W-0/0              | R/W-0/0 | R/W-0/0           | R/W-0/0              | R/W-0/0             | R/W-0/0 |
|--------------------|---------|----------------------|---------|-------------------|----------------------|---------------------|---------|
| (1)                |         |                      |         | PMADR<14:8>       |                      |                     |         |
| bit 7              |         |                      |         |                   |                      |                     | bit 0   |
|                    |         |                      |         |                   |                      |                     |         |
| Legend:            |         |                      |         |                   |                      |                     |         |
| R = Readable bit   |         | W = Writable bit     |         | U = Unimpleme     | nted bit, read as '0 | 3                   |         |
| u = Bit is unchang | ed      | x = Bit is unknow    | n       | -n/n = Value at F | POR and BOR/Val      | ue at all other Res | sets    |
| '1' = Bit is set   |         | '0' = Bit is cleared | ł       |                   |                      |                     |         |

bit 7 Unimplemented: Read as '1'

bit 6-0 PMADR<14:8>: Specifies the Most Significant bits for program memory address

Note 1: Unimplemented, read as '1'.





#### 16.1.5 INTERRUPTS

The ADC module allows for the ability to generate an interrupt upon completion of an Analog-to-Digital conversion. The ADC Interrupt Flag is the ADIF bit in the PIR1 register. The ADC Interrupt Enable is the ADIE bit in the PIE1 register. The ADIF bit must be cleared in software.

| Note 1: | The ADIF bit is set at the completion of |
|---------|------------------------------------------|
|         | every conversion, regardless of whether  |
|         | or not the ADC interrupt is enabled.     |

**2:** The ADC operates during Sleep only when the FRC oscillator is selected.

This interrupt can be generated while the device is operating or while in Sleep. If the device is in Sleep, the interrupt will wake-up the device. Upon waking from Sleep, the next instruction following the SLEEP instruction is always executed. If the user is attempting to wake-up from Sleep and resume in-line code execution, the ADIE bit of the PIE1 register and the PEIE bit of the INTCON register must both be set and the GIE bit of the INTCON register must be cleared. If all three of these bits are set, the execution will switch to the Interrupt Service Routine.

#### 16.1.6 RESULT FORMATTING

The 10-bit ADC conversion result can be supplied in two formats, left justified or right justified. The ADFM bit of the ADCON1 register controls the output format.

Figure 16-3 shows the two output formats.





## 16.2 ADC Operation

#### 16.2.1 STARTING A CONVERSION

To enable the ADC module, the ADON bit of the ADCON0 register must be set to a '1'. Setting the GO/DONE bit of the ADCON0 register to a '1' will start the Analog-to-Digital conversion.

| Note: | The GO/DONE bit should not be set in the |
|-------|------------------------------------------|
|       | same instruction that turns on the ADC.  |
|       | Refer to Section 16.2.6 "ADC Conver-     |
|       | sion Procedure".                         |

### 16.2.2 COMPLETION OF A CONVERSION

When the conversion is complete, the ADC module will:

- Clear the GO/DONE bit
- Set the ADIF Interrupt Flag bit
- Update the ADRESH and ADRESL registers with new conversion result

#### 16.2.3 TERMINATING A CONVERSION

If a conversion must be terminated before completion, the GO/DONE bit can be cleared in software. The ADRESH and ADRESL registers will be updated with the partially complete Analog-to-Digital conversion sample. Incomplete bits will match the last bit converted.

| Note: | A device Reset forces all registers to their |  |  |  |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|--|--|--|
|       | Reset state. Thus, the ADC module is         |  |  |  |  |  |  |  |  |
|       | turned off and any pending conversion is     |  |  |  |  |  |  |  |  |
|       | terminated.                                  |  |  |  |  |  |  |  |  |

### 16.2.4 ADC OPERATION DURING SLEEP

The ADC module can operate during Sleep. This requires the ADC clock source to be set to the FRC option. Performing the ADC conversion during Sleep can reduce system noise. If the ADC interrupt is enabled, the device will wake-up from Sleep when the conversion completes. If the ADC interrupt is disabled, the ADC module is turned off after the conversion completes, although the ADON bit remains set.

When the ADC clock source is something other than FRC, a SLEEP instruction causes the present conversion to be aborted and the ADC module is turned off, although the ADON bit remains set.

### 16.2.5 AUTO-CONVERSION TRIGGER

The auto-conversion trigger allows periodic ADC measurements without software intervention. When a rising edge of the selected source occurs, the GO/DONE bit is set by hardware.

The auto-conversion trigger source is selected with the TRIGSEL<3:0> bits of the ADCON2 register.

Using the auto-conversion trigger does not assure proper ADC timing. It is the user's responsibility to ensure that the ADC timing requirements are met. The PWM module can trigger the ADC in two ways, directly through the PWMx\_OF\_match or through the interrupts generated by all four match signals. See Section 23.0 "16-bit Pulse-Width Modulation (PWM) Module". If the interrupts are chosen, each enabled interrupt in PWMxINTE will trigger a conversion. Refer to Figure 16-4 for more information.

See Table 16-2 for auto-conversion sources.





## TABLE 16-2: AUTO-CONVERSION SOURCES

| Source Peripheral | Signal Name    |
|-------------------|----------------|
| Timer0            | T0_overflow    |
| Timer1            | T1_overflow    |
| Timer2            | T2_match       |
| Comparator C1     | C1OUT_sync     |
| Comparator C2     | C2OUT_sync     |
| PWM1              | PWM1_OF_match  |
| PWM1              | PWM1_interrupt |
| PWM2              | PWM2_OF_match  |
| PWM2              | PWM2_interrupt |
| PWM3              | PWM3_OF_match  |
| PWM3              | PWM3_interrupt |
| PWM4              | PWM4_OF_match  |
| PWM4              | PWM4_interrupt |
| ADC Trigger       | ADCACT         |
| CWG Input Pin     | CWGIN          |

#### 16.2.6 ADC CONVERSION PROCEDURE

This is an example procedure for using the ADC to perform an Analog-to-Digital conversion:

- 1. Configure Port:
  - Disable pin output driver (Refer to the TRIS register)
  - Configure pin as analog (Refer to the ANSEL register)
  - Disable weak pull-ups either globally (Refer to the OPTION\_REG register) or individually (Refer to the appropriate WPUx register)
- 2. Configure the ADC module:
  - Select ADC conversion clock
  - Configure voltage reference
  - · Select ADC input channel
  - Turn on ADC module
- 3. Configure ADC interrupt (optional):
  - Clear ADC interrupt flag
  - Enable ADC interrupt
  - Enable peripheral interrupt
  - Enable global interrupt<sup>(1)</sup>
- 4. Wait the required acquisition time<sup>(2)</sup>.
- 5. Start conversion by setting the GO/DONE bit.
- 6. Wait for ADC conversion to complete by one of the following:
  - Polling the GO/DONE bit
  - Waiting for the ADC interrupt (interrupts enabled)
- 7. Read ADC Result.
- 8. Clear the ADC interrupt flag (required if interrupt is enabled).

**Note 1:** The global interrupt can be disabled if the user is attempting to wake-up from Sleep and resume in-line code execution.

2: Refer to Section 16.4 "ADC Acquisition Requirements".

#### EXAMPLE 16-1: ADC CONVERSION

| ;This cod<br>;for poll<br>;oscillat<br>;<br>;Conversi<br>; are inc | de block confi<br>ing, Vdd and<br>cor and ANO in<br>con start & po<br>cluded. | gures the ADC<br>Vss references, FRC<br>nput.<br>lling for completion |
|--------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------|
|                                                                    | 100011                                                                        |                                                                       |
| BANKSEL                                                            | ADCONI                                                                        |                                                                       |
| MOVLW                                                              | B.11110000.                                                                   | Right Justily, FRC                                                    |
| MOUTUE                                                             | 100011                                                                        | , oscillator                                                          |
| MOVWF                                                              | ADCONI                                                                        | , vad and vss vrei+                                                   |
| BANKSEL                                                            | TRISA<br>TRISA                                                                | '                                                                     |
| BSF                                                                | IRISA, U                                                                      | , Set RAU to input                                                    |
| BANKSEL                                                            | ANSEL                                                                         | '                                                                     |
| BSF                                                                | ANSEL,U                                                                       | , Set RAU to analog                                                   |
| BANKSEL                                                            | WPUA<br>WDUA O                                                                |                                                                       |
| BCF                                                                | WPUA,U                                                                        | , Disable weak                                                        |
| DANKCET                                                            | A DOOMO                                                                       | ,pull-up on RAU                                                       |
| BANKSEL                                                            | ADCONU<br>D(0000001)                                                          |                                                                       |
| MOVLW                                                              | B,0000001,                                                                    | Select channel ANU                                                    |
| MOVWE                                                              | ADCONU                                                                        | Furn ADC On                                                           |
| CALL                                                               | SampleTime                                                                    | Acquisiton delay                                                      |
| BSF                                                                | ADCONU, ADGO                                                                  | Start conversion                                                      |
| BTFSC                                                              | ADCON0, ADGO                                                                  | ;Is conversion done?                                                  |
| GOTO                                                               | Ş-1                                                                           | ;No, test again                                                       |
| BANKSEL                                                            | ADRESH                                                                        | i                                                                     |
| MOVF                                                               | ADRESH,W                                                                      | ;Read upper 2 bits                                                    |
| MOVWF                                                              | RESULTHI                                                                      | ;store in GPR space                                                   |
| BANKSEL                                                            | ADRESL                                                                        | ;                                                                     |
| MOVF                                                               | ADRESL,W                                                                      | ;Read lower 8 bits                                                    |
| MOVWF                                                              | RESULTLO                                                                      | ;Store in GPR space                                                   |

## 21.1 Timer2 Operation

The clock input to the Timer2 module is the system instruction clock (Fosc/4).

TMR2 increments from 00h on each clock edge.

A 4-bit counter/prescaler on the clock input allows direct input, divide-by-4 and divide-by-16 prescale options. These options are selected by the prescaler control bits, T2CKPS<1:0> of the T2CON register. The value of TMR2 is compared to that of the Period register, PR2, on each clock cycle. When the two values match, the comparator generates a match signal as the timer output. This signal also resets the value of TMR2 to 00h on the next cycle and drives the output counter/ postscaler (see **Section 21.2 "Timer2 Interrupt**").

The TMR2 and PR2 registers are both directly readable and writable. The TMR2 register is cleared on any device Reset, whereas the PR2 register initializes to FFh. Both the prescaler and postscaler counters are cleared on the following events:

- · a write to the TMR2 register
- · a write to the T2CON register
- Power-On Reset (POR)
- Brown-Out Reset (BOR)
- MCLR Reset
- Watchdog Timer (WDT) Reset
- · Stack Overflow Reset
- Stack Underflow Reset
- RESET Instruction

| Note: | TMR2     | is | not | cleared | when | T2CON | is |
|-------|----------|----|-----|---------|------|-------|----|
|       | written. |    |     |         |      |       |    |

## 21.2 Timer2 Interrupt

Timer2 can also generate an optional device interrupt. The Timer2 output signal (T2\_match) provides the input for the 4-bit counter/postscaler. This counter generates the TMR2 match interrupt flag which is latched in TMR2IF of the PIR1 register. The interrupt is enabled by setting the TMR2 Match Interrupt Enable bit, TMR2IE of the PIE1 register.

A range of 16 postscale options (from 1:1 through 1:16 inclusive) can be selected with the postscaler control bits, T2OUTPS<3:0>, of the T2CON register.

## 21.3 Timer2 Output

The output of TMR2 is T2\_match.

The T2\_match signal is synchronous with the system clock. Figure 21-3 shows two examples of the timing of the T2\_match signal relative to Fosc and prescale value, T2CKPS<1:0>. The upper diagram illustrates 1:1 prescale timing and the lower diagram, 1:X prescale timing.

FIGURE 21-3: T2\_MATCH TIMING DIAGRAM



## 21.4 Timer2 Operation During Sleep

Timer2 cannot be operated while the processor is in Sleep mode. The contents of the TMR2 and PR2 registers will remain unchanged while the processor is in Sleep mode.

## 23.7 Register Definitions: PWM Control

Long bit name prefixes for the 16-bit PWM peripherals are shown in Table 23-1. Refer to **Section 1.1 "Register and Bit Naming Conventions**" for more information

#### TABLE 23-1:

| Peripheral | Bit Name Prefix |
|------------|-----------------|
| PWM1       | PWM1            |
| PWM2       | PWM2            |
| PWM3       | PWM3            |
| PWM4       | PWM4            |

#### REGISTER 23-1: PWMxCON: PWM CONTROL REGISTER

| R/W-0/0 | U-0 | R/HS/HC-0/0 | R/W-0/0 | R/W-0/0 | R/W-0/0 | U-0 | U-0   |
|---------|-----|-------------|---------|---------|---------|-----|-------|
| EN      | —   | OUT         | POL     | MOD     | E<1:0>  | —   | _     |
| bit 7   |     |             |         |         |         |     | bit 0 |

| Legend:      |                                      |                                                       |
|--------------|--------------------------------------|-------------------------------------------------------|
| HC = Bit is  | s cleared by hardware                | HS = Bit is set by hardware                           |
| R = Reada    | able bit W = Writable bit            | U = Unimplemented bit, read as '0'                    |
| u = Bit is u | Inchanged x = Bit is unknown         | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is | set '0' = Bit is cleared             |                                                       |
|              |                                      |                                                       |
| bit 7        | EN: PWM Module Enable bit            |                                                       |
|              | 1 = Module is enabled                |                                                       |
|              | 0 = Module is disabled               |                                                       |
| bit 6        | Unimplemented: Read as '0'           |                                                       |
| bit 5        | OUT: Output State of the PWM module  |                                                       |
| bit 4        | POL: PWM Output Polarity Control bit |                                                       |
|              | 1 = PWM output active state is low   |                                                       |
|              | 0 = PWM output active state is high  |                                                       |
| bit 3-2      | MODE<1:0>: PWM Mode Control bits     |                                                       |
|              | 11 = Center-Aligned mode             |                                                       |
|              | 10 = Toggle On Match mode            |                                                       |
|              | 01 = Set On Match mode               |                                                       |
|              | 00 = Standard PWM mode               |                                                       |

bit 1-0 Unimplemented: Read as '0'

## **REGISTER 23-15: PWMxTMRH: PWMx TIMER HIGH REGISTER**

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u        | R/W-x/u         | R/W-x/u        | R/W-x/u      |
|------------------|---------|-------------------|---------|----------------|-----------------|----------------|--------------|
|                  |         |                   | TMR     | <15:8>         |                 |                |              |
| bit 7            |         |                   |         |                |                 |                | bit 0        |
|                  |         |                   |         |                |                 |                |              |
| Legend:          |         |                   |         |                |                 |                |              |
| R = Readable     | bit     | W = Writable I    | bit     | U = Unimpler   | nented bit, rea | d as '0'       |              |
| u = Bit is uncha | anged   | x = Bit is unkn   | iown    | -n/n = Value a | at POR and BC   | R/Value at all | other Resets |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |                |                 |                |              |

bit 7-0 TMR<15:8>: PWM Timer High bits Upper eight bits of PWM timer counter

#### **REGISTER 23-16: PWMxTMRL: PWMx TIMER LOW REGISTER**

| R/W-x/u     | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |  |
|-------------|---------|---------|---------|---------|---------|---------|---------|--|
| TMR<7:0>    |         |         |         |         |         |         |         |  |
| bit 7 bit 0 |         |         |         |         |         |         |         |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 TMR<7:0>: PWM Timer Low bits Lower eight bits of PWM timer counter ٦

## PIC16(L)F1574/5/8/9

## REGISTER 24-4: CWGxDBR: COMPLEMENTARY WAVEFORM GENERATOR (CWGx) RISING DEAD-BAND COUNT REGISTER

|                                         | DEAD            | DAND 000         |                                                       |                                |                  |          |         |  |  |  |
|-----------------------------------------|-----------------|------------------|-------------------------------------------------------|--------------------------------|------------------|----------|---------|--|--|--|
| U-0                                     | U-0             | R/W-x/u          | R/W-x/u                                               | R/W-x/u                        | R/W-x/u          | R/W-x/u  | R/W-x/u |  |  |  |
|                                         | _               |                  |                                                       | CWG <b>x</b> D                 | BR<5:0>          |          |         |  |  |  |
| bit 7                                   |                 |                  |                                                       |                                |                  |          | bit 0   |  |  |  |
|                                         |                 |                  |                                                       |                                |                  |          |         |  |  |  |
| Legend:                                 |                 |                  |                                                       |                                |                  |          |         |  |  |  |
| R = Readable bit W = Writable bit       |                 |                  |                                                       | U = Unimplen                   | nented bit, read | l as '0' |         |  |  |  |
| u = Bit is unchanged x = Bit is unknown |                 |                  | -n/n = Value at POR and BOR/Value at all other Resets |                                |                  |          |         |  |  |  |
| '1' = Bit is set                        |                 | '0' = Bit is cle | ared                                                  | q = Value depends on condition |                  |          |         |  |  |  |
|                                         |                 |                  |                                                       |                                |                  |          |         |  |  |  |
| bit 7-6                                 | Unimplemer      | nted: Read as '  | 0'                                                    |                                |                  |          |         |  |  |  |
| bit 5-0                                 | CWGxDBR<        | 5:0>: Complem    | entary Wavef                                          | orm Generator                  | (CWGx) Rising    | Counts   |         |  |  |  |
|                                         | 11 1111 = 6     | 3-64 counts of   | dead band                                             |                                |                  |          |         |  |  |  |
|                                         | 11 1110 = 6     | 2-63 counts of   | dead band                                             |                                |                  |          |         |  |  |  |
|                                         | •               |                  |                                                       |                                |                  |          |         |  |  |  |
|                                         | •               |                  |                                                       |                                |                  |          |         |  |  |  |
|                                         | •               |                  |                                                       |                                |                  |          |         |  |  |  |
|                                         | $00 \ 0010 = 2$ | 2-3 counts of de | ad band                                               |                                |                  |          |         |  |  |  |

# REGISTER 24-5: CWGxDBF: COMPLEMENTARY WAVEFORM GENERATOR (CWGx) FALLING DEAD-BAND COUNT REGISTER

| U-0   | U-0 | R/W-x/u      | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |  |
|-------|-----|--------------|---------|---------|---------|---------|---------|--|
| —     | _   | CWGxDBF<5:0> |         |         |         |         |         |  |
| bit 7 |     |              |         |         |         |         | bit 0   |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared | q = Value depends on condition                        |

| bit 7-6 | Unimplemented: Read as '0'                                              |
|---------|-------------------------------------------------------------------------|
| bit 5-0 | CWGxDBF<5:0>: Complementary Waveform Generator (CWGx) Falling Counts    |
|         | 11 1111 = 63-64 counts of dead band 11 1110 = 62-63 counts of dead band |
|         | •                                                                       |

- •
- •
- 00 0010 = 2-3 counts of dead band

00 0001 = 1-2 counts of dead band 00 0000 = 0 counts of dead band

- 00 0001 = 1-2 counts of dead band
- 00 0000 = 0 counts of dead band. Dead-band generation is bypassed.

\*

#### TABLE 27-8: OSCILLATOR PARAMETERS

| Standard Operating Conditions (unless otherwise stated) |       |                                                          |                    |      |      |      |       |                                    |
|---------------------------------------------------------|-------|----------------------------------------------------------|--------------------|------|------|------|-------|------------------------------------|
| Param.<br>No.                                           | Sym.  | Characteristic                                           | Freq.<br>Tolerance | Min. | Тур† | Max. | Units | Conditions                         |
| OS08                                                    | HFosc | Internal Calibrated HFINTOSC<br>Frequency <sup>(1)</sup> | ±2%                |      | 16.0 |      | MHz   | VDD = 3.0V, TA = 25°C,<br>(Note 2) |
| OS09                                                    | LFosc | Internal LFINTOSC Frequency                              | _                  | _    | 31   | _    | kHz   |                                    |
| OS10*                                                   | TWARM | HFINTOSC<br>Wake-up from Sleep Start-up Time             | _                  |      | 5    | 15   | μS    |                                    |
|                                                         |       | LFINTOSC<br>Wake-up from Sleep Start-up Time             | —                  |      | 0.5  |      | ms    |                                    |

These parameters are characterized but not tested.

† Data in "Typ" column is at 3.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: To ensure these oscillator frequency tolerances, VDD and VSS must be capacitively decoupled as close to the device as possible. 0.1  $\mu$ F and 0.01  $\mu$ F values in parallel are recommended.

2: See Figure 27-6: "HFINTOSC Frequency Accuracy over Device VDD and Temperature.

FIGURE 27-6: HFINTOSC FREQUENCY ACCURACY OVER DEVICE VDD AND TEMPERATURE



| Param<br>No. | Sym.                | Characteristic                | Min.   | Тур† | Max.   | Units | Conditions |
|--------------|---------------------|-------------------------------|--------|------|--------|-------|------------|
| F10          | Fosc                | Oscillator Frequency Range    | 4      |      | 8      | MHz   |            |
| F11          | Fsys                | On-Chip VCO System Frequency  | 16     |      | 32     | MHz   |            |
| F12          | TRC                 | PLL Start-up Time (Lock Time) | —      | -    | 2      | ms    |            |
| F13*         | $\Delta \text{CLK}$ | CLKOUT Stability (Jitter)     | -0.25% | -    | +0.25% | %     |            |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 3V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.



FIGURE 28-19: Ipd Base, Low-Power Sleep Mode, PIC16LF1574/5/8/9 Only.



FIGURE 28-20: Ipd Base, Low-Power Sleep Mode (VREGPM = 1), PIC16F1574/5/8/9 Only.



FIGURE 28-21: Ipd, Watchdog Timer (WDT), PIC16LF1574/5/8/9 Only.

Max

Reference (FVR), PIC16LF1574/5/8/9 Only.

Typical

VDD (V)

35

30

25

15

10

5

1.6 1.8 2.0 2.2 2.4 2.6 2.8 3.0 3.2

FIGURE 28-23:

<u>ک</u> 20

8

Max: 85°C + 3σ Typical: 25°C



FIGURE 28-22: Ipd, Watchdog Timer (WDT), PIC16F1574/5/8/9 Only.



FIGURE 28-24: Ipd, Fixed Voltage Reference (FVR), PIC16F1574/5/8/9 Only.

5.0

5.5

6.0