

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 32MHz                                                                      |
| Connectivity               | LINbus, UART/USART                                                         |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 12                                                                         |
| Program Memory Size        | 7KB (4K x 14)                                                              |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                |
| Data Converters            | A/D 8x10b; D/A 1x5b                                                        |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                             |
| Supplier Device Package    | 14-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lf1574-e-sl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Analog Peripherals**

- 10-Bit Analog-to-Digital Converter (ADC):
  - Up to 12 external channels
  - Conversion available during Sleep
- Two Comparators:
  - Low-Power/High-Speed modes
  - Fixed Voltage Reference at (non)inverting input(s)
  - Comparator outputs externally accessible
  - Synchronization with Timer1 clock source
  - Software hysteresis enable
- 5-Bit Digital-to-Analog Converter (DAC):
  - 5-bit resolution, rail-to-rail
  - Positive Reference Selection
  - Unbuffered I/O pin output
  - Internal connections to ADCs and comparators
- Voltage Reference:

TABLE 1:

- Fixed Voltage Reference with 1.024V, 2.048V and 4.096V output levels

# **Clocking Structure**

- Precision Internal Oscillator:
  - Factory calibrated ±1%, typical
  - Software-selectable clock speeds from 31 kHz to 32 MHz
- · External Oscillator Block with:
  - Two external clock modes up to 32 MHz
- Digital Oscillator Input Available

Program Flash Memory Memory 8-Bit/16-Bit Timers SRAM (bytes) Data Sheet Index I0-Bit ADC (ch) Comparators **I6-Bit PWM** Bit DAC Debug<sup>(1)</sup> (Kwords) Pins (Kbytes) EUSART Program Flash CWG PPS Device <u>0</u> Data PIC12(L)F1571 1.75 2/4(2) 128 6 1 3 4 1 1 0 Ν Ι (A) 1 2/4(2) PIC12(L)F1572 (A) 2 3.5 256 6 1 3 4 1 1 1 Ν L 2/5(3)PIC16(L)F1574 12 2 (B) 4 7 512 4 8 1 1 1 Y Т 2/5(3) PIC16(L)F1575 8 14 1024 12 2 4 8 1 1 1 Y I (B) 2/5<sup>(3)</sup> PIC16(L)F1578 (B) 4 7 512 18 2 4 12 1 1 1 Y L 2/5(3) PIC16(L)F1579 8 14 18 2 12 1 Y (B) 1024 4 1 1 Т

**Note 1:** I – Debugging integrated on chip.

2: Three additional 16-bit timers available when not using the 16-bit PWM outputs.

PIC12(L)F1571/2 AND PIC16(L)F1574/5/8/9 FAMILY TYPES

3: Four additional 16-bit timers available when not using the 16-bit PWM outputs.

#### **Data Sheet Index:**

- A) DS-40001723 PIC12(L)F1571/2 Data Sheet, 8-Pin Flash, 8-bit MCU with High-Precision 16-bit PWM
- B) Future Release PIC16(L)F1574/5/8/9 Data Sheet, 8-Pin Flash, 8-bit MCU with High-Precision 16-bit PWM

**Note:** For other small form-factor package availability and marking information, please visit http://www.microchip.com/packaging or contact your local sales office.

#### 3.3.2 SPECIAL FUNCTION REGISTER

The Special Function Registers are registers used by the application to control the desired operation of peripheral functions in the device. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses x0Ch/x8Ch through x1Fh/x9Fh). The registers associated with the operation of the peripherals are described in the appropriate peripheral chapter of this data sheet.

#### 3.3.3 GENERAL PURPOSE RAM

There are up to 80 bytes of GPR in each data memory bank. The Special Function Registers occupy the 20 bytes after the core registers of every data memory bank (addresses x0Ch/x8Ch through x1Fh/x9Fh).

#### 3.3.3.1 Linear Access to GPR

The general purpose RAM can be accessed in a non-banked method via the FSRs. This can simplify access to large memory structures. See **Section 3.6.2** "Linear Data Memory" for more information.

#### 3.3.4 COMMON RAM

There are 16 bytes of common RAM accessible from all banks.

#### 3.3.5 DEVICE MEMORY MAPS

The memory maps are as shown in Table 3-3 through Table 3-13.

# FIGURE 3-3: BANKI

#### BANKED MEMORY PARTITIONING



# TABLE 3-15: SPECIAL FUNCTION REGISTER SUMMARY

| Address | Name                 | Bit 7              | Bit 6              | Bit 5          | Bit 4           | Bit 3                   | Bit 2  | Bit 1  | Bit 0   | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|---------|----------------------|--------------------|--------------------|----------------|-----------------|-------------------------|--------|--------|---------|----------------------|---------------------------------|
| Bank 0  |                      |                    |                    |                |                 |                         |        |        |         |                      |                                 |
| 00Ch    | PORTA                | _                  | _                  | RA5            | RA4             | RA3                     | RA2    | RA1    | RA0     | xx xxxx              | xx xxxx                         |
| 00Dh    | PORTB <sup>(1)</sup> | RB7                | RB6                | RB5            | RB4             |                         |        |        | —       | xxxx                 | xxxx                            |
| 00Eh    | PORTC                | RC7 <sup>(1)</sup> | RC6 <sup>(1)</sup> | RC5            | RC4             | RC3                     | RC2    | RC1    | RC0     | xxxx xxxx            | xxxx xxxx                       |
| 00Fh    | _                    | Unimplemen         | nted               |                |                 |                         |        |        |         |                      | —                               |
| 010h    | —                    | Unimplemen         | nted               |                |                 |                         |        |        |         |                      | —                               |
| 011h    | PIR1                 | TMR1GIF            | ADIF               | RCIF           | TXIF            |                         | _      | TMR2IF | TMR1IF  | 000000               | 000000                          |
| 012h    | PIR2                 | —                  | C2IF               | C1IF           |                 |                         |        |        | —       | -00                  | -00                             |
| 013h    | PIR3                 | PWM4IF             | PWM3IF             | PWM2IF         | PWM1IF          |                         |        |        | —       | 0000                 | 0000                            |
| 014h    | _                    |                    |                    |                |                 |                         |        |        |         |                      | _                               |
| 015h    | TMR0                 | Holding Reg        | ister for the 8    | 3-bit Timer0 C | Count           |                         |        |        |         | xxxx xxxx            | uuuu uuuu                       |
| 016h    | TMR1L                | Holding Reg        | ister for the L    | east Signific  | ant Byte of the | 16-bit TMR1 Co          | ount   |        |         | xxxx xxxx            | uuuu uuuu                       |
| 017h    | TMR1H                | Holding Reg        | ister for the I    | Most Significa | ant Byte of the | 16-bit TMR1 Co          | unt    |        |         | xxxx xxxx            | uuuu uuuu                       |
| 018h    | T1CON                | TMR1C              | :S<1:0>            | T1CK           | PS<1:0>         | _                       | T1SYNC | _      | TMR10N  | 0000 -0-0            | uuuu -u-u                       |
| 019h    | T1GCON               | TMR1GE             | T1GPOL             | T1GTM          | T1GSPM          | T <u>1GGO</u> /<br>DONE | T1GVAL | T1GS   | S<1:0>  | 00x0 0x00            | uuuu uxuu                       |
| 01Ah    | TMR2                 | Timer2 Mod         | ule Register       |                |                 |                         |        |        |         | 0000 0000            | 0000 0000                       |
| 01Bh    | PR2                  | Timer2 Perio       | od Register        |                |                 |                         |        |        |         | 1111 1111            | 1111 1111                       |
| 01Ch    | T2CON                | _                  |                    | T2OU           | ITPS<3:0>       |                         | TMR2ON | T2CKF  | °S<1:0> | -000 0000            | -000 0000                       |
| 01Dh    | _                    | Unimplemen         | nted               |                |                 |                         |        |        |         |                      | _                               |
| 01Eh    | _                    | Unimplemen         | nted               |                |                 |                         |        |        |         | _                    | _                               |
| 01Fh    | _                    | Unimplemen         | nted               |                |                 |                         |        |        |         | _                    | _                               |

 Legend:
 x = unknown, u = unchanged, g = value depends on condition, - = unimplemented, r = reserved. Shaded locations are unimplemented, read as '0'.

 Note
 1:
 PIC16(L)F1578/9 only.

 2:
 PIC16F1574/5/8/9 only.

3: Unimplemented, read as '1'.

# 5.0 OSCILLATOR MODULE

### 5.1 Overview

The oscillator module has a wide variety of clock sources and selection features that allow it to be used in a wide range of applications while maximizing performance and minimizing power consumption. Figure 5-1 illustrates a block diagram of the oscillator module.

Clock sources can be supplied from external logic level clocks. In addition, the system clock source can be supplied from one of two internal oscillators and PLL circuits, with a choice of speeds selectable via software. Additional clock features include:

• Selectable system clock source between external or internal sources via software.

The oscillator module can be configured in one of the following clock modes.

- 1. ECL External Clock Low-Power mode (0 MHz to 0.5 MHz)
- 2. ECM External Clock Medium Power mode (0.5 MHz to 4 MHz)
- 3. ECH External Clock High-Power mode (4 MHz to 32 MHz)
- 4. INTOSC Internal oscillator (31 kHz to 32 MHz).

Clock Source modes are selected by the FOSC<1:0> bits in the Configuration Words. The FOSC bits determine the type of oscillator that will be used when the device is first powered.

The ECH, ECM, and ECL clock modes rely on an external logic level signal as the device clock source.

The INTOSC internal oscillator block produces low, medium, and high-frequency clock sources, designated LFINTOSC, MFINTOSC and HFINTOSC. (see Internal Oscillator Block, Figure 5-1). A wide selection of device clock frequencies may be derived from these three clock sources.

# 5.5 Register Definitions: Oscillator Control

| R/W-0/0                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W-0/0                                                                                          | R/W-1/1                                                                                            | R/W-1/1                                                                | R/W-1/1         | U-0              | R/W-0/0          | R/W-0/0      |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|------------------|------------------|--------------|--|
| SPLLEN                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                  | IRCF                                                                                               | <3:0>                                                                  |                 |                  | SCS              | <1:0>        |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                  |                                                                                                    |                                                                        |                 |                  |                  | bit 0        |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                  |                                                                                                    |                                                                        |                 |                  |                  |              |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                  |                                                                                                    |                                                                        |                 |                  |                  |              |  |
| R = Readabl                                                                                                                                                                                                                                                                                                                                                                                                               | e bit                                                                                            | W = Writable                                                                                       | bit                                                                    | U = Unimplen    | nented bit, read | d as '0'         |              |  |
| u = Bit is und                                                                                                                                                                                                                                                                                                                                                                                                            | changed                                                                                          | x = Bit is unkr                                                                                    | nown                                                                   | -n/n = Value a  | at POR and BC    | R/Value at all o | other Resets |  |
| '1' = Bit is se                                                                                                                                                                                                                                                                                                                                                                                                           | et                                                                                               | '0' = Bit is cle                                                                                   | ared                                                                   |                 |                  |                  |              |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                     | SPLLEN: Sot<br>If PLLEN in C<br>SPLLEN bit is<br>If PLLEN in C<br>1 = 4x PLL is<br>0 = 4x PLL is | ftware PLL Ena<br>Configuration W<br>s ignored. 4x P<br>Configuration W<br>s enabled<br>s disabled | able bit<br>′ <u>ords = 1:</u><br>LL is always e<br>′ <u>ords = 0:</u> | nabled (subject | to oscillator re | equirements)     |              |  |
| 0 = 4x PLL  is disabled bit 6-3 $IRCF<3:0>: Internal Oscillator Frequency Select bits$ $1111 = 16  MHz HF$ $1110 = 8  MHz or 32 MHz HF (see Section 5.2.2.1 "HFINTOSC")$ $1101 = 4  MHz HF$ $1000 = 2  MHz HF$ $1010 = 500  KHz HF(1)$ $1001 = 250  KHz HF(1)$ $1000 = 125  KHz HF(1)$ $1011 = 500  KHz HF(1)$ $0111 = 500  KHz MF (default upon Reset)$ $0110 = 250  KHz MF$ $0101 = 125  KHz MF$ $0101 = 31.25  KHz MF$ |                                                                                                  |                                                                                                    |                                                                        |                 |                  |                  |              |  |
| bit 2                                                                                                                                                                                                                                                                                                                                                                                                                     | Unimplemen                                                                                       | ted: Read as '                                                                                     | 0'                                                                     |                 |                  |                  |              |  |
| bit 1-0                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>SCS&lt;1:0&gt;:</b> S<br>1x = Internal<br>01 = Reserve<br>00 = Clock de                       | ystem Clock S<br>oscillator block<br>ed<br>etermined by F                                          | elect bits<br>COSC<1:0> in                                             | Configuration W | /ords.           |                  |              |  |
| Note 1: D                                                                                                                                                                                                                                                                                                                                                                                                                 | uplicate frequen                                                                                 | cy derived from                                                                                    | HFINTOSC.                                                              |                 |                  |                  |              |  |

#### REGISTER 5-1: OSCCON: OSCILLATOR CONTROL REGISTER

# 7.1 Operation

Interrupts are disabled upon any device Reset. They are enabled by setting the following bits:

- GIE bit of the INTCON register
- Interrupt Enable bit(s) for the specific interrupt event(s)
- PEIE bit of the INTCON register (if the Interrupt Enable bit of the interrupt event is contained in the PIE1, PIE2 and PIE3 registers)

The INTCON, PIR1, PIR2 and PIR3 registers record individual interrupts via interrupt flag bits. Interrupt flag bits will be set, regardless of the status of the GIE, PEIE and individual interrupt enable bits.

The following events happen when an interrupt event occurs while the GIE bit is set:

- Current prefetched instruction is flushed
- · GIE bit is cleared
- Current Program Counter (PC) is pushed onto the stack
- Critical registers are automatically saved to the shadow registers (See "Section 7.5 "Automatic Context Saving".")
- · PC is loaded with the interrupt vector 0004h

The firmware within the Interrupt Service Routine (ISR) should determine the source of the interrupt by polling the interrupt flag bits. The interrupt flag bits must be cleared before exiting the ISR to avoid repeated interrupts. Because the GIE bit is cleared, any interrupt that occurs while executing the ISR will be recorded through its interrupt flag, but will not cause the processor to redirect to the interrupt vector.

The RETFIE instruction exits the ISR by popping the previous address from the stack, restoring the saved context from the shadow registers and setting the GIE bit.

For additional information on a specific interrupt's operation, refer to its peripheral chapter.

- Note 1: Individual interrupt flag bits are set, regardless of the state of any other enable bits.
  - 2: All interrupts will be ignored while the GIE bit is cleared. Any interrupt occurring while the GIE bit is clear will be serviced when the GIE bit is set again.

# 7.2 Interrupt Latency

Interrupt latency is defined as the time from when the interrupt event occurs to the time code execution at the interrupt vector begins. The latency for synchronous interrupts is three or four instruction cycles. For asynchronous interrupts, the latency is three to five instruction cycles, depending on when the interrupt occurs. See Figure 7-2 and Figure 7-3 for more details.

#### 7.3 Interrupts During Sleep

Some interrupts can be used to wake from Sleep. To wake from Sleep, the peripheral must be able to operate without the system clock. The interrupt source must have the appropriate Interrupt Enable bit(s) set prior to entering Sleep.

On waking from Sleep, if the GIE bit is also set, the processor will branch to the interrupt vector. Otherwise, the processor will continue executing instructions after the SLEEP instruction. The instruction directly after the SLEEP instruction will always be executed before branching to the ISR. Refer to Section 8.0 "Power-Down Mode (Sleep)" for more details.

# 7.4 INT Pin

The INT pin can be used to generate an asynchronous edge-triggered interrupt. This interrupt is enabled by setting the INTE bit of the INTCON register. The INTEDG bit of the OPTION\_REG register determines on which edge the interrupt will occur. When the INTEDG bit is set, the rising edge will cause the interrupt. When the INTEDG bit is clear, the falling edge will cause the interrupt. The INTF bit of the INTCON register will be set when a valid edge appears on the INT pin. If the GIE and INTE bits are also set, the processor will redirect program execution to the interrupt vector.

# 7.5 Automatic Context Saving

Upon entering an interrupt, the return PC address is saved on the stack. Additionally, the following registers are automatically saved in the shadow registers:

- W register
- STATUS register (except for TO and PD)
- BSR register
- FSR registers
- PCLATH register

Upon exiting the Interrupt Service Routine, these registers are automatically restored. Any modifications to these registers during the ISR will be lost. If modifications to any of these registers are desired, the corresponding shadow register should be modified and the value will be restored when exiting the ISR. The shadow registers are available in Bank 31 and are readable and writable. Depending on the user's application, other registers may also need to be saved.

| R/W-0/0              | R/W-0/0                                                         | R-0/0                                                  | R-0/0                                | U-0          | U-0              | R/W-0/0          | R/W-0/0     |
|----------------------|-----------------------------------------------------------------|--------------------------------------------------------|--------------------------------------|--------------|------------------|------------------|-------------|
| TMR1GIF              | ADIF                                                            | RCIF                                                   | TXIF                                 | —            | —                | TMR2IF           | TMR1IF      |
| bit 7                |                                                                 |                                                        |                                      |              |                  |                  | bit 0       |
|                      |                                                                 |                                                        |                                      |              |                  |                  |             |
| Legend:              |                                                                 |                                                        |                                      |              |                  |                  |             |
| R = Readab           | ole bit                                                         | W = Writable                                           | bit                                  | U = Unimple  | mented bit, read | as '0'           |             |
| u = Bit is un        | changed                                                         | x = Bit is unkr                                        | nown                                 | -n/n = Value | at POR and BO    | R/Value at all c | ther Resets |
| '1' = Bit is se      | et                                                              | '0' = Bit is cle                                       | ared                                 |              |                  |                  |             |
| bit 7                | TMR1GIF: Ti                                                     | mer1 Gate Inte                                         | rrupt Flag bit                       |              |                  |                  |             |
|                      | 1 = Interrupt i<br>0 = Interrupt i                              | is pending<br>is not pending                           |                                      |              |                  |                  |             |
| bit 6                | ADIF: ADC Ir                                                    | nterrupt Flag bi                                       | t                                    |              |                  |                  |             |
|                      | 1 = Interrupt i                                                 | is pending                                             |                                      |              |                  |                  |             |
| bit 5                | BCIF: USAR                                                      | T Receive Inter                                        | runt Flag hit                        |              |                  |                  |             |
| Sit 0                | 1 = Interrupt i                                                 | is pendina                                             | aptriag bit                          |              |                  |                  |             |
|                      | 0 = Interrupt                                                   | is not pending                                         |                                      |              |                  |                  |             |
| bit 4                | TXIF: USART                                                     | Transmit Inter                                         | rupt Flag bit                        |              |                  |                  |             |
|                      | 1 = Interrupt i<br>0 = Interrupt i                              | is pending<br>is not pending                           |                                      |              |                  |                  |             |
| bit 3-2              | Unimplemen                                                      | ted: Read as '                                         | 0'                                   |              |                  |                  |             |
| bit 1                | TMR2IF: Tim                                                     | er2 to PR2 Inte                                        | errupt Flag bit                      |              |                  |                  |             |
|                      | 1 = Interrupt i<br>0 = Interrupt i                              | is pending<br>is not pending                           |                                      |              |                  |                  |             |
| bit 0                | TMR1IF: Tim                                                     | er1 Overflow Ir                                        | nterrupt Flag b                      | it           |                  |                  |             |
|                      | 1 = Interrupt                                                   | is pending                                             |                                      |              |                  |                  |             |
|                      | 0 = Interrupt                                                   | is not pending                                         |                                      |              |                  |                  |             |
|                      |                                                                 |                                                        |                                      |              |                  |                  |             |
| Note: In<br>co<br>if | nterrupt flag bits a<br>condition occurs, r<br>ts corresponding | re set when an<br>egardless of the<br>enable bit or th | interrupt<br>e state of<br>le Global |              |                  |                  |             |
| l l                  | nterrupt Enable b                                               | it, GIE of the                                         | INTCON                               |              |                  |                  |             |

#### **REGISTER 7-5: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1**

| Note: | Interrupt flag bits are set when an interrupt<br>condition occurs, regardless of the state of<br>its corresponding enable bit or the Global<br>Interrupt Enable bit, GIE of the INTCON |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt. The USART RCIF and TXIE bits are read only.                        |
|       | and this are redu-unly.                                                                                                                                                                |

#### 10.4 User ID, Device ID and Configuration Word Access

Instead of accessing program memory, the User ID's, Device ID/Revision ID and Configuration Words can be accessed when CFGS = 1 in the PMCON1 register. This is the region that would be pointed to by PC<15> = 1, but not all addresses are accessible. Different access may exist for reads and writes. Refer to Table 10-2.

When read access is initiated on an address outside the parameters listed in Table 10-2, the PMDATH:PMDATL register pair is cleared, reading back '0's.

| TABLE 10-2: | USER ID, DEVICE ID AND CONFIGURATION WORD ACCESS (CFGS = 1) |  |
|-------------|-------------------------------------------------------------|--|
|-------------|-------------------------------------------------------------|--|

| Address     | Function                    | Read Access | Write Access |
|-------------|-----------------------------|-------------|--------------|
| 8000h-8003h | User IDs                    | Yes         | Yes          |
| 8006h/8005h | Device ID/Revision ID       | Yes         | No           |
| 8007h-8008h | Configuration Words 1 and 2 | Yes         | No           |

#### EXAMPLE 10-4: CONFIGURATION WORD AND DEVICE ID ACCESS

\* This code block will read 1 word of program memory at the memory address:

\* PROG\_ADDR\_LO (must be 00h-08h) data will be returned in the variables;

\* PROG\_DATA\_HI, PROG\_DATA\_LO

| BANKSEL<br>MOVLW<br>MOVWF<br>CLRF      | PMADRL<br>PROG_ADDR_LO<br>PMADRL<br>PMADRH           | ;;;;   | Select correct Bank<br>Store LSB of address<br>Clear MSB of address                                                                                |
|----------------------------------------|------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| BSF<br>BCF<br>BSF<br>NOP<br>NOP<br>BSF | PMCON1,CFGS<br>INTCON,GIE<br>PMCON1,RD<br>INTCON,GIE | ;;;;;; | Select Configuration Space<br>Disable interrupts<br>Initiate read<br>Executed (See Figure 10-2)<br>Ignored (See Figure 10-2)<br>Restore interrupts |
| MOVF<br>MOVWF<br>MOVF<br>MOVWF         | PMDATL,W<br>PROG_DATA_LO<br>PMDATH,W<br>PROG_DATA_HI | ;;;;   | Get LSB of word<br>Store in user location<br>Get MSB of word<br>Store in user location                                                             |

# 12.8 Register Definitions: PPS Input Selection

| REGISTER 12-1: xx | <b>xPPS: PERIPHERAL xxx</b> | INPUT SELECTION |
|-------------------|-----------------------------|-----------------|
|-------------------|-----------------------------|-----------------|

| U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | U-0                                                                            | U-0                                                                                                                   | R/W-q/u                                       | R/W-q/u          | R/W-q/u          | R/W-q/u          | R/W-q/u      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------|------------------|------------------|--------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                                              | —                                                                                                                     |                                               |                  | xxxPPS<4:0>      |                  |              |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                |                                                                                                                       |                                               |                  |                  |                  | bit 0        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                |                                                                                                                       |                                               |                  |                  |                  |              |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                |                                                                                                                       |                                               |                  |                  |                  |              |
| R = Readable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | bit                                                                            | W = Writable I                                                                                                        | oit                                           | U = Unimplen     | nented bit, read | as '0'           |              |
| u = Bit is uncha                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | anged                                                                          | x = Bit is unkn                                                                                                       | own                                           | -n/n = Value a   | at POR and BOF   | R/Value at all c | other Resets |
| '1' = Bit is set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                | '0' = Bit is clea                                                                                                     | ared                                          | q = value dep    | ends on periphe  | eral             |              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                |                                                                                                                       |                                               |                  |                  |                  |              |
| bit 7-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Unimplement                                                                    | ted: Read as 'd                                                                                                       | )'                                            |                  |                  |                  |              |
| bit 4-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | xxxPPS<4:3><br>11 = Reserve<br>10 = Peripher<br>01 = Peripher<br>00 = Peripher | <ul> <li>Peripheral xx<br/>d. Do not use.</li> <li>al input is POR<br/>al input is POR<br/>al input is POR</li> </ul> | x Input PORT<br>TC<br>TB <sup>(2)</sup><br>TA | Γ Selection bits |                  |                  |              |
| bit 2-0 <b>xxxPPS&lt;2:0&gt;:</b> Peripheral input is FORTB <sup>CY</sup><br>111 = Peripheral input is PORTA<br>111 = Peripheral input is from PORTx Bit 7 (Rx7)<br>110 = Peripheral input is from PORTx Bit 6 (Rx6)<br>101 = Peripheral input is from PORTx Bit 5 (Rx5)<br>100 = Peripheral input is from PORTx Bit 4 (Rx4)<br>011 = Peripheral input is from PORTx Bit 3 (Rx3)<br>010 = Peripheral input is from PORTx Bit 2 (Rx2)<br>001 = Peripheral input is from PORTx Bit 1 (Rx1)<br>000 = Peripheral input is from PORTx Bit 0 (Rx0) |                                                                                |                                                                                                                       |                                               |                  |                  |                  |              |

Note 1: See Table 12-1 for xxxPPS register list and Reset values.2: PIC16(L)F1578/9 only.

# REGISTER 12-2: RxyPPS: PIN Rxy OUTPUT SOURCE SELECTION REGISTER

| U-0                                                                                 | U-0 | U-0 | R/W-0/u | R/W-0/u      | R/W-0/u          | R/W-0/u | R/W-0/u |
|-------------------------------------------------------------------------------------|-----|-----|---------|--------------|------------------|---------|---------|
| —                                                                                   | —   | —   |         |              | RxyPPS<4:0>      |         |         |
| bit 7                                                                               |     |     |         |              |                  |         | bit 0   |
|                                                                                     |     |     |         |              |                  |         |         |
| Legend:                                                                             |     |     |         |              |                  |         |         |
| R = Readable bit W = Writable bit                                                   |     |     | bit     | U = Unimplen | nented bit, read | as '0'  |         |
| u = Bit is unchanged x = Bit is unknown -n/n = Value at POR and BOR/Value at all ot |     |     |         |              | ther Resets      |         |         |

bit 7-5 Unimplemented: Read as '0'

bit 4-0 **RxyPPS<4:0>:** Pin Rxy Output Source Selection bits Selection code determines the output signal on the port pin. See Table 12-2 for the selection codes

'0' = Bit is cleared

1' = Bit is set

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u                                               | R/W-x/u | R/W-x/u    | R/W-x/u |  |  |
|------------------|---------|-------------------|---------|-------------------------------------------------------|---------|------------|---------|--|--|
| —                | —       | —                 | _       | —                                                     |         | ADRES<9:8> |         |  |  |
| bit 7            |         |                   |         |                                                       |         |            | bit 0   |  |  |
|                  |         |                   |         |                                                       |         |            |         |  |  |
| Legend:          |         |                   |         |                                                       |         |            |         |  |  |
| R = Readable     | bit     | W = Writable      | bit     | U = Unimplemented bit, read as '0'                    |         |            |         |  |  |
| u = Bit is unch  | anged   | x = Bit is unkr   | nown    | -n/n = Value at POR and BOR/Value at all other Resets |         |            |         |  |  |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |                                                       |         |            |         |  |  |
|                  |         |                   |         |                                                       |         |            |         |  |  |

#### REGISTER 16-6: ADRESH: ADC RESULT REGISTER HIGH (ADRESH) ADFM = 1

bit 7-2 **Reserved**: Do not use.

| bit 1-0 | ADRES<9:8>: ADC Result Register bits       |
|---------|--------------------------------------------|
|         | Upper two bits of 10-bit conversion result |

# REGISTER 16-7: ADRESL: ADC RESULT REGISTER LOW (ADRESL) ADFM = 1

| R/W-x/u   | R/W-x/u    | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |  |
|-----------|------------|---------|---------|---------|---------|---------|---------|--|
|           | ADRES<7:0> |         |         |         |         |         |         |  |
| bit 7 bit |            |         |         |         |         |         |         |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **ADRES<7:0>**: ADC Result Register bits Lower eight bits of 10-bit conversion result

#### 18.4 Comparator Hysteresis

A selectable amount of separation voltage can be added to the input pins of each comparator to provide a hysteresis function to the overall operation. Hysteresis is enabled by setting the CxHYS bit of the CMxCON0 register.

See **Section 27.0 "Electrical Specifications"** for more information.

#### 18.5 Timer1 Gate Operation

The output resulting from a comparator operation can be used as a source for gate control of Timer1. See **Section 20.5 "Timer1 Gate"** for more information. This feature is useful for timing the duration or interval of an analog event.

It is recommended that the comparator output be synchronized to Timer1. This ensures that Timer1 does not increment while a change in the comparator is occurring.

#### 18.5.1 COMPARATOR OUTPUT SYNCHRONIZATION

The output from the Cx comparator can be synchronized with Timer1 by setting the CxSYNC bit of the CMxCON0 register.

Once enabled, the comparator output is latched on the falling edge of the Timer1 source clock. If a prescaler is used with Timer1, the comparator output is latched after the prescaling function. To prevent a race condition, the comparator output is latched on the falling edge of the Timer1 clock source and Timer1 increments on the rising edge of its clock source. See the Comparator Block Diagram (Figure 18-2) and the Timer1 Block Diagram (Figure 20-1) for more information.

# 18.6 Comparator Interrupt

An interrupt can be generated upon a change in the output value of the comparator for each comparator, a rising edge detector and a falling edge detector are present.

When either edge detector is triggered and its associated enable bit is set (CxINTP and/or CxINTN bits of the CMxCON1 register), the Corresponding Interrupt Flag bit (CxIF bit of the PIR2 register) will be set.

To enable the interrupt, you must set the following bits:

- · CxON and CxPOL bits of the CMxCON0 register
- CxIE bit of the PIE2 register
- CxINTP bit of the CMxCON1 register (for a rising edge detection)
- CxINTN bit of the CMxCON1 register (for a falling edge detection)
- · PEIE and GIE bits of the INTCON register

The associated interrupt flag bit, CxIF bit of the PIR2 register, must be cleared in software. If another edge is detected while this flag is being cleared, the flag will still be set at the end of the sequence.

| Note: | Although a comparator is disabled, an      |
|-------|--------------------------------------------|
|       | interrupt can be generated by changing     |
|       | the output polarity with the CxPOL bit of  |
|       | the CMxCON0 register, or by switching      |
|       | the comparator on or off with the CxON bit |
|       | of the CMxCON0 register.                   |

#### 18.7 Comparator Response Time

The comparator output is indeterminate for a period of time after the change of an input source or the selection of a new reference voltage. This period is referred to as the response time. The response time of the comparator differs from the settling time of the voltage reference. Therefore, both of these times must be considered when determining the total response time to a comparator input change. See the Comparator and Voltage Reference Specifications in **Section 27.0 "Electrical Specifications"** for more details.

# 22.5.2.3 EUSART Synchronous Slave Reception

The operation of the Synchronous Master and Slave modes is identical (Section 22.5.1.5 "Synchronous Master Reception"), with the following exceptions:

- Sleep
- CREN bit is always set, therefore the receiver is never idle
- SREN bit, which is a "don't care" in Slave mode

A character may be received while in Sleep mode by setting the CREN bit prior to entering Sleep. Once the word is received, the RSR register will transfer the data to the RCREG register. If the RCIE enable bit is set, the interrupt generated will wake the device from Sleep and execute the next instruction. If the GIE bit is also set, the program will branch to the interrupt vector.

- 22.5.2.4 Synchronous Slave Reception Set-up:
- 1. Set the SYNC and SPEN bits and clear the CSRC bit.
- 2. Clear the ANSEL bit for both the CK and DT pins (if applicable).
- 3. If interrupts are desired, set the RCIE bit of the PIE1 register and the GIE and PEIE bits of the INTCON register.
- 4. If 9-bit reception is desired, set the RX9 bit.
- 5. Set the CREN bit to enable reception.
- The RCIF bit will be set when reception is complete. An interrupt will be generated if the RCIE bit was set.
- 7. If 9-bit mode is enabled, retrieve the Most Significant bit from the RX9D bit of the RCSTA register.
- 8. Retrieve the eight Least Significant bits from the receive FIFO by reading the RCREG register.
- 9. If an overrun error occurs, clear the error by either clearing the CREN bit of the RCSTA register or by clearing the SPEN bit which resets the EUSART.

# TABLE 22-10: SUMMARY OF REGISTERS ASSOCIATED WITH SYNCHRONOUS SLAVE RECEPTION

| Name    | Bit 7   | Bit 6 | Bit 5  | Bit 4      | Bit 3       | Bit 2  | Bit 1  | Bit 0  | Register<br>on Page |
|---------|---------|-------|--------|------------|-------------|--------|--------|--------|---------------------|
| BAUDCON | ABDOVF  | RCIDL | _      | SCKP       | BRG16       | _      | WUE    | ABDEN  | 204                 |
| INTCON  | GIE     | PEIE  | TMR0IE | INTE       | IOCIE       | TMR0IF | INTF   | IOCIF  | 86                  |
| PIE1    | TMR1GIE | ADIE  | RCIE   | TXIE       | _           | —      | TMR2IE | TMR1IE | 87                  |
| PIR1    | TMR1GIF | ADIF  | RCIF   | TXIF       | -           | _      | TMR2IF | TMR1IF | 90                  |
| RCREG   |         |       | EUS    | ART Receiv | ve Data Reg | jister |        |        | 197*                |
| RCSTA   | SPEN    | RX9   | SREN   | CREN       | ADDEN       | FERR   | OERR   | RX9D   | 203                 |
| TXSTA   | CSRC    | TX9   | TXEN   | SYNC       | SENDB       | BRGH   | TRMT   | TX9D   | 202                 |

Legend: — = unimplemented location, read as '0'. Shaded cells are not used for synchronous slave reception.

\* Page provides register information.

# 23.0 16-BIT PULSE-WIDTH MODULATION (PWM) MODULE

The Pulse-Width Modulation (PWM) module generates a pulse width modulated signal determined by the phase, duty cycle, period, and offset event counts that are contained in the following registers:

- PWMxPH register
- PWMxDC register
- PWMxPR register
- PWMxOF register

Figure 23-1 shows a simplified block diagram of the PWM operation.

Each PWM module has four modes of operation:

- Standard
- · Set On Match
- Toggle On Match
- · Center-Aligned

For a more detailed description of each PWM mode, refer to **Section 23.2** "**PWM Modes**".

Each PWM module has four offset modes:

- Independent Run
- · Slave Run with Synchronous Start
- · One-Shot Slave with Synchronous Start
- Continuous Run Slave with Synchronous Start and Timer Reset

Using the offset modes, each PWM module can offset its waveform relative to any other PWM module in the same device. For a more detailed description of the offset modes refer to **Section 23.3 "Offset Modes"**.

Every PWM module has a configurable reload operation to ensure all event count buffers change at the end of a period thereby avoiding signal glitches. Figure 23-2 shows a simplified block diagram of the reload operation. For a more detailed description of the reload operation, refer to Section **Section 23.4 "Reload Operation"**.



# FIGURE 23-1: 16-BIT PWM BLOCK DIAGRAM

### 23.4 Reload Operation

Four of the PWM module control register pairs and one control bit are double buffered so that all can be updated simultaneously. These include:

- PWMxPHH:PWMxPHL register pair
- PWMxDCH:PWMxDCL register pair
- PWMxPRH:PWMxPRL register pair
- PWMxOFH:PWMxOFL register pair
- OFO control bit

When written to, these registers do not immediately affect the operation of the PWM. By default, writes to these registers will not be loaded into the PWM operating buffer registers until after the arming conditions are met. The arming control has two methods of operation:

- · Immediate
- Triggered

The LDT bit of the PWMxLDCON register controls the arming method. Both methods require the LDA bit to be set. All four buffer pairs will load simultaneously at the loading event.

#### 23.4.1 IMMEDIATE RELOAD

When the LDT bit is clear then the immediate mode is selected and the buffers will be loaded at the first period event after the LDA bit is set. Immediate reloading is used when a PWM module is operating stand-alone or when the PWM module is operating as a master to other slave PWM modules.

#### 23.4.2 TRIGGERED RELOAD

When the LDT bit is set then the Triggered mode is selected and a trigger event is required for the LDA bit to take effect. The trigger source is the buffer load event of one of the other PWM modules in the device. The triggering source is selected by the LDS<1:0> bits of the PWMxLDCON register. The buffers will be loaded at the first period event following the trigger event. Triggered reloading is used when a PWM module is operating as a slave to another PWM and it is necessary to synchronize the buffer reloads in both modules.

Note 1: The buffer load operation clears the LDA bit.

2: If the LDA bit is set at the same time as PWMxTMR = PWMxPR, the LDA bit is ignored until the next period event. Such is the case when triggered reload is selected and the triggering event occurs simultaneously with the target's period event

#### 23.5 Operation in Sleep Mode

Each PWM module will continue to operate in Sleep mode when either the HFINTOSC or LFINTOSC is selected as the clock source by PWMxCLKCON<1:0>.

#### 23.6 Interrupts

Each PWM module has four independent interrupts based on the phase, duty cycle, period, and offset match events. The interrupt flag is set on the rising edge of each of these signals. Refer to Figures 23-8 and 23-12 for detailed timing diagrams of the match signals.

#### **REGISTER 23-9: PWMxDCH: PWMx DUTY CYCLE COUNT HIGH REGISTER**

| R/W-x/u                           | R/W-x/u | R/W-x/u           | R/W-x/u      | R/W-x/u          | R/W-x/u       | R/W-x/u        | R/W-x/u      |
|-----------------------------------|---------|-------------------|--------------|------------------|---------------|----------------|--------------|
|                                   |         |                   | DC<          | 15:8>            |               |                |              |
| bit 7                             |         |                   |              |                  |               |                | bit 0        |
|                                   |         |                   |              |                  |               |                |              |
| Legend:                           |         |                   |              |                  |               |                |              |
| R = Readable bit W = Writable bit |         | bit               | U = Unimpler | nented bit, read | d as '0'      |                |              |
| u = Bit is unch                   | anged   | x = Bit is unkno  | own          | -n/n = Value a   | at POR and BC | R/Value at all | other Resets |
| '1' = Bit is set                  |         | '0' = Bit is clea | red          |                  |               |                |              |

bit 7-0 **DC<15:8>**: PWM Duty Cycle High bits Upper eight bits of PWM duty cycle count

#### REGISTER 23-10: PWMxDCL: PWMx DUTY CYCLE COUNT LOW REGISTER

| R/W-x/u  | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |
|----------|---------|---------|---------|---------|---------|---------|---------|
| DC<7:0>  |         |         |         |         |         |         |         |
| bit 7 bi |         |         |         |         |         |         |         |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 DC<7:0>: PWM Duty Cycle Low bits Lower eight bits of PWM duty cycle count

#### REGISTER 23-11: PWMxPRH: PWMx PERIOD COUNT HIGH REGISTER

| R/W-x/u          | R/W-x/u | R/W-x/u           | R/W-x/u | R/W-x/u      | R/W-x/u         | R/W-x/u        | R/W-x/u      |
|------------------|---------|-------------------|---------|--------------|-----------------|----------------|--------------|
|                  |         |                   | PR<     | 15:8>        |                 |                |              |
| bit 7            |         |                   |         |              |                 |                | bit 0        |
|                  |         |                   |         |              |                 |                |              |
| Legend:          |         |                   |         |              |                 |                |              |
| R = Readable     | bit     | W = Writable      | bit     | U = Unimplei | mented bit, rea | d as '0'       |              |
| u = Bit is uncha | anged   | x = Bit is unkn   | nown    | -n/n = Value | at POR and BC   | R/Value at all | other Resets |
| '1' = Bit is set |         | '0' = Bit is clea | ared    |              |                 |                |              |

bit 7-0 **PR<15:8>**: PWM Period High bits Upper eight bits of PWM period count

#### REGISTER 23-12: PWMxPRL: PWMx PERIOD COUNT LOW REGISTER

| R/W-x/u   | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u | R/W-x/u |  |  |
|-----------|---------|---------|---------|---------|---------|---------|---------|--|--|
|           | PR<7:0> |         |         |         |         |         |         |  |  |
| bit 7 bit |         |         |         |         |         |         |         |  |  |

| Legend:              |                      |                                                       |
|----------------------|----------------------|-------------------------------------------------------|
| R = Readable bit     | W = Writable bit     | U = Unimplemented bit, read as '0'                    |
| u = Bit is unchanged | x = Bit is unknown   | -n/n = Value at POR and BOR/Value at all other Resets |
| '1' = Bit is set     | '0' = Bit is cleared |                                                       |

bit 7-0 **PR<7:0>**: PWM Period Low bits Lower eight bits of PWM period count

# 27.0 ELECTRICAL SPECIFICATIONS

# 27.1 Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias             | 40°C to +125°C  |
|--------------------------------------------|-----------------|
| Storage temperature                        | 65°C to +150°C  |
| Voltage on pins with respect to Vss        |                 |
| on VDD pin                                 |                 |
| PIC16F1574/5/8/9                           | -0.3V to +6.5V  |
| PIC16LF1574/5/8/9                          | -0.3V to +4.0V  |
| on MCLR pin                                | -0.3V to +9.0V  |
| on all other pins0.3V                      | to (VDD + 0.3V) |
| Maximum current                            |                 |
| on Vss pin <sup>(1)</sup>                  |                 |
| -40°C $\leq$ Ta $\leq$ +85°C               | 250 mA          |
| $+85^{\circ}C \leq TA \leq +125^{\circ}C$  | 85 mA           |
| on VDD pin <sup>(1)</sup>                  |                 |
| -40°C $\leq$ Ta $\leq$ +85°C               | 250 mA          |
| $+85^{\circ}C \leq TA \leq +125^{\circ}C$  | 85 mA           |
| Sunk by any standard I/O pin               | 50 mA           |
| Sourced by any standard I/O pin            | 50 mA           |
| Clamp current, IK (VPIN < 0 or VPIN > VDD) | ±20 mA          |
| Total power dissipation <sup>(2)</sup>     | 800 mW          |

**Note 1:** Maximum current rating requires even load distribution across I/O pins. Maximum current rating may be limited by the device package power dissipation characterizations, see Table 27-6: "Thermal Characteristics" to calculate device specifications.

2: Power dissipation is calculated as follows: PDIS = VDD x {IDD  $-\Sigma$  IOH} +  $\Sigma$  {(VDD - VOH) x IOH} +  $\Sigma$ (VOI x IOL).

† NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure above maximum rating conditions for extended periods may affect device reliability.

# PIC16(L)F1574/5/8/9



(BOR), BORV = 1, PIC16LF1574/5/8/9 Only.



FIGURE 28-26: Ipd, Brown-Out Reset (BOR), BORV = 1, PIC16F1574/5/8/9 Only.



Reset (LPBOR = 0), PIC16LF1574/5/8/9 Only.



**FIGURE 28-28:** Ipd, Low-Power Brown-Out Reset (LPBOR = 0), PIC16F1574/5/8/9 Only.



FIGURE 28-29: Ipd, ADC Non Converting, PIC16LF1574/5/8/9 Only.



FIGURE 28-30: Ipd, ADC Non Converting, PIC16F1574/5/8/9 Only.

# PIC16(L)F1574/5/8/9



BORV = 0.



FIGURE 28-50: Low-Power Brown-Out Reset Voltage, LPBOR = 0.



Max.

Typical

Temperature (°C)

Min.

Reset Hysteresis, LPBOR = 0.





FIGURE 28-53: POR Rearm Voltage, PIC16F1574/5/8/9 Only.



-40

-20 0 20 40 60 80

1.54 1.52

1.50

1.48 **S**<sup>1.46</sup> 1.44 1.42

1.40

1.38

1.36

1.34

-60

5.0 5.5 6.0