

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                             |
|----------------------------|-------------------------------------------------------------|
| Product Status             | Obsolete                                                    |
| Core Processor             | 80C51                                                       |
| Core Size                  | 8-Bit                                                       |
| Speed                      | 40/20MHz                                                    |
| Connectivity               | UART/USART                                                  |
| Peripherals                | POR, PWM, WDT                                               |
| Number of I/O              | 32                                                          |
| Program Memory Size        | 16KB (16K x 8)                                              |
| Program Memory Type        | OTP                                                         |
| EEPROM Size                | -                                                           |
| RAM Size                   | 512 x 8                                                     |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                 |
| Data Converters            | -                                                           |
| Oscillator Type            | Internal                                                    |
| Operating Temperature      | -40°C ~ 85°C (TA)                                           |
| Mounting Type              | Surface Mount                                               |
| Package / Case             | 44-LCC (J-Lead)                                             |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/atmel/at87c51rb2-slsum |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



|                 |       | Pin Nur      | nber         |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-----------------|-------|--------------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Mnemonic        | DIL   | LCC          | VQFP 1.4     | Туре | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| V <sub>SS</sub> | 20    | 22           | 16           | I    | Ground: 0V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Vss1            |       | 1            | 39           | I    | Optional Ground: Contact the Sales Office for ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| V <sub>cc</sub> | 40    | 44           | 38           | I    | <b>Power Supply:</b> This is the power supply voltage for normal, idle and power-down operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| P0.0-P0.7       | 39-32 | 43-36        | 37-30        | I/O  | <ul> <li>Port 0: Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written float and can be used as high impedance inputs. Port 0 pins must be polar Vcc or Vss in order to prevent any parasitic current consumption. Port 0 is also multiplexed low-order address and data bus during access to external program data memory. In this application, it uses strong internal pull-up when emitting 1s. also inputs the code bytes during EPROM programming. External pull-ups are reduring program verification during which P0 outputs the code bytes.</li> </ul>                                                                                                                                                                                                 |  |  |  |  |  |
| P1.0-P1.7       | 1-8   | 2-9          | 40-44<br>1-3 | I/O  | <b>Port 1</b> : Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current because of the internal pull-ups. Port 1 also receives the low-order address byte during memory programming and verification.<br>Alternate functions for Port 1 include:                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                 | 1     | 2            | 40           | I/O  | T2 (P1.0): Timer/Counter 2 external count input/Clockout                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                 | 2     | 3            | 41           | I    | T2EX (P1.1): Timer/Counter 2 Reload/Capture/Direction Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                 | 3     | 4            | 42           | I    | ECI (P1.2): External Clock for the PCA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                 | 4     | 5            | 43           | I/O  | CEX0 (P1.3): Capture/Compare External I/O for PCA module 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                 | 5     | 6            | 44           | I/O  | CEX1 (P1.4): Capture/Compare External I/O for PCA module 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                 | 6     | 7            | 45           | I/O  | CEX0 (P1.5): Capture/Compare External I/O for PCA module 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                 | 7     | 8            | 46           | I/O  | CEX0 (P1.6): Capture/Compare External I/O for PCA module 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                 | 8     | 9            | 47           | I/O  | CEX0 (P1.7): Capture/Compare External I/O for PCA module 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| P2.0-P2.7       | 21-28 | 24-31        | 18-25        | I/O  | <b>Port 2</b> : Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current because of the internal pull-ups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR).In this application, it uses strong internal pull-ups emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), port 2 emits the contents of the P2 SFR. Some Port 2 pins (P2.0 to P2.5) receive the high order address bits during EPROM programming and verification: |  |  |  |  |  |
| P3.0-P3.7       | 10-17 | 11,<br>13-19 | 5,<br>7-13   | I/O  | <b>Port 3:</b> Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current because of the internal pull-ups. Some Port 3 pins (P3.4 to P3.5) receive the high order address bits during EPROM programming and verification. Port 3 also serves the special features of the 80C51 family, as listed below.                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                 | 10    | 11           | 5            | 1    | RXD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|                 | 10    |              | 5            |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |

| P0.0 | 15 | 6  |
|------|----|----|
| P0.1 | 14 | 5  |
| P0.2 | 12 | 3  |
| P0.3 | 11 | 2  |
| P0.4 | 9  | 64 |
| P0.5 | 6  | 61 |
| P0.6 | 5  | 60 |
| P0.7 | 3  | 59 |
| P1.0 | 19 | 10 |
| P1.1 | 21 | 12 |
| P1.2 | 22 | 13 |
| P1.3 | 23 | 14 |
| P1.4 | 25 | 16 |
| P1.5 | 27 | 18 |
| P1.6 | 28 | 19 |
| P1.7 | 29 | 20 |
| P2.0 | 54 | 43 |
| P2.1 | 55 | 44 |
| P2.2 | 56 | 45 |
| P2.3 | 58 | 47 |
| P2.4 | 59 | 48 |
| P2.5 | 61 | 50 |
| P2.6 | 64 | 53 |
| P2.7 | 65 | 54 |
| P3.0 | 34 | 25 |
| P3.1 | 39 | 28 |
|      |    |    |

AIMEL

| Pin      | PLCC68 | SQUARE VQFP64 1.4 |
|----------|--------|-------------------|
| P3.2     | 40     | 29                |
| P3.3     | 41     | 30                |
| P3.4     | 42     | 31                |
| P3.5     | 43     | 32                |
| P3.6     | 45     | 34                |
| P3.7     | 47     | 36                |
| RESET    | 30     | 21                |
| ALE/PROG | 68     | 56                |

# 10 AT/TS8xC51Rx2



# 6. Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.

#### ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added 00A2 AUXR1 EQU 0A2H ; 0000 909000MOV DPTR, #SOURCE ; address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR, #DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers 000A EO MOVX A, @DPTR ; get a byte from SOURCE 000B A3 INC DPTR ; increment SOURCE address 000C 05A2 INC AUXR1 ; switch data pointers 000E FO MOVX @DPTR, A ; write the byte to DEST 000F A3 INC DPTR ; increment DEST address 0010 70F6JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.



address bits (DPL) with data. MOVX @ Ri and MOVX @DPTR will generate either read or write signals on P3.6 (WR) and P3.7 (RD).

The stack pointer (SP) may be located anywhere in the 256 bytes RAM (lower and upper RAM) internal data memory. The stack may not be located in the XRAM.

#### Figure 6-1. Internal and External Data Memory Address



### Table 6-1. Auxiliary Register AUXR

| -      | AUXR<br>Address 08EH          |          | -                                                                                             | -          | -                  | -        | -         | -     | EXTRAM | AO |  |  |
|--------|-------------------------------|----------|-----------------------------------------------------------------------------------------------|------------|--------------------|----------|-----------|-------|--------|----|--|--|
|        | Reset value                   | e        | Х                                                                                             | Х          | Х                  | х        | Х         | х     | 0      | 0  |  |  |
| Symbol | Function                      | unction  |                                                                                               |            |                    |          |           |       |        |    |  |  |
| -      | Not implemente                | d, reser | ved fo                                                                                        | r future u | se. <sup>(1)</sup> |          |           |       |        |    |  |  |
| AO     | Disable/Enable                | ALE      |                                                                                               |            |                    |          |           |       |        |    |  |  |
|        | AO                            | Operat   | Operating Mode                                                                                |            |                    |          |           |       |        |    |  |  |
|        | 0                             |          | ALE is emitted at a constant rate of 1/6 the oscillator frequency (or 1/3 if X2 mode is used) |            |                    |          |           |       |        |    |  |  |
|        | 1                             | ALE is   | active                                                                                        | only duri  | ng a MO'           | VX or MO | VC instru | ction |        |    |  |  |
| EXTRAM | Internal/Externa              | I RAM (  | 00H-F                                                                                         | FH) acce   | ss using           | MOVX @   | Ri/ @ DF  | PTR   |        |    |  |  |
|        | EXTRAM                        | Operat   | ting Mo                                                                                       | ode        |                    |          |           |       |        |    |  |  |
|        | 0                             | Interna  | al XRA                                                                                        | M access   | using M            | OVX @ R  | i/ @ DPT  | R     |        |    |  |  |
|        | 1 External data memory access |          |                                                                                               |            |                    |          |           |       |        |    |  |  |

1. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                          |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | TF2             | <b>Timer 2 overflow Flag</b><br>Must be cleared by software.<br>Set by hardware on timer 2 overflow, if RCLK = 0 and TCLK = 0.                                                                                                                                                                                                       |
| 6             | EXF2            | Timer 2 External Flag<br>Set when a capture or a reload is caused by a negative transition on T2EX pin if<br>EXEN2=1.<br>When set, causes the CPU to vector to timer 2 interrupt routine when timer 2 interrupt is<br>enabled.<br>Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode<br>(DCEN = 1) |
| 5             | RCLK            | <b>Receive Clock bit</b><br>Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                                                                                           |
| 4             | TCLK            | <b>Transmit Clock bit</b><br>Clear to use timer 1 overflow as transmit clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3.                                                                                                                                        |
| 3             | EXEN2           | <b>Timer 2 External Enable bit</b><br>Clear to ignore events on T2EX pin for timer 2 operation.<br>Set to cause a capture or reload when a negative transition on T2EX pin is detected, if<br>timer 2 is not used to clock the serial port.                                                                                          |
| 2             | TR2             | Timer 2 Run control bit<br>Clear to turn off timer 2.<br>Set to turn on timer 2.                                                                                                                                                                                                                                                     |
| 1             | C/T2#           | <b>Timer/Counter 2 select bit</b><br>Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ).<br>Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock<br>out mode.                                                                                                 |
| 0             | CP/RL2#         | <b>Timer 2 Capture/Reload bit</b><br>If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on timer 2<br>overflow.<br>Clear to auto-reload on timer 2 overflows or negative transitions on T2EX pin if EXEN2=1.<br>Set to capture on negative transitions on T2EX pin if EXEN2=1.                               |

Reset Value = 0000 0000b

Bit addressable

### Table 6-3.

T2MOD Register T2MOD - Timer 2 Mode Control Register (C9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
|---|---|---|---|---|---|------|------|
| - | - | - | - | - | - | T2OE | DCEN |



# 6.3 Programmable Counter Array PCA

The PCA provides more timing capabilities with less CPU intervention than the standard timer/counters. Its advantages include reduced software overhead and improved accuracy. The PCA consists of a dedicated timer/counter which serves as the time base for an array of five compare/capture modules. Its clock input can be programmed to count any one of the following signals:

- Oscillator frequency  $\div$  12 ( $\div$  6 in X2 mode)
- Oscillator frequency  $\div$  4 ( $\div$  2 in X2 mode)
- Timer 0 overflow
- External input on ECI (P1.2)

Each compare/capture modules can be programmed in any one of the following modes:

- rising and/or falling edge capture,
- · software timer,
- · high-speed output, or
- pulse width modulator.

Module 4 can also be programmed as a watchdog timer (See Section "PCA Watchdog Timer", page 33).

When the compare/capture modules are programmed in the capture mode, software timer, or high speed output mode, an interrupt can be generated when the module executes its function. All five modules plus the PCA timer overflow share one interrupt vector.

The PCA timer/counter and compare/capture modules share Port 1 for external I/O. These pins are listed below. If the port is not used for the PCA, it can still be used for standard I/O.

| PCA component   | External I/O Pin |
|-----------------|------------------|
| 16-bit Counter  | P1.2 / ECI       |
| 16-bit Module 0 | P1.3 / CEX0      |
| 16-bit Module 1 | P1.4 / CEX1      |
| 16-bit Module 2 | P1.5 / CEX2      |
| 16-bit Module 3 | P1.6 / CEX3      |
| 16-bit Module 4 | P1.7 / CEX4      |

**The PCA timer** is a common time base for all five modules (See Figure 6-4). The timer count source is determined from the CPS1 and CPS0 bits in the **CMOD SFR** (See Table 6-4) and can be programmed to run at:

- 1/12 the oscillator frequency. (Or 1/6 in X2 Mode)
- 1/4 the oscillator frequency. (Or 1/2 in X2 Mode)
- The Timer 0 overflow
- The input on the ECI pin (P1.2)

# AT/TS8xC51Rx2

### Figure 6-4. PCA Timer/Counter



Table 6-4. CMOD: PCA Counter Mode Register

| CMOD<br>Address 0D9H |                    | CIDL       | WDTE                                                                      | -           | -           | -          | CPS1                  | CPS0        | ECF         |           |  |  |
|----------------------|--------------------|------------|---------------------------------------------------------------------------|-------------|-------------|------------|-----------------------|-------------|-------------|-----------|--|--|
|                      | Re                 | eset value | 0                                                                         | 0           | Х           | Х          | х                     | 0           | 0           | 0         |  |  |
| Symbol               | Functio            | n          |                                                                           |             |             |            |                       |             |             |           |  |  |
| CIDL                 |                    |            | ol: CIDL = 0 p<br>s it to be gate                                         | 0           |             | ounter to  | continue f            | functioning | g during id | le Mode.  |  |  |
| WDTE                 | Watchdo<br>enables | •          | nable: WDTE                                                               | E = 0 disab | les Watch   | dog Timer  | function (            | on PCA M    | odule 4. W  | /DTE = 1  |  |  |
| -                    | Not impl           | emented,   | reserved for                                                              | future use  | . (1)       |            |                       |             |             |           |  |  |
| CPS1                 | PCA Co             | unt Pulse  | Select bit 1.                                                             |             |             |            |                       |             |             |           |  |  |
| CPS0                 | PCA Co             | unt Pulse  | Select bit 0.                                                             |             |             |            |                       |             |             |           |  |  |
|                      | CPS1               | CPS0       | S0 Selected PCA input. (2)                                                |             |             |            |                       |             |             |           |  |  |
|                      | 0                  | 0          | Internal clock f <sub>osc</sub> /12 ( Or f <sub>osc</sub> /6 in X2 Mode). |             |             |            |                       |             |             |           |  |  |
|                      | 0                  | 1          | Internal clock $f_{osc}/4$ ( Or $f_{osc}/2$ in X2 Mode).                  |             |             |            |                       |             |             |           |  |  |
|                      | 1                  | 0          | Timer 0 Ove                                                               | rflow       |             |            |                       |             |             |           |  |  |
|                      | 1                  | 1          | External cloc                                                             | k at ECI/P  | 91.2 pin (m | nax rate = | f <sub>osc</sub> / 8) |             |             |           |  |  |
| ECF                  |                    |            | ter Overflow that function                                                |             | ECF = 1 e   | nables CF  | bit in CC             | ON to ger   | nerate an i | nterrupt. |  |  |

1. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

2.  $f_{osc} = oscillator frequency$ 

**The CMOD SFR** includes three additional bits associated with the PCA (See Figure 6-4 and Table 6-4).





- The CIDL bit which allows the PCA to stop during idle mode.
- The WDTE bit which enables or disables the watchdog function on module 4.
- The ECF bit which when set causes an interrupt and the PCA overflow flag CF (in the CCON SFR) to be set when the PCA timer overflows.

**The CCON SFR** contains the run control bit for the PCA and the flags for the PCA timer (CF) and each module (Refer to Table 6-5).

- Bit CR (CCON.6) must be set by software to run the PCA. The PCA is shut off by clearing this bit.
- Bit CF: The CF bit (CCON.7) is set when the PCA counter overflows and an interrupt will be generated if the ECF bit in the CMOD register is set. The CF bit can only be cleared by software.
- Bits 0 through 4 are the flags for the modules (bit 0 for module 0, bit 1 for module 1, etc.) and are set by hardware when either a match or a capture occurs. These flags also can only be cleared by software.

| CCON<br>Address 0D8H |                                                                                                                                                                                                            | CF          | CR          | -          | CCF4       | CCF3       | CCF2        | CCF1        | CCF0     |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|------------|------------|------------|-------------|-------------|----------|
|                      | Reset value                                                                                                                                                                                                | 0           | 0           | Х          | 0          | 0          | 0           | 0           | 0        |
| Symbol               | Function                                                                                                                                                                                                   |             |             |            |            |            |             |             |          |
| CF                   | PCA Counter Overflow flag. Set by hardware when the counter rolls over. CF flags an interrupt if bit ECF in CMOD is set. CF may be set by either hardware or software but can only be cleared by software. |             |             |            |            |            |             |             |          |
| CR                   | PCA Counter Run cor<br>software to turn the P                                                                                                                                                              |             |             | ware to tu | rn the PCA | A counter  | on. Must b  | be cleared  | by       |
| -                    | Not implemented, rese                                                                                                                                                                                      | erved for   | future use  | . (1)      |            |            |             |             |          |
| CCF4                 | PCA Module 4 interru software.                                                                                                                                                                             | ot flag. Se | et by hardv | ware whei  | n a match  | or capture | e occurs. N | Must be cle | eared by |
| CCF3                 | PCA Module 3 interru software.                                                                                                                                                                             | ot flag. Se | et by hardv | ware whei  | n a match  | or capture | e occurs. N | Must be cle | eared by |
| CCF2                 | PCA Module 2 interrupt flag. Set by hardware when a match or capture occurs. Must be cleared by software.                                                                                                  |             |             |            |            |            |             |             |          |
| CCF1                 | PCA Module 1 interru<br>software.                                                                                                                                                                          | ot flag. Se | et by hardv | ware whe   | n a match  | or capture | e occurs. N | Must be cle | eared by |
| CCF0                 | PCA Module 0 interru software.                                                                                                                                                                             | ot flag. Se | et by hardv | ware whe   | n a match  | or capture | e occurs. N | Must be cle | eared by |

### Table 6-5. CCON: PCA Counter Control Register

1. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

The watchdog timer function is implemented in module 4 (See Figure 6-7).

The PCA interrupt system is shown in Figure 6-5.



| Bit Number | Bit<br>Mnemonic    | Description                                                                                                                                                                                                                                                                                                                                 |
|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | FE                 | Framing Error bit (SMOD0=1)<br>Clear to reset the error state, not cleared by a valid stop bit.<br>Set by hardware when an invalid stop bit is detected.<br>SMOD0 must be set to enable access to the FE bit                                                                                                                                |
|            | SM0                | Serial port Mode bit 0<br>Refer to SM1 for serial port mode selection.<br>SMOD0 must be cleared to enable access to the SM0 bit                                                                                                                                                                                                             |
| 6          | SM1                | Serial port Mode bit 1         SM0 SM1ModeDescriptionBaud Rate         0       0       0Shift RegisterF <sub>XTAL</sub> /12 (/6 in X2 mode)         0       1       18-bit UARTVariable         1       0       29-bit UARTF <sub>XTAL</sub> /64 or F <sub>XTAL</sub> /32 (/32, /16 in X2 mode)         1       1       39-bit UARTVariable |
| 5          | SM2                | Serial port Mode 2 bit / Multiprocessor Communication Enable bit<br>Clear to disable multiprocessor communication feature.<br>Set to enable multiprocessor communication feature in mode 2 and 3, and eventually<br>mode 1. This bit should be cleared in mode 0.                                                                           |
| 4          | REN                | <b>Reception Enable bit</b><br>Clear to disable serial reception.<br>Set to enable serial reception.                                                                                                                                                                                                                                        |
| 3          | TB8                | Transmitter Bit 8 / Ninth bit to transmit in modes 2 and 3<br>Clear to transmit a logic 0 in the 9th bit.<br>Set to transmit a logic 1 in the 9th bit.                                                                                                                                                                                      |
| 2          | RB8                | Receiver Bit 8 / Ninth bit received in modes 2 and 3<br>Cleared by hardware if 9th bit received is a logic 0.<br>Set by hardware if 9th bit received is a logic 1.<br>In mode 1, if SM2 = 0, RB8 is the received stop bit. In mode 0 RB8 is not used.                                                                                       |
| 1          | TI                 | <b>Transmit Interrupt flag</b><br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0 or at the beginning of the stop<br>bit in the other modes.                                                                                                                                                    |
| 0          | RI<br>e = 0000 000 | <b>Receive Interrupt flag</b><br>Clear to acknowledge interrupt.<br>Set by hardware at the end of the 8th bit time in mode 0, see Figure 6-11. and Figure 6-<br>12. in the other modes.                                                                                                                                                     |

Reset Value = 0000 0000b Bit addressable

Table 6-15.PCON RegisterPCON - Power Control Register (87h)

| 7     | 6     | 5 | 4   | 3   | 2   | 1  | 0   |
|-------|-------|---|-----|-----|-----|----|-----|
| SMOD1 | SMOD0 | - | POF | GF1 | GF0 | PD | IDL |

| Table 6-16. | Priority Level Bit Values |
|-------------|---------------------------|
|-------------|---------------------------|

| IPH.x | IP.x | Interrupt Level Priority |
|-------|------|--------------------------|
| 0     | 0    | 0 (Lowest)               |
| 0     | 1    | 1                        |
| 1     | 0    | 2                        |
| 1     | 1    | 3 (Highest)              |

A low-priority interrupt can be interrupted by a high priority interrupt, but not by another low-priority interrupt. A high-priority interrupt can't be interrupted by any other interrupt source.

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority level is serviced. If interrupt requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. Thus within each priority level there is a second priority structure determined by the polling sequence.

### Table 6-17. IE Register

IE - Interrupt Enable Register (A8h)

| 7          | 6        |      | 5                                                                                                                                  | 4                                                                                                                                                                                                                           | 3                                                       | 2   | 1   | 0   |  |  |
|------------|----------|------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|-----|--|--|
| EA         | EC       | E    | ET2                                                                                                                                | ES                                                                                                                                                                                                                          | ET1                                                     | EX1 | ET0 | EX0 |  |  |
| Bit Number | Bit Mnem | onic | Descrip                                                                                                                            | otion                                                                                                                                                                                                                       |                                                         |     |     |     |  |  |
| 7          | EA       |      | Clear to<br>Set to e<br>If EA=1,                                                                                                   | Enable All interrupt bit<br>Clear to disable all interrupts.<br>Set to enable all interrupts.<br>If EA=1, each interrupt source is individually enabled or disabled by setting of<br>clearing its own interrupt enable bit. |                                                         |     |     |     |  |  |
| 6          | EC       |      |                                                                                                                                    | errupt enable<br>disable . Set to                                                                                                                                                                                           |                                                         |     |     |     |  |  |
| 5          | ET2      |      | Clear to                                                                                                                           |                                                                                                                                                                                                                             | upt Enable bit<br>2 overflow interr<br>verflow interrup |     |     |     |  |  |
| 4          | ES       |      | Clear to                                                                                                                           | ort Enable bit<br>disable serial  <br>nable serial po                                                                                                                                                                       |                                                         |     |     |     |  |  |
| 3          | ET1      |      | Clear to                                                                                                                           |                                                                                                                                                                                                                             | upt Enable bit<br>overflow interr<br>verflow interrup   |     |     |     |  |  |
| 2          | EX1      |      | Clear to                                                                                                                           | External interrupt 1 Enable bit<br>Clear to disable external interrupt 1.<br>Set to enable external interrupt 1.                                                                                                            |                                                         |     |     |     |  |  |
| 1          | ET0      |      | Timer 0 overflow interrupt Enable bit<br>Clear to disable timer 0 overflow interrupt.<br>Set to enable timer 0 overflow interrupt. |                                                                                                                                                                                                                             |                                                         |     |     |     |  |  |
| 0          | EX0      |      | Clear to                                                                                                                           | l interrupt 0 En<br>disable extern<br>nable external                                                                                                                                                                        | al interrupt 0.                                         |     |     |     |  |  |

Reset Value = 0000 0000b

Bit addressable





# Table 6-18.IP RegisterIP - Interrupt Priority Register (B8h)

| 7          | 6         | 5                        | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3                               | 2              | 1             | 0   |  |  |  |
|------------|-----------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|---------------|-----|--|--|--|
| -          | PPC       | PT2                      | PS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PT1                             | PX1            | PT0           | PX0 |  |  |  |
| Bit Number | Bit Mnemo | nic Descri               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                 |                |               |     |  |  |  |
| 7          | -         | <b>Reserv</b><br>The val |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nis bit is indetern             | minate. Do not | set this bit. |     |  |  |  |
| 6          | PPC       |                          | terrupt priority<br>PPCH for price                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                 |                |               |     |  |  |  |
| 5          | PT2       |                          | 2 overflow inte<br>o PT2H for prior                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | rrupt Priority b<br>rity level. | bit            |               |     |  |  |  |
| 4          | PS        |                          | o <b>ort Priority bi</b><br>PSH for priori                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                 |                |               |     |  |  |  |
| 3          | PT1       |                          | Deverflow internation of the prior of the pr | rrupt Priority b<br>rity level. | bit            |               |     |  |  |  |
| 2          | PX1       |                          | al interrupt 1 F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | •                               |                |               |     |  |  |  |
| 1          | PT0       |                          | Timer 0 overflow interrupt Priority bit<br>Refer to PT0H for priority level.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                 |                |               |     |  |  |  |
| 0          | PX0       |                          | al interrupt 0 F<br>o PX0H for prio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                               |                |               |     |  |  |  |

Reset Value = X000 0000b

Bit addressable

# AT/TS8xC51Rx2

Figure 6-14. Power-Down Exit Waveform



Exit from power-down by reset redefines all the SFRs, exit from power-down by external interrupt does no affect the SFRs.

Exit from power-down by either reset or external interrupt does not affect the internal RAM content.

Note: If idle mode is activated with power-down mode (IDL and PD bits set), the exit sequence is unchanged, when execution is vectored to interrupt, PD and IDL bits are cleared and idle mode is not entered.

**Table 6-20.** The state of ports during idle and power-down mode

| Mode       | Program<br>Memory | ALE | PSEN | PORT0      | PORT1     | PORT2     | PORT3     |
|------------|-------------------|-----|------|------------|-----------|-----------|-----------|
| Idle       | Internal          | 1   | 1    | Port Data* | Port Data | Port Data | Port Data |
| Idle       | External          | 1   | 1    | Floating   | Port Data | Address   | Port Data |
| Power-down | Internal          | 0   | 0    | Port Data* | Port Data | Port Data | Port Data |
| Power-down | External          | 0   | 0    | Floating   | Port Data | Port Data | Port Data |

\* Port 0 can force a "zero" level. A "one" will leave port floating.





### 6.8 Hardware Watchdog Timer

The WDT is intended as a recovery method in situations where the CPU may be subjected to software upset. The WDT consists of a 14-bit counter and the WatchDog Timer ReSeT (WDTRST) SFR. The WDT is by default disabled from exiting reset. To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, it will increment every machine cycle while the oscillator is running and there is no way to disable the WDT except through reset (either hardware reset or WDT overflow reset). When WDT overflows, it will drive an output RESET HIGH pulse at the RST-pin.

### 6.8.1 Using the WDT

To enable the WDT, user must write 01EH and 0E1H in sequence to the WDTRST, SFR location 0A6H. When WDT is enabled, the user needs to service it by writing to 01EH and 0E1H to WDTRST to avoid WDT overflow. The 14-bit counter overflows when it reaches 16383 (3FFFH) and this will reset the device. When WDT is enabled, it will increment every machine cycle while the oscillator is running. This means the user must reset the WDT at least every 16383 machine cycle. To reset the WDT the user must write 01EH and 0E1H to WDTRST. WDTRST is a write only register. The WDT counter cannot be read or written. When WDT overflows, it will generate an output RESET pulse at the RST-pin. The RESET pulse duration is 96 x  $T_{\rm OSC}$ , where  $T_{\rm OSC}$  =  $1/F_{\rm OSC}$ . To make the best use of the WDT, it should be serviced in those sections of code that will periodically be executed within the time required to prevent a WDT reset.

To have a more powerful WDT, a  $2^7$  counter has been added to extend the Time-out capability, ranking from 16ms to 2s @  $F_{OSC}$  = 12MHz. To manage this feature, refer to WDTPRG register description, Table 6-22 (SFR0A7h).

# Table 6-21.WDTRST RegisterWDTRST Address (0A6h)

|             | 7 | 6 | 5 | 4 | 3 | 2 | 1 |
|-------------|---|---|---|---|---|---|---|
| Reset value | Х | Х | Х | Х | Х | Х | Х |

Write only, this SFR is used to reset/enable the WDT by writing 01EH then 0E1H in sequence.

#### Table 6-22. WDTPRG Register WDTPRG Address (0A7h) 7 6 5 4 3 2 1 Τ4 тз T2 **T1** T0 S2 S1

0

**S**0

# 7. Power-Off Flag

The power-off flag allows the user to distinguish between a "cold start" reset and a "warm start" reset.

A cold start reset is the one induced by  $V_{CC}$  switch-on. A warm start reset occurs while  $V_{CC}$  is still applied to the device and could be generated for example by an exit from power-down.

The power-off flag (POF) is located in PCON register (See Table 7-1). POF is set by hardware when  $V_{CC}$  rises from 0 to its nominal voltage. The POF can be set or cleared by software allowing the user to determine the type of reset.

The POF value is only relevant with a Vcc range from 4.5V to 5.5V. For lower Vcc value, reading POF bit will return indeterminate value.

| 7             | 6               | 5                            | 5 4 3 2 1                                                                                                        |                                             |                   |                |           |  |  |  |  |  |
|---------------|-----------------|------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------------|----------------|-----------|--|--|--|--|--|
| SMOD1         | SMOD0           | -                            | POF                                                                                                              | GF1                                         | GF0               | PD             | IDL       |  |  |  |  |  |
| Bit<br>Number | Bit<br>Mnemonic | Descriptio                   | Description                                                                                                      |                                             |                   |                |           |  |  |  |  |  |
| 7             | SMOD1           |                              | Serial port Mode bit 1<br>Set to select double baud rate in mode 1, 2 or 3.                                      |                                             |                   |                |           |  |  |  |  |  |
| 6             | SMOD0           | Clear to se                  | Serial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register. |                                             |                   |                |           |  |  |  |  |  |
| 5             | -               | <b>Reserved</b><br>The value | read from this                                                                                                   | bit is indetermin                           | ate. Do not set   | this bit.      |           |  |  |  |  |  |
| 4             | POF             |                              | cognize next re                                                                                                  | eset type.<br><sub>CC</sub> rises from 0 to | o its nominal vol | tage. Can also | be set by |  |  |  |  |  |
| 3             | GF1             | Cleared by                   |                                                                                                                  | ral purpose usa<br>urpose usage.            | ge.               |                |           |  |  |  |  |  |
| 2             | GF0             | Cleared by                   |                                                                                                                  | ral purpose usa<br>urpose usage.            | ge.               |                |           |  |  |  |  |  |
| 1             | PD              | Cleared by                   | Power-Down mode bit<br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                   |                                             |                   |                |           |  |  |  |  |  |
| 0             | IDL             | Clear by ha                  | Idle mode bit<br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode.                    |                                             |                   |                |           |  |  |  |  |  |

Table 7-1.PCON RegisterPCON - Power Control Register (87h)

Reset Value = 00X1 0000b

Not bit addressable





The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.

Figure 9-2. Programming and Verification Signal's Waveform



### 9.4 EPROM Erasure (Windowed Packages Only)

Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

#### 9.4.1 Erasure Characteristics

The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> rating for 30 minutes, at a distance of about 25 mm, should be sufficient. An exposure of 1 hour is recommended with most of standard erasers.

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Å. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window.

# 10. Signature Bytes

The TS83/87C51RB2/RC2/RD2 has four signature bytes in location 30h, 31h, 60h and 61h. To read these bytes follow the procedure for EPROM verify but activate the control lines provided in Table 31. for Read Signature Bytes. Table 10-1. shows the content of the signature byte for the TS87C51RB2/RC2/RD2.

| Location | Contents | Comment                  |  |  |
|----------|----------|--------------------------|--|--|
| 30h      | 58h      | Manufacturer Code: Atmel |  |  |
| 31h      | 57h      | Family Code: C51 X2      |  |  |
| 60h      | 7Ch      | Product name: TS83C51RD2 |  |  |

 Table 10-1.
 Signature Bytes Content



# **11. Electrical Characteristics**

# 11.1 Absolute Maximum Ratings

|                                                                        | *NOTICE: | Stresses at or above those listed under " Abso-    |
|------------------------------------------------------------------------|----------|----------------------------------------------------|
|                                                                        |          | lute Maximum Ratings" may cause permanent          |
| Ambiant Temperature Under Bias:                                        |          | damage to the device. This is a stress rating only |
| C = commercial0°C to 70°C                                              |          | and functional operation of the device at these or |
| I = industrial40°C to 85°C                                             |          | any other conditions above those indicated in the  |
| Storage Temperature                                                    |          | operational sections of this specification is not  |
| Voltage on V <sub>CC</sub> to V <sub>SS</sub> 0.5 V to + 7 V           |          | implied. Exposure to absolute maximum rating       |
| Voltage on Any Pin to V <sub>SS</sub> 0.5 V to V <sub>CC</sub> + 0.5 V |          | conditions may affect device reliability.          |
| Power Dissipation 1 W                                                  |          | Power dissipation is based on the maximum          |
|                                                                        |          | allowable die temperature and the thermal resis-   |
|                                                                        |          | tance of the package.                              |

### 11.2 Power Consumption Measurement

Since the introduction of the first C51 devices, every manufacturer made operating lcc measurements under reset, which made sense for the designs were the CPU was running under reset. In Atmel new devices, the CPU is no more active during reset, so the power consumption is very low but is not really representative of what will happen in the customer system. That's why, while keeping measurements under Reset, Atmel presents a new way to measure the operating lcc:

Using an internal test ROM, the following code is executed:

Label:

Ports 1, 2, 3 are disconnected, Port 0 is tied to FFh, EA = Vcc, RST = Vss, XTAL2 is not connected and XTAL1 is driven by the clock.

SJMP Label (80 FE)

This is much more representative of the real operating lcc.

### 11.3 DC Parameters for Standard Voltage

TA = 0°C to +70°C;  $V_{SS} = 0$  V;  $V_{CC} = 5$  V ± 10%; F = 0 to 40 MHz. TA = -40°C to +85°C;  $V_{SS} = 0$  V;  $V_{CC} = 5$  V ± 10%; F = 0 to 40 MHz.

Table 11-1. DC Parameters in Standard Voltage

| Symbol           | Parameter                                              | Min                       | Тур | Max                       | Unit        | Test Conditions                                                                                                      |
|------------------|--------------------------------------------------------|---------------------------|-----|---------------------------|-------------|----------------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub>  | Input Low Voltage                                      | -0.5                      |     | 0.2 V <sub>CC</sub> - 0.1 | V           |                                                                                                                      |
| V <sub>IH</sub>  | Input High Voltage except XTAL1, RST                   | 0.2 V <sub>CC</sub> + 0.9 |     | V <sub>CC</sub> + 0.5     | V           |                                                                                                                      |
| V <sub>IH1</sub> | Input High Voltage, XTAL1, RST                         | 0.7 V <sub>CC</sub>       |     | V <sub>CC</sub> + 0.5     | V           |                                                                                                                      |
| V <sub>OL</sub>  | Output Low Voltage, ports 1, 2, 3, 4, 5 <sup>(6)</sup> |                           |     | 0.3<br>0.45<br>1.0        | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$ |
| V <sub>OL1</sub> | Output Low Voltage, port 0 <sup>(6)</sup>              |                           |     | 0.3<br>0.45<br>1.0        | V<br>V<br>V | $I_{OL} = 200 \ \mu A^{(4)}$ $I_{OL} = 3.2 \ m A^{(4)}$ $I_{OL} = 7.0 \ m A^{(4)}$                                   |
| V <sub>OL2</sub> | Output Low Voltage, ALE, PSEN                          |                           |     | 0.3<br>0.45<br>1.0        | V<br>V<br>V | $\begin{split} I_{OL} &= 100 \; \mu A^{(4)} \\ I_{OL} &= 1.6 \; m A^{(4)} \\ I_{OL} &= 3.5 \; m A^{(4)} \end{split}$ |



# External Program Memory Characteristics Table 11-5. Symbol Description 11.5.2

| Symbol            | Parameter                         |
|-------------------|-----------------------------------|
| Т                 | Oscillator clock period           |
| T <sub>LHLL</sub> | ALE pulse width                   |
| T <sub>AVLL</sub> | Address Valid to ALE              |
| T <sub>LLAX</sub> | Address Hold After ALE            |
| T <sub>LLIV</sub> | ALE to Valid Instruction In       |
| T <sub>LLPL</sub> | ALE to PSEN                       |
| T <sub>PLPH</sub> | PSEN Pulse Width                  |
| T <sub>PLIV</sub> | PSEN to Valid Instruction In      |
| T <sub>PXIX</sub> | Input Instruction Hold After PSEN |
| T <sub>PXIZ</sub> | Input Instruction FloatAfter PSEN |
| T <sub>PXAV</sub> | PSEN to Address Valid             |
| T <sub>AVIV</sub> | Address to Valid Instruction In   |
| T <sub>PLAZ</sub> | PSEN Low to Address Float         |

 Table 11-6.
 AC Parameters for Fix Clock

| Speed             | -M<br>40 MHz |     |     |     | X2 n<br>30 l | V<br>node<br>MHz<br>z equiv. | stan<br>mo | V<br>dard<br>ode<br>MHz | X2 n<br>20 l | L<br>node<br>MHz<br>z equiv. | stan<br>mo | L<br>dard<br>ode<br>MHz | Units |
|-------------------|--------------|-----|-----|-----|--------------|------------------------------|------------|-------------------------|--------------|------------------------------|------------|-------------------------|-------|
| Symbol            | Min          | Max | Min | Max | Min          | Max                          | Min        | Max                     | Min          | Max                          |            |                         |       |
| Т                 | 25           |     | 33  |     | 25           |                              | 50         |                         | 33           |                              | ns         |                         |       |
| T <sub>LHLL</sub> | 40           |     | 25  |     | 42           |                              | 35         |                         | 52           |                              | ns         |                         |       |
| T <sub>AVLL</sub> | 10           |     | 4   |     | 12           |                              | 5          |                         | 13           |                              | ns         |                         |       |
| T <sub>LLAX</sub> | 10           |     | 4   |     | 12           |                              | 5          |                         | 13           |                              | ns         |                         |       |
| T <sub>LLIV</sub> |              | 70  |     | 45  |              | 78                           |            | 65                      |              | 98                           | ns         |                         |       |
| T <sub>LLPL</sub> | 15           |     | 9   |     | 17           |                              | 10         |                         | 18           |                              | ns         |                         |       |
| T <sub>PLPH</sub> | 55           |     | 35  |     | 60           |                              | 50         |                         | 75           |                              | ns         |                         |       |
| T <sub>PLIV</sub> |              | 35  |     | 25  |              | 50                           |            | 30                      |              | 55                           | ns         |                         |       |
| T <sub>PXIX</sub> | 0            |     | 0   |     | 0            |                              | 0          |                         | 0            |                              | ns         |                         |       |
| T <sub>PXIZ</sub> |              | 18  |     | 12  |              | 20                           |            | 10                      |              | 18                           | ns         |                         |       |
| T <sub>AVIV</sub> |              | 85  |     | 53  |              | 95                           |            | 80                      |              | 122                          | ns         |                         |       |
| T <sub>PLAZ</sub> |              | 10  |     | 10  |              | 10                           |            | 10                      |              | 10                           | ns         |                         |       |



## 11.5.9 EPROM Programming and Verification Characteristics

TA = 21°C to 27°C; V<sub>SS</sub> = 0V; V<sub>CC</sub> = 5V  $\pm$  10% while programming. V<sub>CC</sub> = operating range while

| Symbol              | Parameter                         | Min                  | Max                  | Units |
|---------------------|-----------------------------------|----------------------|----------------------|-------|
| V <sub>PP</sub>     | Programming Supply Voltage        | 12.5                 | 13                   | V     |
| I <sub>PP</sub>     | Programming Supply Current        |                      | 75                   | mA    |
| 1/T <sub>CLCL</sub> | Oscillator Frquency               | 4                    | 6                    | MHz   |
| T <sub>AVGL</sub>   | Address Setup to PROG Low         | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHAX</sub>   | Adress Hold after PROG            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>DVGL</sub>   | Data Setup to PROG Low            | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>GHDX</sub>   | Data Hold after PROG              | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>EHSH</sub>   | (Enable) High to V <sub>PP</sub>  | 48 T <sub>CLCL</sub> |                      |       |
| T <sub>SHGL</sub>   | V <sub>PP</sub> Setup to PROG Low | 10                   |                      | μs    |
| T <sub>GHSL</sub>   | V <sub>PP</sub> Hold after PROG   | 10                   |                      | μs    |
| T <sub>GLGH</sub>   | PROG Width                        | 90                   | 110                  | μs    |
| T <sub>AVQV</sub>   | Address to Valid Data             |                      | 48 T <sub>CLCL</sub> |       |
| T <sub>ELQV</sub>   | ENABLE Low to Data Valid          |                      | 48 T <sub>CLCL</sub> |       |
| T <sub>EHQZ</sub>   | Data Float after ENABLE           | 0                    | 48 T <sub>CLCL</sub> |       |

verifying

### 11.5.10 EPROM Programming and Verification Waveforms



Figure 11-10. EPROM Programming and Verification Waveforms

\* 8KB: up to P2.4, 16KB: up to P2.5, 32KB: up to P3.4, 64KB: up to P3.5



| Part Number      | Memory size   | Supply Voltage | Temperature Range  | Max Frequency      | Package | Packing |
|------------------|---------------|----------------|--------------------|--------------------|---------|---------|
| TS87C51RC2-MCA   |               |                |                    |                    |         |         |
| TS87C51RC2-MCB   | _             |                |                    |                    |         |         |
| TS87C51RC2-MCE   |               |                |                    |                    |         |         |
| TS87C51RC2-MIA   | _             |                |                    |                    |         |         |
| TS87C51RC2-MIB   | _             |                |                    |                    |         |         |
| TS87C51RC2-MIE   |               |                |                    |                    |         |         |
| TS87C51RC2-LCA   |               |                |                    |                    |         |         |
| TS87C51RC2-LCB   |               |                |                    |                    |         |         |
| TS87C51RC2-LCE   |               |                |                    | <b>T</b> E         |         |         |
| TS87C51RC2-LIA   |               |                | OBSOLE             | IE                 |         |         |
| TS87C51RC2-LIB   |               |                |                    |                    |         |         |
| TS87C51RC2-LIE   |               |                |                    |                    |         |         |
| TS87C51RC2-VCA   |               |                |                    |                    |         |         |
| TS87C51RC2-VCB   |               |                |                    |                    |         |         |
| TS87C51RC2-VCE   |               |                |                    |                    |         |         |
| TS87C51RC2-VIA   |               |                |                    |                    |         |         |
| TS87C51RC2-VIB   |               |                |                    |                    |         |         |
| TS87C51RC2-VIE   |               |                |                    |                    |         |         |
|                  |               |                |                    |                    |         |         |
| AT87C51RC2-3CSUM | OTP 32k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | PDIL40  | Stick   |
| AT87C51RC2-SLSUM | OTP 32k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | PLCC44  | Stick   |
| AT87C51RC2-RLTUM | OTP 32k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | VQFP44  | Tray    |
| AT87C51RC2-3CSUL | OTP 32k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | PDIL40  | Stick   |
| AT87C51RC2-SLSUL | OTP 32k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | PLCC44  | Stick   |
| AT87C51RC2-RLTUL | OTP 32k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | VQFP44  | Tray    |

# AT/TS8xC51Rx2

| Part Number      | Memory size   | Supply Voltage | Temperature Range  | Max Frequency      | Package | Packing |  |
|------------------|---------------|----------------|--------------------|--------------------|---------|---------|--|
| TS87C51RD2-MCA   |               |                | 1                  |                    | •       |         |  |
| TS87C51RD2-MCB   |               |                |                    |                    |         |         |  |
| TS87C51RD2-MCE   |               |                |                    |                    |         |         |  |
| TS87C51RD2-MIA   |               |                |                    |                    |         |         |  |
| TS87C51RD2-MIB   |               |                |                    |                    |         |         |  |
| TS87C51RD2-MIE   |               |                |                    |                    |         |         |  |
| TS87C51RD2-LCA   |               |                |                    |                    |         |         |  |
| TS87C51RD2-LCB   |               |                |                    |                    |         |         |  |
| TS87C51RD2-LCE   |               |                |                    |                    |         |         |  |
| TS87C51RD2-LIA   |               | OBSOLETE       |                    |                    |         |         |  |
| TS87C51RD2-LIB   |               |                |                    |                    |         |         |  |
| TS87C51RD2-LIE   |               |                |                    |                    |         |         |  |
| TS87C51RD2-VCA   |               |                |                    |                    |         |         |  |
| TS87C51RD2-VCB   |               |                |                    |                    |         |         |  |
| TS87C51RD2-VCE   |               |                |                    |                    |         |         |  |
| TS87C51RD2-VCL   |               |                |                    |                    |         |         |  |
| TS87C51RD2-VIA   |               |                |                    |                    |         |         |  |
| TS87C51RD2-VIB   |               |                |                    |                    |         |         |  |
| TS87C51RD2-VIE   |               |                |                    |                    |         |         |  |
|                  |               |                |                    |                    |         |         |  |
| AT87C51RD2-3CSUM | OTP 64k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | PDIL40  | Stick   |  |
| AT87C51RD2-SLSUM | OTP 64k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | PLCC44  | Stick   |  |
| AT87C51RD2-RLTUM | OTP 64k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | VQFP44  | Tray    |  |
| AT87C51RD2-3CSUL | OTP 64k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | PDIL40  | Stick   |  |
| AT87C51RD2-SLSUL | OTP 64k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | PLCC44  | Stick   |  |
| AT87C51RD2-RLTUL | OTP 64k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | VQFP44  | Tray    |  |

