



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | 80C51                                                                    |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 40/30MHz                                                                 |
| Connectivity               | UART/USART                                                               |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 32                                                                       |
| Program Memory Size        | ·                                                                        |
| Program Memory Type        | ROMIess                                                                  |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 256 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V                                                              |
| Data Converters            | -                                                                        |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | 0°C ~ 70°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 44-LCC (J-Lead)                                                          |
| Supplier Device Package    | 44-PLCC (16.6x16.6)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/ts80c51ra2-vcb |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3. Block Diagram



(1): Alternate function of Port 1

(2): Only available on high pin count packages

(3): Alternate function of Port 3



# AT/TS8xC51Rx2

|                    |     | Pin Nu | mber     |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------|-----|--------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mnemonic           | DIL | LCC    | VQFP 1.4 | Туре  | Name And Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                    | 12  | 14     | 8        | I     | INTO (P3.2): External interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                    | 13  | 15     | 9        | I     | INT1 (P3.3): External interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                    | 14  | 16     | 10       | I     | T0 (P3.4): Timer 0 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                    | 15  | 17     | 11       | ļ     | T1 (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                    | 16  | 18     | 12       | 0     | WR (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                    | 17  | 19     | 13       | 0     | RD (P3.7): External data memory read strobe                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Reset              | 9   | 10     | 4        | I     | <b>Reset:</b> A high on this pin for two machine cycles while the oscillator is running, resets the device. An internal diffused resistor to $V_{SS}$ permits a power-on reset using only an external capacitor to $V_{CC}$ . If the hardware watchdog reaches its time-out, the reset pin becomes an output during the time the internal reset is activated.                                                                                                                     |
|                    | 30  | 33     | 27       | 0 (1) | Address I atch Enable/Program Pulse: Output pulse for latching the low byte of the                                                                                                                                                                                                                                                                                                                                                                                                |
|                    |     |        |          |       | address during an access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 (1/3 in X2 mode) the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming. ALE can be disabled by setting SFR's AUXR.0 bit. With this bit set, ALE will be inactive during internal fetches. |
| PSEN               | 29  | 32     | 26       | 0     | Program Store ENable: The read strobe to external program memory. When                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    |     |        |          |       | executing code from the external program memory, PSEN is activated twice each<br>machine cycle, except that two PSEN activations are skipped during each access to<br>external data memory. PSEN is not activated during fetches from internal program<br>memory.                                                                                                                                                                                                                 |
| EA/V <sub>PP</sub> | 31  | 35     | 29       | I     | External Access Enable/Programming Supply Voltage: EA must be externally held                                                                                                                                                                                                                                                                                                                                                                                                     |
|                    |     |        |          |       | and 3FFFH (RB) or 7FFFH (RC), or FFFFH (RD). If EA is held high, the device<br>executes from internal program memory unless the program counter contains an<br>address greater than 3FFFH (RB) or 7FFFH (RC) EA must be held low for ROMless<br>devices. This pin also receives the 12.75V programming supply voltage (V <sub>PP</sub> ) during<br>EPROM programming. If security level 1 is programmed, EA will be internally latched<br>on Reset.                               |
| XTAL1              | 19  | 21     | 15       | I     | <b>Crystal 1:</b> Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                                                                 |
| XTAL2              | 18  | 20     | 14       | 0     | Crystal 2: Output from the inverting oscillator amplifier                                                                                                                                                                                                                                                                                                                                                                                                                         |

# 5.1 Pin Description for 64/68 pin Packages

Port 4 and Port 5 are 8-bit bidirectional I/O ports with internal pull-ups. Pins that have 1s written to them are pulled high by the internal pull ups and can be used as inputs.

As inputs, pins that are externally pulled low will source current because of the internal pull-ups.

Refer to the previous pin description for other pins.

**Table 5-1.**64/68 Pin Packages Configuration

| Pin | PLCC68 | SQUARE VQFP64 1.4 |  |  |
|-----|--------|-------------------|--|--|
| VSS | 51     | 9/40              |  |  |
| VCC | 17     | 8                 |  |  |





# 6. Application

Software can take advantage of the additional data pointers to both increase speed and reduce code size, for example, block operations (copy, compare, search ...) are well served by using one data pointer as a 'source' pointer and the other one as a "destination" pointer.

#### ASSEMBLY LANGUAGE

; Block move using dual data pointers ; Destroys DPTR0, DPTR1, A and PSW ; note: DPS exits opposite of entry state ; unless an extra INC AUXR1 is added 00A2 AUXR1 EQU 0A2H ; 0000 909000MOV DPTR, #SOURCE ; address of SOURCE 0003 05A2 INC AUXR1 ; switch data pointers 0005 90A000 MOV DPTR, #DEST ; address of DEST 0008 LOOP: 0008 05A2 INC AUXR1 ; switch data pointers 000A EO MOVX A, @DPTR ; get a byte from SOURCE 000B A3 INC DPTR ; increment SOURCE address 000C 05A2 INC AUXR1 ; switch data pointers 000E FO MOVX @DPTR, A ; write the byte to DEST 000F A3 INC DPTR ; increment DEST address 0010 70F6JNZ LOOP ; check for 0 terminator 0012 05A2 INC AUXR1 ; (optional) restore DPS

INC is a short (2 bytes) and fast (12 clocks) way to manipulate the DPS bit in the AUXR1 SFR. However, note that the INC instruction does not directly force the DPS bit to a particular state, but simply toggles it. In simple routines, such as the block move example, only the fact that DPS is toggled in the proper sequence matters, not its actual value. In other words, the block move routine works the same whether DPS is '0' or '1' on entry. Observe that without the last instruction (INC AUXR1), the routine will exit with DPS in the opposite state.



### Figure 6-2. Auto-reload Mode Up/Down Counter (DCEN = 1)



### 6.2.2 Programmable Clock-Output

In the clock-out mode, timer 2 operates as a 50%-duty-cycle, programmable clock generator (See Figure 6-3) . The input clock increments TL2 at frequency  $F_{OSC}/2$ . The timer repeatedly counts to overflow from a loaded value. At overflow, the contents of RCAP2H and RCAP2L registers are loaded into TH2 and TL2. In this mode, timer 2 overflows do not generate interrupts. The formula gives the clock-out frequency as a function of the system oscillator frequency and the value in the RCAP2H and RCAP2L registers:

$$Clock - OutFrequency = \frac{F_{osc}}{4 \times (65536 - RCAP2H/RCAP2L)}$$

For a 16 MHz system clock, timer 2 has a programmable frequency range of 61 Hz  $(F_{OSC}/2^{16})$  to 4 MHz  $(F_{OSC}/4)$ . The generated clock signal is brought out to T2 pin (P1.0).

Timer 2 is programmed for the clock-out mode as follows:

- Set T2OE bit in T2MOD register.
- Clear C/T2 bit in T2CON register.
- Determine the 16-bit reload value from the formula and enter it in RCAP2H/RCAP2L registers.
- Enter a 16-bit initial value in timer registers TH2/TL2. It can be the same as the reload value or a different one depending on the application.
- To start the timer, set TR2 run control bit in T2CON register.



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                                                                                                                                                                                        |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | TF2             | <b>Timer 2 overflow Flag</b><br>Must be cleared by software.<br>Set by hardware on timer 2 overflow, if RCLK = 0 and TCLK = 0.                                                                                                                                                                                                     |
| 6             | EXF2            | <b>Timer 2 External Flag</b><br>Set when a capture or a reload is caused by a negative transition on T2EX pin if EXEN2=1.<br>When set, causes the CPU to vector to timer 2 interrupt routine when timer 2 interrupt is enabled.<br>Must be cleared by software. EXF2 doesn't cause an interrupt in Up/down counter mode (DCEN = 1) |
| 5             | RCLK            | <b>Receive Clock bit</b><br>Clear to use timer 1 overflow as receive clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as receive clock for serial port in mode 1 or 3.                                                                                                                                         |
| 4             | TCLK            | <b>Transmit Clock bit</b><br>Clear to use timer 1 overflow as transmit clock for serial port in mode 1 or 3.<br>Set to use timer 2 overflow as transmit clock for serial port in mode 1 or 3.                                                                                                                                      |
| 3             | EXEN2           | <b>Timer 2 External Enable bit</b><br>Clear to ignore events on T2EX pin for timer 2 operation.<br>Set to cause a capture or reload when a negative transition on T2EX pin is detected, if<br>timer 2 is not used to clock the serial port.                                                                                        |
| 2             | TR2             | Timer 2 Run control bit<br>Clear to turn off timer 2.<br>Set to turn on timer 2.                                                                                                                                                                                                                                                   |
| 1             | C/T2#           | <b>Timer/Counter 2 select bit</b><br>Clear for timer operation (input from internal clock system: F <sub>OSC</sub> ).<br>Set for counter operation (input from T2 input pin, falling edge trigger). Must be 0 for clock<br>out mode.                                                                                               |
| 0             | CP/RL2#         | <b>Timer 2 Capture/Reload bit</b><br>If RCLK=1 or TCLK=1, CP/RL2# is ignored and timer is forced to auto-reload on timer 2<br>overflow.<br>Clear to auto-reload on timer 2 overflows or negative transitions on T2EX pin if EXEN2=1.<br>Set to capture on negative transitions on T2EX pin if EXEN2=1.                             |

Reset Value = 0000 0000b

Bit addressable

#### Table 6-3.

T2MOD Register T2MOD - Timer 2 Mode Control Register (C9h)

| 7 | 6 | 5 | 4 | 3 | 2 | 1    | 0    |
|---|---|---|---|---|---|------|------|
| - | - | - | - | - | - | T2OE | DCEN |



• The last bit in the register ECOM (CCAPMn.6) when set enables the comparator function. Table 6-7 shows the CCAPMn settings for the various PCA functions.

#### Table 6-6. CCAPMn: PCA Modules Compare/Capture Control Registers

CCAPMn Address n = 0 - 4 CCAPM0=0DAH CCAPM1=0DBH CCAPM2=0DCH CCAPM3=0DDH CCAPM4=0DEH

| Reset value         X         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0 <th< th=""><th></th><th>-</th><th>ECOMn</th><th>CAPPn</th><th>CAPNn</th><th>MATn</th><th>TOGn</th><th>PWMm</th><th>ECCFn</th></th<> |             | - | ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---|-------|-------|-------|------|------|------|-------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reset value | Х | 0     | 0     | 0     | 0    | 0    | 0    | 0     |

| Symbol | Function                                                                                                                                                   |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -      | Not implemented, reserved for future use. (1)                                                                                                              |
| ECOMn  | Enable Comparator. ECOMn = 1 enables the comparator function.                                                                                              |
| CAPPn  | Capture Positive, CAPPn = 1 enables positive edge capture.                                                                                                 |
| CAPNn  | Capture Negative, CAPNn = 1 enables negative edge capture.                                                                                                 |
| MATn   | Match. When MATn = 1, a match of the PCA counter with this module's compare/capture register causes the CCFn bit in CCON to be set, flagging an interrupt. |
| TOGn   | Toggle. When TOGn = 1, a match of the PCA counter with this module's compare/capture register causes the CEXn pin to toggle.                               |
| PWMn   | Pulse Width Modulation Mode. PWMn = 1 enables the CEXn pin to be used as a pulse width modulated output.                                                   |
| ECCFn  | Enable CCF interrupt. Enables compare/capture flag CCFn in the CCON register to generate an interrupt.                                                     |

1. User software should not write 1s to reserved bits. These bits may be used in future 8051 family products to invoke new features. In that case, the reset or inactive value of the new bit will be 0, and its active value will be 1. The value read from a reserved bit is indeterminate.

| Table 6-7. | PCA Module Modes | (CCAPMn Registers)                      |
|------------|------------------|-----------------------------------------|
|            |                  | ( = = = = = = = = = = = = = = = = = = = |

| ECOMn | CAPPn | CAPNn | MATn | TOGn | PWMm | ECCFn | Module Function                                  |  |
|-------|-------|-------|------|------|------|-------|--------------------------------------------------|--|
| 0     | 0     | 0     | 0    | 0    | 0    | 0     | No Operation                                     |  |
| х     | 1     | 0     | 0    | 0    | 0    | х     | 16-bit capture by a positive-edge trigge on CEXn |  |
| х     | 0     | 1     | 0    | 0    | 0    | х     | 16-bit capture by a negative trigger on CEXn     |  |
| Х     | 1     | 1     | 0    | 0    | 0    | Х     | 16-bit capture by a transition on CEXn           |  |
| 1     | 0     | 0     | 1    | 0    | 0    | Х     | 16-bit Software Timer / Compare mode.            |  |
| 1     | 0     | 0     | 1    | 1    | 0    | Х     | 16-bit High Speed Output                         |  |
| 1     | 0     | 0     | 0    | 0    | 1    | 0     | 8-bit PWM                                        |  |
| 1     | 0     | 0     | 1    | Х    | 0    | Х     | Watchdog Timer (module 4 only)                   |  |



#### Figure 6-6. PCA Capture Mode



## 6.3.2 16-bit Software Timer/ Compare Mode

The PCA modules can be used as software timers by setting both the ECOM and MAT bits in the modules CCAPMn register. The PCA timer will be compared to the module's capture registers and when a match occurs an interrupt will occur if the CCFn (CCON SFR) and the ECCFn (CCAPMn SFR) bits for the module are both set (See Figure 6-7).



Figure 6-8. PCA High Speed Output Mode



Before enabling ECOM bit, CCAPnL and CCAPnH should be set with a non zero value, otherwise an unwanted match could happen.

Once ECOM set, writing CCAPnL will clear ECOM so that an unwanted match doesn't occur while modifying the compare value. Writing to CCAPnH will set ECOM. For this reason, user software should write CCAPnL first, and then CCAPnH. Of course, the ECOM bit can still be controlled by accessing to CCAPMn register.

#### 6.3.4 Pulse Width Modulator Mode

All of the PCA modules can be used as PWM outputs. Figure 6-9 shows the PWM function. The frequency of the output depends on the source for the PCA timer. All of the modules will have the same frequency of output because they all share the PCA timer. The duty cycle of each module is independently variable using the module's capture register CCAPLn. When the value of the PCA CL SFR is less than the value in the module's CCAPLn SFR the output will be low, when it is equal to or greater than the output will be high. When CL overflows from FF to 00, CCAPLn is reloaded with the value in CCAPHn. This allows updating the PWM without glitches. The PWM and ECOM bits in the module's CCAPMn register must be set to enable the PWM mode.

### Figure 6-9. PCA PWM Mode



## 6.3.5 PCA Watchdog Timer

An on-board watchdog timer is available with the PCA to improve the reliability of the system without increasing chip count. Watchdog timers are useful for systems that are susceptible to noise, power glitches, or electrostatic discharge. Module 4 is the only PCA module that can be programmed as a watchdog. However, this module can still be used for other modes if the watchdog is not needed. Figure 6-7 shows a diagram of how the watchdog works. The user preloads a 16-bit value in the compare registers. Just like the other compare modes, this 16-bit value is compared to the PCA timer value. If a match is allowed to occur, an internal reset will be generated. This will not cause the RST pin to be driven high.

In order to hold off the reset, the user has three options:

- 1. Periodically change the compare value so it will never match the PCA timer,
- 2. periodically change the PCA timer value so it will never match the compare values, or
- 3. Disable the watchdog by clearing the WDTE bit before a match occurs and then re-enable it.

The first two options are more reliable because the watchdog timer is never disabled as in option #3. If the program counter ever goes astray, a match will eventually occur and cause an internal reset. The second option is also not recommended if other PCA modules are being used. Remember, the PCA timer is the time base for all modules; changing the time base for other modules would not be a good idea. Thus, in most applications the first solution is the best option.

This watchdog timer won't generate a reset out on the reset pin.



Figure 6-12. UART Timings in Modes 2 and 3



#### 6.4.2 Automatic Address Recognition

The automatic address recognition feature is enabled when the multiprocessor communication feature is enabled (SM2 bit in SCON register is set).

Implemented in hardware, automatic address recognition enhances the multiprocessor communication feature by allowing the serial port to examine the address of each incoming command frame. Only when the serial port recognizes its own address, the receiver sets RI bit in SCON register to generate an interrupt. This ensures that the CPU is not interrupted by command frames addressed to other devices.

If desired, you may enable the automatic address recognition feature in mode 1. In this configuration, the stop bit takes the place of the ninth data bit. Bit RI is set only when the received command frame address matches the device's address and is terminated by a valid stop bit.

To support automatic address recognition, a device is identified by a given address and a broadcast address.

Note: The multiprocessor communication and automatic address recognition features cannot be enabled in mode 0 (i.e. setting SM2 bit in SCON register in mode 0 has no effect).

#### 6.4.3 Given Address

Each device has an individual address that is specified in SADDR register; the SADEN register is a mask byte that contains don't-care bits (defined by zeros) to form the device's given address. The don't-care bits provide the flexibility to address one or more slaves at a time. The following example illustrates how a given address is formed.

To address a device by its individual address, the SADEN mask byte must be 1111 1111b.

For example:

```
SADDR0101 0110b
SADEN1111 1100b
Given0101 01XXb
```

The following is an example of how to use given addresses to address different slaves:

```
Slave A:SADDR1111 0001b

<u>SADEN1111 1010b</u>

Given1111 0X0Xb

Slave B:SADDR1111 0011b

<u>SADEN1111 1001b</u>

Given1111 0XX1b
```



# AT/TS8xC51Rx2

#### Table 6-12. SADEN - Slave Address Mask Register (B9h)

| 7                            | 6                       | 5   | 4 | 3 | 2 | 1 | 0 |  |
|------------------------------|-------------------------|-----|---|---|---|---|---|--|
|                              |                         |     |   |   |   |   |   |  |
| Reset Value<br>Not bit addre | e = 0000 000<br>essable | 00b |   |   |   |   |   |  |

## Table 6-13. SADDR - Slave Address Register (A9h)

|   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |   |
| - |   |   |   |   |   |   |   |   |

Reset Value = 0000 0000b

Not bit addressable

# Table 6-14. SCON Register

SCON - Serial Control Register (98h)

| 7      | 6   | 5   | 4   | 3   | 2   | 1  | 0  |
|--------|-----|-----|-----|-----|-----|----|----|
| FE/SM0 | SM1 | SM2 | REN | TB8 | RB8 | TI | RI |



| Bit<br>Number | Bit<br>Mnemonic | Description                                                                                                                                                |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7             | SMOD1           | Serial port Mode bit 1<br>Set to select double baud rate in mode 1, 2 or 3.                                                                                |
| 6             | SMOD0           | Serial port Mode bit 0<br>Clear to select SM0 bit in SCON register.<br>Set to to select FE bit in SCON register.                                           |
| 5             | -               | <b>Reserved</b><br>The value read from this bit is indeterminate. Do not set this bit.                                                                     |
| 4             | POF             | <b>Power-Off Flag</b><br>Clear to recognize next reset type.<br>Set by hardware when VCC rises from 0 to its nominal voltage. Can also be set by software. |
| 3             | GF1             | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                               |
| 2             | GF0             | General purpose Flag<br>Cleared by user for general purpose usage.<br>Set by user for general purpose usage.                                               |
| 1             | PD              | <b>Power-Down mode bit</b><br>Cleared by hardware when reset occurs.<br>Set to enter power-down mode.                                                      |
| 0             | IDL             | Idle mode bit<br>Clear by hardware when interrupt or reset occurs.<br>Set to enter idle mode.                                                              |

Reset Value = 00X1 0000b

Not bit addressable

Power-off flag reset value will be 1 only after a power on (cold reset). A warm reset doesn't affect the value of this bit.





# Table 6-18.IP RegisterIP - Interrupt Priority Register (B8h)

| 7          | 6         | 5                          | 4                                                                               | 3                                  | 2   | 1   | 0   |  |  |
|------------|-----------|----------------------------|---------------------------------------------------------------------------------|------------------------------------|-----|-----|-----|--|--|
| -          | PPC       | PT2                        | PS                                                                              | PT1                                | PX1 | РТ0 | PX0 |  |  |
| Bit Number | Bit Mnemo | nic Descrij                | Description                                                                     |                                    |     |     |     |  |  |
| 7          | -         | <b>Reserv</b><br>The val   | Reserved<br>The value read from this bit is indeterminate. Do not set this bit. |                                    |     |     |     |  |  |
| 6          | PPC       | PCA in<br>Refer to         | PCA interrupt priority bit<br>Refer to PPCH for priority level.                 |                                    |     |     |     |  |  |
| 5          | PT2       | Timer 2<br>Refer to        | Timer 2 overflow interrupt Priority bit<br>Refer to PT2H for priority level.    |                                    |     |     |     |  |  |
| 4          | PS        | Serial P<br>Refer to       | Serial port Priority bit<br>Refer to PSH for priority level.                    |                                    |     |     |     |  |  |
| 3          | PT1       | <b>Timer</b> 1<br>Refer to | Timer 1 overflow interrupt Priority bit<br>Refer to PT1H for priority level.    |                                    |     |     |     |  |  |
| 2          | PX1       | Externa<br>Refer to        | External interrupt 1 Priority bit<br>Refer to PX1H for priority level.          |                                    |     |     |     |  |  |
| 1          | PT0       | Timer (<br>Refer to        | Timer 0 overflow interrupt Priority bit<br>Refer to PT0H for priority level.    |                                    |     |     |     |  |  |
| 0          | PX0       | Externa<br>Refer to        | al interrupt 0 P<br>PX0H for prior                                              | <b>Priority bit</b><br>rity level. |     |     |     |  |  |

Reset Value = X000 0000b

Bit addressable



# 6.6 Idle Mode

An instruction that sets PCON.0 causes that to be the last instruction executed before going into the Idle mode. In the Idle mode, the internal clock signal is gated off to the CPU, but not to the interrupt, Timer, and Serial Port functions. The CPU status is preserved in its entirety: the Stack Pointer, Program Counter, Program Status Word, Accumulator and all other registers maintain their data during Idle. The port pins hold the logical states they had at the time Idle was activated. ALE and PSEN hold at logic high levels.

There are two ways to terminate the Idle. Activation of any enabled interrupt will cause PCON.0 to be cleared by hardware, terminating the Idle mode. The interrupt will be serviced, and following RETI the next instruction to be executed will be the one following the instruction that put the device into idle.

The flag bits GF0 and GF1 can be used to give an indication if an interrupt occured during normal operation or during an Idle. For example, an instruction that activates Idle can also set one or both flag bits. When Idle is terminated by an interrupt, the interrupt service routine can examine the flag bits.

The other way of terminating the Idle mode is with a hardware reset. Since the clock oscillator is still running, the hardware reset needs to be held active for only two machine cycles (24 oscillator periods) to complete the reset.

## 6.7 Power-down Mode

To save maximum power, a power-down mode can be invoked by software (Refer to Table 6-15, PCON register).

In power-down mode, the oscillator is stopped and the instruction that invoked power-down mode is the last instruction executed. The internal RAM and SFRs retain their value until the power-down mode is terminated.  $V_{CC}$  can be lowered to save further power. Either a hardware reset or an external interrupt can cause an exit from power-down. To properly terminate power-down, the reset or external interrupt should not be executed before  $V_{CC}$  is restored to its normal operating level and must be held active long enough for the oscillator to restart and stabilize.

Only external interrupts INT0 and INT1 are useful to exit from power-down. For that, interrupt must be enabled and configured as level or edge sensitive interrupt input.

Holding the pin low restarts the oscillator but bringing the pin high completes the exit as detailed in Figure 6-14. When both interrupts are enabled, the oscillator restarts as soon as one of the two inputs is held low and power down exit will be completed when the first input will be released. In this case the higher priority interrupt service routine is executed.

Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put TS80C51Rx2 into power-down mode.

| Bit<br>Number | Bit<br>Mnemonic | Description                                           |  |  |  |
|---------------|-----------------|-------------------------------------------------------|--|--|--|
| 7             | Τ4              |                                                       |  |  |  |
| 6             | Т3              |                                                       |  |  |  |
| 5             | T2              | Reserved<br>Do not try to set or clear this bit.      |  |  |  |
| 4             | T1              |                                                       |  |  |  |
| 3             | Т0              |                                                       |  |  |  |
| 2             | S2              | WDT Time-out select bit 2                             |  |  |  |
| 1             | S1              | WDT Time-out select bit 1                             |  |  |  |
| 0             | S0              | WDT Time-out select bit 0                             |  |  |  |
|               |                 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |  |  |  |

Reset value XXXX X000

#### 6.8.2 WDT during Power-down and Idle

In Power-down mode the oscillator stops, which means the WDT also stops. While in Powerdown mode the user does not need to service the WDT. There are 2 methods of exiting Powerdown mode: by a hardware reset or via a level activated external interrupt which is enabled prior to entering Power-down mode. When Power-down is exited with hardware reset, servicing the WDT should occur as it normally should whenever the TS80C51Rx2 is reset. Exiting Powerdown with an interrupt is significantly different. The interrupt is held low long enough for the oscillator to stabilize. When the interrupt is brought high, the interrupt is serviced. To prevent the WDT from resetting the device while the interrupt pin is held low, the WDT is not started until the interrupt is pulled high. It is suggested that the WDT be reset during the interrupt service routine.

To ensure that the WDT does not overflow within a few states of exiting of powerdown, it is best to reset the WDT just before entering powerdown.

In the Idle mode, the oscillator continues to run. To prevent the WDT from resetting the TS80C51Rx2 while in Idle mode, the user should always set up a timer that will periodically exit Idle, service the WDT, and re-enter Idle mode.





The encryption array cannot be directly verified. Verification of the encryption array is done by observing that the code array is well encrypted.

Figure 9-2. Programming and Verification Signal's Waveform



## 9.4 EPROM Erasure (Windowed Packages Only)

Erasing the EPROM erases the code array, the encryption array and the lock bits returning the parts to full functionality.

Erasure leaves all the EPROM cells in a 1's state (FF).

#### 9.4.1 Erasure Characteristics

The recommended erasure procedure is exposure to ultraviolet light (at 2537 Å) to an integrated dose at least 15 W-sec/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> rating for 30 minutes, at a distance of about 25 mm, should be sufficient. An exposure of 1 hour is recommended with most of standard erasers.

Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Å. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in room-level fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window.

# 10. Signature Bytes

The TS83/87C51RB2/RC2/RD2 has four signature bytes in location 30h, 31h, 60h and 61h. To read these bytes follow the procedure for EPROM verify but activate the control lines provided in Table 31. for Read Signature Bytes. Table 10-1. shows the content of the signature byte for the TS87C51RB2/RC2/RD2.

| Location Contents |     | Comment                  |  |
|-------------------|-----|--------------------------|--|
| 30h               | 58h | Manufacturer Code: Atmel |  |
| 31h               | 57h | Family Code: C51 X2      |  |
| 60h               | 7Ch | Product name: TS83C51RD2 |  |

 Table 10-1.
 Signature Bytes Content



## Figure 11-3. I<sub>CC</sub> Test Condition, Idle Mode



Figure 11-4. I<sub>CC</sub> Test Condition, Power-Down Mode







## 11.5 AC Parameters

#### 11.5.1 Explanation of the AC Symbols

Each timing symbol has 5 characters. The first character is always a "T" (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for.

 $\begin{array}{l} \mbox{Example:} T_{AVLL} = \mbox{Time for Address Valid to ALE Low.} \\ T_{LLPL} = \mbox{Time for ALE Low to PSEN Low.} \end{array}$ 

TA = 0 to +70°C (commercial temperature range);  $V_{SS} = 0 V$ ;  $V_{CC} = 5 V \pm 10\%$ ; -M and -V ranges. TA = -40°C to +85°C (industrial temperature range);  $V_{SS} = 0 V$ ;  $V_{CC} = 5 V \pm 10\%$ ; -M and -V ranges.

| Symbol            | Туре | Standard<br>Clock | X2 Clock  | -М | -V | -L | Units |
|-------------------|------|-------------------|-----------|----|----|----|-------|
| T <sub>RLRH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>WLWH</sub> | Min  | 6 T - x           | 3 T - x   | 20 | 15 | 25 | ns    |
| T <sub>RLDV</sub> | Max  | 5 T - x           | 2.5 T - x | 25 | 23 | 30 | ns    |
| T <sub>RHDX</sub> | Min  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>RHDZ</sub> | Max  | 2 T - x           | T - x     | 20 | 15 | 25 | ns    |
| T <sub>LLDV</sub> | Max  | 8 T - x           | 4T -x     | 40 | 35 | 45 | ns    |
| T <sub>AVDV</sub> | Max  | 9 T - x           | 4.5 T - x | 60 | 50 | 65 | ns    |
| T <sub>LLWL</sub> | Min  | 3 T - x           | 1.5 T - x | 25 | 20 | 30 | ns    |
| T <sub>LLWL</sub> | Max  | 3 T + x           | 1.5 T + x | 25 | 20 | 30 | ns    |
| T <sub>AVWL</sub> | Min  | 4 T - x           | 2 T - x   | 25 | 20 | 30 | ns    |
| T <sub>QVWX</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>QVWH</sub> | Min  | 7 T - x           | 3.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHQX</sub> | Min  | T - x             | 0.5 T - x | 10 | 8  | 15 | ns    |
| T <sub>RLAZ</sub> | Max  | х                 | х         | 0  | 0  | 0  | ns    |
| T <sub>WHLH</sub> | Min  | T - x             | 0.5 T - x | 15 | 10 | 20 | ns    |
| T <sub>WHLH</sub> | Max  | T + x             | 0.5 T + x | 15 | 10 | 20 | ns    |

Table 11-9. AC Parameters for a Variable Clock: derating formula

# 11.5.5 External Data Memory Write Cycle





11.5.6 External Data Memory Read Cycle



# AT/TS8xC51Rx2

| Part Number      | Memory size   | Supply Voltage | Temperature Range  | Max Frequency      | Package | Packing |
|------------------|---------------|----------------|--------------------|--------------------|---------|---------|
| TS87C51RB2-MCA   |               |                |                    |                    |         |         |
| TS87C51RB2-MCB   |               |                |                    |                    |         |         |
| TS87C51RB2-MCE   |               |                |                    |                    |         |         |
| TS87C51RB2-MIA   |               |                |                    |                    |         |         |
| TS87C51RB2-MIB   |               |                |                    |                    |         |         |
| TS87C51RB2-MIE   |               |                |                    |                    |         |         |
| TS87C51RB2-LCA   |               |                |                    |                    |         |         |
| TS87C51RB2-LCB   |               |                |                    |                    |         |         |
| TS87C51RB2-LCE   |               |                |                    | тс                 |         |         |
| TS87C51RB2-LIA   |               |                | OBSOLL             |                    |         |         |
| TS87C51RB2-LIB   |               |                |                    |                    |         |         |
| TS87C51RB2-LIE   |               |                |                    |                    |         |         |
| TS87C51RB2-VCA   |               |                |                    |                    |         |         |
| TS87C51RB2-VCB   |               |                |                    |                    |         |         |
| TS87C51RB2-VCE   |               |                |                    |                    |         |         |
| TS87C51RB2-VIA   |               |                |                    |                    |         |         |
| TS87C51RB2-VIB   |               |                |                    |                    |         |         |
| TS87C51RB2-VIE   |               |                |                    |                    |         |         |
|                  |               |                |                    |                    |         |         |
| AT87C51RB2-3CSUM | OTP 16k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | PDIL40  | Stick   |
| AT87C51RB2-SLSUM | OTP 16k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | PLCC44  | Stick   |
| AT87C51RB2-RLTUM | OTP 16k Bytes | 5V             | Industrial & Green | 40 MHz (20 MHz X2) | VQFP44  | Tray    |
| AT87C51RB2-3CSUL | OTP 16k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | PDIL40  | Stick   |
| AT87C51RB2-SLSUL | OTP 16k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | PLCC44  | Stick   |
| AT87C51RB2-RLTUL | OTP 16k Bytes | 3-5V           | Industrial & Green | 30 MHz (20 MHz X2) | VQFP44  | Tray    |



# AT/TS8xC51Rx2

# 13. Package Drawings

# 13.1 PLCC44



|    | 1      | ۹M ·  | INCH  |       |  |
|----|--------|-------|-------|-------|--|
| A  | 4.20   | 4.57  | . 165 | . 180 |  |
| A1 | 2, 29  | 3.04  | . 090 | . 120 |  |
| D  | 17.40  | 17.65 | . 685 | . 695 |  |
| D1 | 16.44  | 16.66 | . 647 | . 656 |  |
| D5 | 14.99  | 16.00 | . 590 | . 630 |  |
| E  | 17.40  | 17.65 | . 685 | . 695 |  |
| E1 | 16.44  | 16.66 | . 647 | . 656 |  |
| E5 | 14.99  | 16.00 | . 590 | . 630 |  |
| e  | 1.27   | BSC   | . 050 | BSC   |  |
| G  | 1.07   | 1.22  | . 042 | . 048 |  |
| н  | 1.07   | 1.42  | . 042 | . 056 |  |
| J  | 0.51   | -     | . 020 | -     |  |
| К  | 0.33   | 0.53  | . 013 | . 021 |  |
| Nd | 1      | 1     | 1     | 1     |  |
| Ne | 1      | 1     | 1     | 1     |  |
| P  | KG STD | 00    |       |       |  |

