# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC                                                                |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 400MHz                                                                 |
| Co-Processors/DSP               | -                                                                      |
| RAM Controllers                 | -                                                                      |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | -                                                                      |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 2.5V, 3.3V                                                             |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                      |
| Package / Case                  | 360-BBGA, FCBGA                                                        |
| Supplier Device Package         | 360-FCPBGA (25x25)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/kmc755cvt400le |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- Three-cycle latency, one-cycle throughput, double-precision add
- Four-cycle latency, two-cycle throughput, double-precision multiply-add
- System unit
  - Executes CR logical instructions and miscellaneous system instructions
  - Special register transfer instructions
- Load/store unit
  - One-cycle load or store cache access (byte, half-word, word, double word)
  - Effective address generation
  - Hits under misses (one outstanding miss)
  - Single-cycle unaligned access within double-word boundary
  - Alignment, zero padding, sign extend for integer register file
  - Floating-point internal format conversion (alignment, normalization)
  - Sequencing for load/store multiples and string operations
  - Store gathering
  - Cache and TLB instructions
  - Big- and little-endian byte addressing supported
- Level 1 cache structure
  - 32K, 32-byte line, eight-way set-associative instruction cache (iL1)
  - 32K, 32-byte line, eight-way set-associative data cache (dL1)
  - Cache locking for both instruction and data caches, selectable by group of ways
  - Single-cycle cache access
  - Pseudo least-recently-used (PLRU) replacement
  - Copy-back or write-through data cache (on a page per page basis)
  - MEI data cache coherency maintained in hardware
  - Nonblocking instruction and data cache (one outstanding miss under hits)
  - No snooping of instruction cache
- Level 2 (L2) cache interface (not implemented on MPC745)
  - Internal L2 cache controller and tags; external data SRAMs
  - 256K, 512K, and 1 Mbyte two-way set-associative L2 cache support
  - Copy-back or write-through data cache (on a page basis, or for all L2)
  - Instruction-only mode and data-only mode
  - 64-byte (256K/512K) or 128-byte (1M) sectored line size
  - Supports flow through (register-buffer) synchronous BurstRAMs, pipelined (register-register) synchronous BurstRAMs (3-1-1-1 or strobeless 4-1-1-1) and pipelined (register-register) late write synchronous BurstRAMs
  - L2 configurable to cache, private memory, or split cache/private memory
  - Core-to-L2 frequency divisors of  $\div 1$ ,  $\div 1.5$ ,  $\div 2$ ,  $\div 2.5$ , and  $\div 3$  supported
  - 64-bit data bus



| Packages          | MPC745: Surface mount 255 plastic ball grid array (PBGA)<br>MPC755: Surface mount 360 ceramic ball grid array (CBGA)<br>Surface mount 360 plastic ball grid array (PBGA) |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Core power supply | $2.0 \text{ V} \pm 100 \text{ mV}$ DC (nominal; some parts support core voltages down to 1.8 V; see Table 3 for recommended operating conditions)                        |
| I/O power supply  | 2.5 V $\pm$ 100 mV DC or<br>3.3 V $\pm$ 165 mV DC (input thresholds are configuration pin selectable)                                                                    |

# 4 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC755.

# 4.1 DC Electrical Characteristics

Table 1 through Table 7 describe the MPC755 DC electrical characteristics. Table 1 provides the absolute maximum ratings.

| Chara                        | acteristic    | Symbol             | Maximum Value                      | Unit | Notes |
|------------------------------|---------------|--------------------|------------------------------------|------|-------|
| Core supply voltage          |               | V <sub>DD</sub>    | -0.3 to 2.5                        | V    | 4     |
| PLL supply voltage           |               | AV <sub>DD</sub>   | -0.3 to 2.5                        | V    | 4     |
| L2 DLL supply voltage        |               | L2AV <sub>DD</sub> | -0.3 to 2.5                        | V    | 4     |
| Processor bus supply voltage |               | OV <sub>DD</sub>   | -0.3 to 3.6                        | V    | 3     |
| L2 bus supply voltage        |               | L2OV <sub>DD</sub> | -0.3 to 3.6                        | V    | 3     |
| Input voltage                | Processor bus | V <sub>in</sub>    | –0.3 to OV <sub>DD</sub> + 0.3 V   | V    | 2, 5  |
|                              | L2 bus        | V <sub>in</sub>    | -0.3 to L2OV <sub>DD</sub> + 0.3 V | V    | 2, 5  |
| JTAG signals                 |               | V <sub>in</sub>    | -0.3 to 3.6                        | V    |       |
| Storage temperature range    |               | T <sub>stg</sub>   | –55 to 150                         | °C   |       |

#### Table 1. Absolute Maximum Ratings<sup>1</sup>

Notes:

- 1. Functional and tested operating conditions are given in Table 3. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.
- 2. Caution: Vin must not exceed OV<sub>DD</sub> or L2OV<sub>DD</sub> by more than 0.3 V at any time including during power-on reset.
- 3. **Caution:** L2OV<sub>DD</sub>/OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/L2AV<sub>DD</sub> by more than 1.6 V during normal operation. During power-on reset and power-down sequences, L2OV<sub>DD</sub>/OV<sub>DD</sub> may exceed V<sub>DD</sub>/AV<sub>DD</sub>/L2AV<sub>DD</sub> by up to 3.3 V for up to 20 ms, or by 2.5 V for up to 40 ms. Excursions beyond 3.3 V or 40 ms are not supported.
- 4. Caution: V<sub>DD</sub>/AV<sub>DD</sub>/L2AV<sub>DD</sub> must not exceed L2OV<sub>DD</sub>/OV<sub>DD</sub> by more than 0.4 V during normal operation. During power-on reset and power-down sequences, V<sub>DD</sub>/AV<sub>DD</sub>/L2AV<sub>DD</sub> may exceed L2OV<sub>DD</sub>/OV<sub>DD</sub> by up to 1.0 V for up to 20 ms, or by 0.7 V for up to 40 ms. Excursions beyond 1.0 V or 40 ms are not supported.
- 5. This is a DC specifications only. V<sub>in</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.

| Characteristic                                                                      | Symbol                | MPC755<br>CBGA | MPC755<br>PBGA | MPC745<br>PBGA | Unit | Notes |
|-------------------------------------------------------------------------------------|-----------------------|----------------|----------------|----------------|------|-------|
| Junction-to-ambient thermal resistance, natural convection                          | $R_{	hetaJA}$         | 24             | 31             | 34             | °C/W | 1, 2  |
| Junction-to-ambient thermal resistance, natural convection, four-layer (2s2p) board | $R_{	hetaJMA}$        | 17             | 25             | 26             | °C/W | 1, 3  |
| Junction-to-ambient thermal resistance, 200 ft/min airflow, single-layer (1s) board | $R_{	hetaJMA}$        | 18             | 25             | 27             | °C/W | 1, 3  |
| Junction-to-ambient thermal resistance, 200 ft/min airflow, four-layer (2s2p) board | $R_{	hetaJMA}$        | 14             | 21             | 22             | °C/W | 1, 3  |
| Junction-to-board thermal resistance                                                | $R_{\thetaJB}$        | 8              | 17             | 17             | °C/W | 4     |
| Junction-to-case thermal resistance                                                 | $R_{	extsf{	heta}JC}$ | <0.1           | <0.1           | <0.1           | °C/W | 5     |

#### Table 4. Package Thermal Characteristics <sup>6</sup>

#### Notes:

1. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the calculated case temperature. The actual value of  $R_{\theta JC}$  for the part is less than 0.1°C/W.
- 6. Refer to Section 8.8, "Thermal Management Information," for more details about thermal management.

The MPC755 incorporates a thermal management assist unit (TAU) composed of a thermal sensor, digital-to-analog converter, comparator, control logic, and dedicated special-purpose registers (SPRs). See the *MPC750 RISC Microprocessor Family User's Manual* for more information on the use of this feature. Specifications for the thermal sensor portion of the TAU are found in Table 5.



# 4.2 AC Electrical Characteristics

This section provides the AC electrical characteristics for the MPC755. After fabrication, functional parts are sorted by maximum processor core frequency as shown in Section 4.2.1, "Clock AC Specifications," and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG[0:3] signals. Parts are sold by maximum processor core frequency; see Section 10, "Ordering Information."

### 4.2.1 Clock AC Specifications

Table 8 provides the clock AC timing specifications as defined in Figure 3.

| Tahlo | 8  | Clock | ۸C | Timina  | Sner | rificatio | ne  |
|-------|----|-------|----|---------|------|-----------|-----|
| rable | о. | CIUCK | AC | riining | Spec | incalio   | 115 |

At recommended operating conditions (see Table 3)

|                                           |                                            | Maximum Processor Core Frequency |      |         |      |         |      |      |       |
|-------------------------------------------|--------------------------------------------|----------------------------------|------|---------|------|---------|------|------|-------|
| Characteristic                            | Symbol                                     | Symbol 300 MHz                   |      | 350 MHz |      | 400 MHz |      | Unit | Notes |
|                                           |                                            | Min                              | Max  | Min     | Max  | Min     | Max  |      |       |
| Processor frequency                       | f <sub>core</sub>                          | 200                              | 300  | 200     | 350  | 200     | 400  | MHz  | 1     |
| VCO frequency                             | f <sub>VCO</sub>                           | 400                              | 600  | 400     | 700  | 400     | 800  | MHz  | 1     |
| SYSCLK frequency                          | f <sub>SYSCLK</sub>                        | 25                               | 100  | 25      | 100  | 25      | 100  | MHz  | 1     |
| SYSCLK cycle time                         | t <sub>SYSCLK</sub>                        | 10                               | 40   | 10      | 40   | 10      | 40   | ns   |       |
| SYSCLK rise and fall time                 | t <sub>KR</sub> , t <sub>KF</sub>          | —                                | 2.0  | —       | 2.0  | —       | 2.0  | ns   | 2     |
|                                           | t <sub>KR</sub> , t <sub>KF</sub>          | —                                | 1.4  | —       | 1.4  | —       | 1.4  | ns   | 2     |
| SYSCLK duty cycle measured at $OV_{DD}/2$ | t <sub>KHKL</sub> /<br>t <sub>SYSCLK</sub> | 40                               | 60   | 40      | 60   | 40      | 60   | %    | 3     |
| SYSCLK jitter                             |                                            | _                                | ±150 | —       | ±150 | _       | ±150 | ps   | 3, 4  |
| Internal PLL relock time                  |                                            | —                                | 100  | —       | 100  | —       | 100  | μS   | 3, 5  |

#### Notes:

- 1. **Caution:** The SYSCLK frequency and PLL\_CFG[0:3] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0:3] signal description in Section 8.1, "PLL Configuration," for valid PLL\_CFG[0:3] settings.
- Rise and fall times measurements are now specified in terms of slew rates, rather than time to account for selectable I/O bus interface levels. The minimum slew rate of 1 V/ns is equivalent to a 2 ns maximum rise/fall time measured at 0.4 and 2.4 V (OV<sub>DD</sub> = 3.3 V) or a rise/fall time of 1 ns measured at 0.4 and 1.8 V (OV<sub>DD</sub> = 2.5 V).
- 3. Timing is guaranteed by design and characterization.
- 4. This represents total input jitter-short term and long term combined-and is guaranteed by design.
- 5. Relock timing is guaranteed by design and characterization. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRESET must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence.





Figure 6 provides the input/output timing diagram for the MPC755.



### 4.2.3 L2 Clock AC Specifications

The L2CLK frequency is programmed by the L2 configuration register (L2CR[4–6]) core-to-L2 divisor ratio. See Table 17 for example core and L2 frequencies at various divisors. Table 11 provides the potential range of L2CLK output AC timing specifications as defined in Figure 7.

The minimum L2CLK frequency of Table 11 is specified by the maximum delay of the internal DLL. The variable-tap DLL introduces up to a full clock period delay in the L2CLK\_OUTA, L2CLK\_OUTB, and L2SYNC\_OUT signals so that the returning L2SYNC\_IN signal is phase-aligned with the next core clock (divided by the L2 divisor ratio). Do not choose a core-to-L2 divisor which results in an L2 frequency below this minimum, or the L2CLK\_OUT signals provided for SRAM clocking will not be phase-aligned with the MPC755 core clock at the SRAMs.

The maximum L2CLK frequency shown in Table 11 is the core frequency divided by one. Very few L2 SRAM designs will be able to operate in this mode, especially at higher core frequencies. Therefore, most designs will select a greater core-to-L2 divisor to provide a longer L2CLK period for read and write access to the L2 SRAMs. The maximum L2CLK frequency for any application of the MPC755 will be a function of the AC timings of the MPC755, the AC timings for the SRAM, bus loading, and printed-circuit board trace length. The current AC timing of the MPC755 supports up to 200 MHz with typical, similarly-rated SRAM parts, provided careful design practices are observed. Clock trace lengths must be matched and all trace lengths should be as short as possible. Higher frequencies can be achieved by using better performing



SRAM. Note that revisions of the MPC755 prior to Rev. 2.8 (Rev. E) were limited in performance, and were typically limited to 175 MHz with similarly-rated SRAM. For more information, see Section 10.2, "Part Numbers Not Fully Addressed by This Document."

Freescale is similarly limited by system constraints and cannot perform tests of the L2 interface on a socketed part on a functional tester at the maximum frequencies of Table 11. Therefore, functional operation and AC timing information are tested at core-to-L2 divisors of 2 or greater. Functionality of core-to-L2 divisors of 1 or 1.5 is verified at less than maximum rated frequencies.

L2 input and output signals are latched or enabled, respectively, by the internal L2CLK (which is SYSCLK multiplied up to the core frequency and divided down to the L2CLK frequency). In other words, the AC timings of Table 12 and Table 13 are entirely independent of L2SYNC\_IN. In a closed loop system, where L2SYNC\_IN is driven through the board trace by L2SYNC\_OUT, L2SYNC\_IN only controls the output phase of L2CLK\_OUTA and L2CLK\_OUTB which are used to latch or enable data at the SRAMs. However, since in a closed loop system L2SYNC\_IN is held in phase alignment with the internal L2CLK, the signals of Table 12 and Table 13 are referenced to this signal rather than the not-externally-visible internal L2CLK. During manufacturing test, these times are actually measured relative to SYSCLK.

The L2SYNC\_OUT signal is intended to be routed halfway out to the SRAMs and then returned to the L2SYNC\_IN input of the MPC755 to synchronize L2CLK\_OUT at the SRAM with the processor's internal clock. L2CLK\_OUT at the SRAM can be offset forward or backward in time by shortening or lengthening the routing of L2SYNC\_OUT to L2SYNC\_IN. See Freescale Application Note AN1794/D, *Backside L2 Timing Analysis for PCB Design Engineers*.

The L2CLK\_OUTA and L2CLK\_OUTB signals should not have more than two loads.



#### Table 11. L2CLK Output AC Timing Specification

At recommended operating conditions (see Table 3)

| Baramatar                       | Symbol                                | All Spee | d Grades | Unit  | Notes |
|---------------------------------|---------------------------------------|----------|----------|-------|-------|
| Farameter                       | Symbol                                | Min      | Max      | Unit  |       |
| L2CLK frequency                 | f <sub>L2CLK</sub>                    | 80       | 450      | MHz   | 1, 4  |
| L2CLK cycle time                | t <sub>L2CLK</sub>                    | 2.5      | 12.5     | ns    |       |
| L2CLK duty cycle                | t <sub>CHCL</sub> /t <sub>L2CLK</sub> | 45       | 55       | %     | 2, 7  |
| Internal DLL-relock time        |                                       | 640      | _        | L2CLK | 3, 7  |
| DLL capture window              |                                       | 0        | 10       | ns    | 5, 7  |
| L2CLK_OUT output-to-output skew | t <sub>L2CSKW</sub>                   | _        | 50       | ps    | 6, 7  |
| L2CLK_OUT output jitter         |                                       | —        | ±150     | ps    | 6, 7  |

Notes:

- 1. L2CLK outputs are L2CLK\_OUTA, L2CLK\_OUTB, L2CLK\_OUT, and L2SYNC\_OUT pins. The L2CLK frequency-to-core frequency settings must be chosen such that the resulting L2CLK frequency and core frequency do not exceed their respective maximum or minimum operating frequencies. The maximum L2LCK frequency will be system dependent. L2CLK\_OUTA and L2CLK\_OUTB must have equal loading.
- 2. The nominal duty cycle of the L2CLK is 50% measured at midpoint voltage.
- 3. The DLL-relock time is specified in terms of L2CLK periods. The number in the table must be multiplied by the period of L2CLK to compute the actual time duration in ns. Relock timing is guaranteed by design and characterization.
- 4. The L2CR[L2SL] bit should be set for L2CLK frequencies less than 110 MHz. This adds more delay to each tap of the DLL.
- 5. Allowable skew between L2SYNC\_OUT and L2SYNC\_IN.
- 6. This output jitter number represents the maximum delay of one tap forward or one tap back from the current DLL tap as the phase comparator seeks to minimize the phase difference between L2SYNC\_IN and the internal L2CLK. This number must be comprehended in the L2 timing analysis. The input jitter on SYSCLK affects L2CLK\_OUT and the L2 address/data/control signals equally and, therefore, is already comprehended in the AC timing and does not have to be considered in the L2 timing analysis.
- 7. Guaranteed by design.



#### Table 12. L2 Bus Interface AC Timing Specifications (continued)

At recommended operating conditions (see Table 3)

| Parameter                                                                                                                                                                        | Symbol              | All Speed | d Grades                 | Unit | Notes |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------|--------------------------|------|-------|
| i arameter                                                                                                                                                                       | Gymbol              | Min       | Max                      |      |       |
| L2SYNC_IN to high impedance:<br>All outputs when L2CR[14–15] = 00<br>All outputs when L2CR[14–15] = 01<br>All outputs when L2CR[14–15] = 10<br>All outputs when L2CR[14–15] = 11 | t <sub>l2CHOZ</sub> |           | 2.4<br>2.6<br>2.8<br>3.0 | ns   | 3, 5  |

#### Notes:

- 1. Rise and fall times for the L2SYNC\_IN input are measured from 20% to 80% of L2OV<sub>DD</sub>.
- 2. All input specifications are measured from the midpoint of the signal in question to the midpoint voltage of the rising edge of the input L2SYNC\_IN (see Figure 8). Input timings are measured at the pins.
- 3. All output specifications are measured from the midpoint voltage of the rising edge of L2SYNC\_IN to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 10).
- The outputs are valid for both single-ended and differential L2CLK modes. For pipelined registered synchronous BurstRAMs, L2CR[14–15] = 01 or 10 is recommended. For pipelined late write synchronous BurstRAMs, L2CR[14–15] = 11 is recommended.
- 5. Guaranteed by design and characterization.
- 6. Revisions prior to Rev. 2.8 (Rev. E) were limited in performance and did not conform to this specification. For more information, refer to Section 10.2, "Part Numbers Not Fully Addressed by This Document."

Figure 8 shows the L2 bus input timing diagrams for the MPC755.



Figure 8. L2 Bus Input Timing Diagrams





Figure 9 shows the L2 bus output timing diagrams for the MPC755.

VM = Midpoint Voltage (L2OV<sub>DD</sub>/2)

#### Figure 9. L2 Bus Output Timing Diagrams

Figure 10 provides the AC test load for L2 interface of the MPC755.



Figure 10. AC Test Load for the L2 Interface



Figure 15 provides the test access port timing diagram.



Figure 15. Test Access Port Timing Diagram



**Pin Assignments** 

Figure 17 (in Part A) shows the pinout of the MPC755, 360 PBGA and 360 CBGA packages as viewed from the top surface. Part B shows the side profile of the PBGA and CBGA package to indicate the direction of the top surface view.

Part A



Figure 17. Pinout of the MPC755, 360 PBGA and CBGA Packages as Viewed from the Top Surface

MPC755 RISC Microprocessor Hardware Specifications, Rev. 8



| Table 15. Pinout Listing for the MPC755, | , 360 BGA Package (continued) |
|------------------------------------------|-------------------------------|
|------------------------------------------|-------------------------------|

| Signal Name | Pin Number | Active | I/O    | I/F Voltage <sup>1</sup> | Notes |
|-------------|------------|--------|--------|--------------------------|-------|
| VOLTDET     | К13        | High   | Output | L2OV <sub>DD</sub>       | 8     |

Notes:

- 1. OV<sub>DD</sub> supplies power to the processor bus, JTAG, and all control signals except the L2 cache controls (L2CE, L2WE, and L2ZZ); L2OV<sub>DD</sub> supplies power to the L2 cache interface (L2ADDR[0:16], L2DATA[0:63], L2DP[0:7], and L2SYNC\_OUT) and the L2 control signals; and V<sub>DD</sub> supplies power to the processor core and the PLL and DLL (after filtering to become AV<sub>DD</sub> and L2AV<sub>DD</sub>, respectively). These columns serve as a reference for the nominal voltage supported on a given signal as selected by the BVSEL/L2VSEL pin configurations of Table 2 and the voltage supplied. For actual recommended value of V<sub>in</sub> or supply voltages, see Table 3.
- 2. These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation.
- 3. This pin must be pulled up to OV<sub>DD</sub> for proper operation of the processor interface. To allow for future I/O voltage changes, provide the option to connect BVSEL independently to either OV<sub>DD</sub> or GND.
- 4. These pins are reserved for potential future use as additional L2 address pins.
- 5. Uses one of nine existing no connects in the MPC750, 360 BGA package.
- 6. Internal pull-up on die.
- 7. This pin must be pulled up to L2OV<sub>DD</sub> for proper operation of the processor interface. To allow for future I/O voltage changes, provide the option to connect L2VSEL independently to either L2OV<sub>DD</sub> or GND.
- Internally tied to L2OV<sub>DD</sub> in the MPC755, 360 BGA package to indicate the power present at the L2 cache interface. This signal is not a power supply input.

Caution: This differs from the MPC745, 255 BGA package.

# 7 Package Description

The following sections provide the package parameters and mechanical dimensions for the MPC745, 255 PBGA package, as well as the MPC755, 360 CBGA and PBGA packages. While both the MPC755 plastic and ceramic packages are described here, both packages are not guaranteed to be available at the same time. All new designs should allow for either ceramic or plastic BGA packages for this device. For more information on designing a common footprint for both plastic and ceramic package types, see the *Freescale Flip-Chip Plastic Ball Grid Array Presentation*. The MPC755 was initially sampled in a CBGA package, but production units are currently provided in both a CBGA and a PBGA package. Because of the better long-term device-to-board interconnect reliability of the PBGA package, Freescale recommends use of a PBGA package except where circumstances dictate use of a CBGA package.





# 7.1 Package Parameters for the MPC745 PBGA

The package parameters are as provided in the following list. The package type is  $21 \times 21$  mm, 255-lead plastic ball grid array (PBGA).

| Package outline         | $21 \times 21 \text{ mm}$                   |
|-------------------------|---------------------------------------------|
| Interconnects           | $255 (16 \times 16 \text{ ball array} - 1)$ |
| Pitch                   | 1.27 mm (50 mil)                            |
| Minimum module height   | 2.25 mm                                     |
| Maximum module height   | 2.80 mm                                     |
| Ball diameter (typical) | 0.75 mm (29.5 mil)                          |

### 7.2 Mechanical Dimensions for the MPC745 PBGA

Figure 18 provides the mechanical dimensions and bottom surface nomenclature for the MPC745, 255 PBGA package.





MPC755 RISC Microprocessor Hardware Specifications, Rev. 8





# 7.5 Package Parameters for the MPC755 PBGA

The package parameters are as provided in the following list. The package type is  $25 \times 25$  mm, 360-lead plastic ball grid array (PBGA).

| Package outline       | $25 \times 25 \text{ mm}$                   |
|-----------------------|---------------------------------------------|
| Interconnects         | $360 (19 \times 19 \text{ ball array} - 1)$ |
| Pitch                 | 1.27 mm (50 mil)                            |
| Minimum module height | 2.22 mm                                     |
| Maximum module height | 2.77 mm                                     |
| Ball diameter         | 0.75 mm (29.5 mil)                          |

# 7.6 Mechanical Dimensions for the MPC755

Figure 20 provides the mechanical dimensions and bottom surface nomenclature for the MPC755, 360 PBGA package.





MPC755 RISC Microprocessor Hardware Specifications, Rev. 8



Table 16. MPC755 Microprocessor PLL Configuration Example for 400 MHz Parts (continued)

|                  | Example Bus-to-Core Frequency in MHz (VCO Frequency in MHz) |                               |                                                                        |                                  |               |               |               |                |
|------------------|-------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------|----------------------------------|---------------|---------------|---------------|----------------|
| PLL_CFG<br>[0:3] | Bus-to-<br>Core<br>Multiplier                               | Core-to-<br>VCO<br>Multiplier | Bus<br>33 MHz                                                          | Bus<br>50 MHz                    | Bus<br>66 MHz | Bus<br>75 MHz | Bus<br>80 MHz | Bus<br>100 MHz |
| 0011             | PLL off                                                     | /bypass                       | PLL off, SYSCLK clocks core circuitry directly, 1x bus-to-core implied |                                  |               |               |               |                |
| 1111             | PLI                                                         | _ off                         |                                                                        | PLL off, no core clocking occurs |               |               |               |                |

Notes:

1. PLL\_CFG[0:3] settings not listed are reserved.

2. The sample bus-to-core frequencies shown are for reference only. Some PLL configurations may select bus, core, or VCO frequencies which are not useful, not supported, or not tested for by the MPC755; see Section 4.2.1, "Clock AC Specifications," for valid SYSCLK, core, and VCO frequencies.

3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use and emulator tool use only. **Note:** The AC timing specifications given in this document do not apply in PLL-bypass mode.

4. In PLL off mode, no clocking occurs inside the MPC755 regardless of the SYSCLK input.

The MPC755 generates the clock for the external L2 synchronous data SRAMs by dividing the core clock frequency of the MPC755. The divided-down clock is then phase-adjusted by an on-chip delay-lock-loop (DLL) circuit and should be routed from the MPC755 to the external RAMs. A separate clock output, L2SYNC\_OUT is sent out half the distance to the SRAMs and then returned as an input to the DLL on pin L2SYNC\_IN so that the rising-edge of the clock as seen at the external RAMs can be aligned to the clocking of the internal latches in the L2 bus interface.

The core-to-L2 frequency divisor for the L2 PLL is selected through the L2CLK bits of the L2CR register. Generally, the divisor must be chosen according to the frequency supported by the external RAMs, the frequency of the MPC755 core, and the phase adjustment range that the L2 DLL supports. Table 17 shows various example L2 clock frequencies that can be obtained for a given set of core frequencies. The minimum L2 frequency target is 80 MHz.

| Core Frequency (MHz) | ÷1  | ÷1.5 | ÷2  | ÷2.5 | ÷3  |
|----------------------|-----|------|-----|------|-----|
| 250                  | 250 | 166  | 125 | 100  | 83  |
| 266                  | 266 | 177  | 133 | 106  | 89  |
| 275                  | 275 | 183  | 138 | 110  | 92  |
| 300                  | 300 | 200  | 150 | 120  | 100 |
| 325                  | 325 | 217  | 163 | 130  | 108 |
| 333                  | 333 | 222  | 167 | 133  | 111 |
| 350                  | 350 | 233  | 175 | 140  | 117 |
| 366                  | 366 | 244  | 183 | 146  | 122 |



These capacitors should have a value of 0.01 or 0.1  $\mu$ F. Only ceramic SMT (surface mount technology) capacitors should be used to minimize lead inductance, preferably 0508 or 0603 orientations where connections are made along the length of the part.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ , L2OV<sub>DD</sub>, and OV<sub>DD</sub> planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two vias to minimize inductance. Suggested bulk capacitors:100–330  $\mu$ F (AVX TPS tantalum or Sanyo OSCON).

# 8.4 Connection Recommendations

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level through a resistor. Unused active low inputs should be tied to  $OV_{DD}$ . Unused active high inputs should be connected to GND. All NC (no connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $OV_{DD}$ ,  $L2OV_{DD}$ , and GND pins of the MPC755. Note that power must be supplied to  $L2OV_{DD}$  even if the L2 interface of the MPC755 will not be used; it is recommended to connect  $L2OV_{DD}$  to  $OV_{DD}$  and L2VSEL to BVSEL if the L2 interface is unused. (This requirement does not apply to the MPC745 since it has neither an L2 interface nor  $L2OV_{DD}$  pins.)

# 8.5 Output Buffer DC Impedance

The MPC755 60x and L2 I/O drivers are characterized over process, voltage, and temperature. To measure  $Z_0$ , an external resistor is connected from the chip pad to (L2)OV<sub>DD</sub> or GND. Then, the value of each resistor is varied until the pad voltage is (L2)OV<sub>DD</sub>/2 (see Figure 22).

The output impedance is the average of two components, the resistances of the pull-up and pull-down devices. When data is held low, SW2 is closed (SW1 is open), and  $R_N$  is trimmed until the voltage at the pad equals (L2)OV<sub>DD</sub>/2.  $R_N$  then becomes the resistance of the pull-down devices. When data is held high, SW1 is closed (SW2 is open), and  $R_P$  is trimmed until the voltage at the pad equals (L2)OV<sub>DD</sub>/2.  $R_P$  then becomes the resistance of the pull-down devices.



#### System Design Information

should be left unconnected by the system. If all parity generation is disabled through HID0, then all parity checking should also be disabled through HID0, and all parity pins may be left unconnected by the system.

The L2 interface does not require pull-up resistors.

# 8.7 JTAG Configuration Signals

Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but is provided on all processors that implement the PowerPC architecture. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the TRST signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical.

The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 24 allows the COP port to independently assert  $\overline{\text{HRESET}}$  or  $\overline{\text{TRST}}$ , while ensuring that the target can drive  $\overline{\text{HRESET}}$  as well. If the JTAG interface and COP header will not be used,  $\overline{\text{TRST}}$  should be tied to  $\overline{\text{HRESET}}$  through a 0- $\Omega$  isolation resistor so that it is asserted when the system reset signal ( $\overline{\text{HRESET}}$ ) is asserted ensuring that the JTAG scan chain is initialized during power-on. While Freescale recommends that the COP header be designed into the system as shown in Figure 24, if this is not possible, the isolation resistor will allow future access to  $\overline{\text{TRST}}$  in the case where a JTAG interface may need to be wired onto the system in debug situations.

The COP header shown in Figure 24 adds many benefits—breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features are possible through this interface—and can be as inexpensive as an unpopulated footprint for a header to be added when needed.

The COP interface has a standard header for connection to the target system, based on the 0.025" square-post 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.





The board designer can choose between several types of heat sinks to place on the MPC755. There are several commercially-available heat sinks for the MPC755 provided by the following vendors:

| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301<br>Internet: www.aavidthermalloy.com                              | 603-224-9988   |
|------------------------------------------------------------------------------------------------------------------------------|----------------|
| Alpha Novatech<br>473 Sapena Ct. #15<br>Santa Clara, CA 95054<br>Internet: www.alphanovatech.com                             | 408-749-7601   |
| International Electronic Research Corporation (IER<br>413 North Moss St.<br>Burbank, CA 91502<br>Internet: www.ctscorp.com   | C)818-842-7277 |
| Tyco Electronics<br>Chip Coolers <sup>™</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.chipcoolers.com | 800-522-6752   |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                    | 603-635-5102   |

Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.

### 8.8.1 Internal Package Conduction Resistance

For the exposed-die packaging technology, shown in Table 4, the intrinsic conduction thermal resistance paths are as follows:

- The die junction-to-case (or top-of-die for exposed silicon) thermal resistance
- The die junction-to-ball thermal resistance

Figure 26 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.

Heat generated on the active side of the chip is conducted through the silicon, then through the heat sink attach material (or thermal interface material), and finally to the heat sink where it is removed by forced-air convection.

Since the silicon thermal resistance is quite small, for a first-order analysis, the temperature drop in the silicon may be neglected. Thus, the heat sink attach material and the heat sink conduction/convective thermal resistances are the dominant terms.



Document Revision History

# 9 Document Revision History

Table 19 provides a revision history for this hardware specification.

|  | Table | 19. | Document | Revision | History |
|--|-------|-----|----------|----------|---------|
|--|-------|-----|----------|----------|---------|

| Revision | Date      | Substantive Change(s)                                                                                                                                                                                                                                                                  |  |  |  |  |
|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 8        | 2/8/2006  | Changed processor descriptor from 'B' to 'C' for 350 MHz devices and increased power specifications for full-power mode in Table 7.                                                                                                                                                    |  |  |  |  |
| 7        | 4/05/2005 | Removed phrase "for the ceramic ball grid array (CBGA) package" from Section 8.8; this information applies to devices in both CBGA and PBGA packages.                                                                                                                                  |  |  |  |  |
|          |           | Figure 24—updated COP Connector Diagram to recommend a weak pull-up resistor on TCK.                                                                                                                                                                                                   |  |  |  |  |
|          |           | Table 20—added MPC745BPXLE, MPC755BRXLE, MPC755BPXLE, MPC755CVTLE,<br>MPC755BVTLE and MPC745BVTLE part numbers. These devices are fully addressed by this<br>document.                                                                                                                 |  |  |  |  |
|          |           | Corrected Revision Level in Table 23: Rev E devices are Rev 2.8, not 2.7.                                                                                                                                                                                                              |  |  |  |  |
|          |           | Added MPC755CRX400LE and MPC755CPX400LE to devices supported by this specification in Table 20.                                                                                                                                                                                        |  |  |  |  |
|          |           | Removed "Advance Information" from title block on page 1.                                                                                                                                                                                                                              |  |  |  |  |
| 6.1      | 1/21/2005 | Updated document template.                                                                                                                                                                                                                                                             |  |  |  |  |
| 6        | —         | Removed 450 MHz speed grade throughout document. These devices are no longer supported for new designs; see Section 1.10.2 for more information.                                                                                                                                       |  |  |  |  |
|          |           | Relaxed voltage sequencing requirements in Notes 3 and 4 of Table 1.                                                                                                                                                                                                                   |  |  |  |  |
|          |           | Corrected Note 2 of Table 7.                                                                                                                                                                                                                                                           |  |  |  |  |
|          |           | Changed processor descriptor from 'B' to 'C' for 400 MHz devices and increased power specifications for full-power mode in Table 7. XPC755Bxx400LE devices are no longer produced and are documented in a separate part number specification; see Section 1.10.2 for more information. |  |  |  |  |
|          |           | Increased power specifications for sleep mode for all speed grades in Table 7.                                                                                                                                                                                                         |  |  |  |  |
|          |           | Removed 'Sleep Mode (PLL and DLL Disabled)—Typical' specification from Table 7; this is no longer tested or characterized.                                                                                                                                                             |  |  |  |  |
|          |           | Added Note 4 to Table 7.                                                                                                                                                                                                                                                               |  |  |  |  |
|          |           | Revised L2 clock duty cycle specification in Table 11 and changed Note 7.                                                                                                                                                                                                              |  |  |  |  |
|          |           | Corrected Note 3 in Table 20.                                                                                                                                                                                                                                                          |  |  |  |  |
|          |           | Replaced Table 21 and added Tables 22 and 23.                                                                                                                                                                                                                                          |  |  |  |  |
| 5 —      |           | Added Note 6 to Table 10; clarification only as this information is already documented in the MPC750 RISC Microprocessor Family User's Manual.                                                                                                                                         |  |  |  |  |
|          |           | Revised Figure 24 and Section 1.8.7.                                                                                                                                                                                                                                                   |  |  |  |  |
|          |           | Corrected Process Identifier for 450 MHz part in Table 20.                                                                                                                                                                                                                             |  |  |  |  |
|          |           | Added XPC755BRX <i>nnn</i> T <i>x</i> series to Table 21.                                                                                                                                                                                                                              |  |  |  |  |





# **10 Ordering Information**

Ordering information for the devices fully covered by this specification document is provided in Section 10.1, "Part Numbers Fully Addressed by This Document." Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number. Section 10.2, "Part Numbers Not Fully Addressed by This Document," lists the part numbers which do not fully conform to the specifications of this document. These special part numbers require an additional document called a hardware specifications addendum.

# 10.1 Part Numbers Fully Addressed by This Document

Table 20 provides the Freescale part numbering nomenclature for the MPC755 and MPC745 devices fully addressed by this document.

| MPC              | XXX                | X                     | XX                                    | nnn                    | X                                | X                       |
|------------------|--------------------|-----------------------|---------------------------------------|------------------------|----------------------------------|-------------------------|
| Product<br>Code  | Part<br>Identifier | Process<br>Descriptor | Package <sup>1</sup>                  | Processor<br>Frequency | Application Modifier             | Revision Level          |
| XPC <sup>2</sup> | 755<br>745         | B = HiP4DP            | PX = PBGA<br>RX = CBGA                | 300<br>350             | L: 2.0 V ± 100 mV<br>0° to 105°C | E: 2.8; PVR = 0008 3203 |
|                  | 755                | C = HiP4DP            |                                       | 400                    |                                  |                         |
| MPC              | 755                | B = HiP4DP            |                                       | 300<br>350             |                                  |                         |
|                  |                    | C = HiP4DP            |                                       | 350<br>400             |                                  |                         |
|                  | 745                | B = HiP4DP            | PX = PBGA                             | 300<br>350             |                                  |                         |
|                  | 745                | C = HiP4DP            | PX = PBGA<br>VT = PBGAPb-<br>free BGA | 350                    |                                  |                         |
|                  | 755<br>745         | B = HiP4DP            | VT = PBGAPb-<br>free BGA              | 300<br>350             |                                  |                         |
|                  | 755                | C = HiP4DP            |                                       | 350<br>400             |                                  |                         |

#### Table 20. Part Numbering Nomenclature

Notes:

1. See Section 7, "Package Description," for more information on available package types.

2. The X prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These are from a limited production volume of prototypes manufactured, tested, and Q.A. inspected on a qualified technology to simulate normal production. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur while shipping pilot production prototypes