# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | M8C                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 24MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART                                            |
| Peripherals                | POR, PWM, WDT                                                                |
| Number of I/O              | 16                                                                           |
| Program Memory Size        | 8KB (8K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 512 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.4V ~ 5.25V                                                                 |
| Data Converters            | A/D 28x8b                                                                    |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                               |
| Supplier Device Package    | 20-SSOP                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c21334-24pvxat |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# CY8C21334/CY8C21534

## Contents

| PSoC Functional Overview          | 3  |
|-----------------------------------|----|
| The PSoC Core                     | 3  |
| The Digital System                | 3  |
| The Analog System                 | 4  |
| Additional System Resources       | 4  |
| PSoC Device Characteristics       | 5  |
| Getting Started                   | 5  |
| Application Notes                 | 5  |
| Development Kits                  | 5  |
| Training                          | 5  |
| CYPros Consultants                | 5  |
| Solutions Library                 | 5  |
| Technical Support                 | 5  |
| Development Tools                 | 6  |
| PSoC Designer Software Subsystems | 6  |
| Designing with PSoC Designer      | 7  |
| Select Components                 |    |
| Configure Components              |    |
| Organize and Connect              | 7  |
| Generate, Verify, and Debug       | 7  |
| Pinouts                           | 8  |
| 20-Pin Part Pinout                | 8  |
| 28-Pin Part Pinout                |    |
| Registers                         | 10 |
| Register Conventions              |    |
| Register Mapping Tables           |    |
| Electrical Specifications         |    |
| Absolute Maximum Ratings          |    |
| Operating Temperature             | 14 |
|                                   |    |

| DC Electrical Characteristics           | 15 |
|-----------------------------------------|----|
| AC Electrical Characteristics           | 18 |
| Packaging Information                   | 24 |
| Packaging Dimensions                    | 24 |
| Thermal Impedances                      | 25 |
| Solder Reflow Specifications            | 25 |
| Tape and Reel Information               |    |
| Development Tool Selection              |    |
| Software                                |    |
| Development Kits                        |    |
| Evaluation Tools                        |    |
| Device Programmers                      | 29 |
| Accessories (Emulation and Programming) | 29 |
| Ordering Information                    | 30 |
| Ordering Code Definitions               | 30 |
| Acronyms                                | 31 |
| Reference Documents                     | 31 |
| Document Conventions                    | 32 |
| Units of Measure                        | 32 |
| Numeric Conventions                     | 32 |
| Glossary                                | 32 |
| Document History Page                   | 37 |
| Sales, Solutions, and Legal Information | 39 |
| Worldwide Sales and Design Support      | 39 |
| Products                                |    |
| PSoC® Solutions                         | 39 |
| Cypress Developer Community             |    |
| Technical Support                       |    |



# CY8C21334/CY8C21534

## **PSoC Functional Overview**

The PSoC family consists of many devices with on-chip controllers. These devices are designed to replace multiple traditional microcontroller unit (MCU)-based system components with one, low-cost single-chip programmable component. A PSoC device includes configurable blocks of analog and digital logic, and programmable interconnect. This architecture makes it possible for you to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts.

The PSoC architecture, as illustrated in the Logic Block Diagram on page 1, comprises of four main areas: the core, the system resources, the digital system, and the analog system. Configurable global bus resources allow all the device resources to be combined into a complete custom system. Each CY8C21x34 PSoC device includes four digital blocks and four analog blocks. Depending on the PSoC package, up to 24 GPIOs are also included. The GPIOs provide access to the global digital and analog interconnects.

#### The PSoC Core

The PSoC core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep, and watchdog timers, and an internal main oscillator (IMO) and internal low-speed oscillator (ILO). The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a four-million instructions per second (MIPS) 8-bit Harvard-architecture microprocessor.

System Resources provide additional capability, such as digital clocks for increased flexibility,  $l^2C$  functionality for implementing an  $l^2C$  master, slave, or multi-master, an internal voltage reference that provides an absolute value of 1.3 V to a number of PSoC subsystems, and various system resets supported by the M8C.

The Digital System is composed of an array of digital PSoC blocks, which can be configured into any number of digital peripherals. The digital blocks can be connected to the GPIO through a series of global buses that can route any signal to any pin. This frees designs from the constraints of a fixed peripheral controller.

The Analog System is composed of four analog PSoC blocks, supporting comparators and analog-to-digital conversion with up to 10 bits of precision.

#### The Digital System

The digital system is composed of four digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals,

which are called user modules. Digital peripheral configurations include those listed.

- PWMs (8- to 32-bit)
- PWMs with dead band (8- to 24-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- Full or half-duplex 8-bit UART with selectable parity
- SPI master and slave
- I<sup>2</sup>C master, slave, or multi-master (implemented in a dedicated  $I^2$ C block)
- Cyclical redundancy checker/generator (16-bit)
- Infrared Data Association (IrDA)
- PRS generators (8- to 32-bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

#### Figure 1. Digital System Block Diagram



Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in Table 1 on page 5.





## **Development Tools**

PSoC Designer<sup>™</sup> is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
- Hardware and software I<sup>2</sup>C slaves and masters
- □ Full-speed USB 2.0
- Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

#### **PSoC Designer Software Subsystems**

#### Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are ADCs, DACs, amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this allows you to use more than 100 percent of PSoC's resources for an application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and are linked with other software modules to get absolute addressing.

**C Language Compilers**. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows you to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an online support Forum to aid the designer.

#### In-Circuit Emulator

A low-cost, high-functionality in-circuit emulator (ICE) is available for development support. This hardware can program single devices.

The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation.



## **Pinouts**

The CY8C21x34 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O and connection to the common analog bus. However, V<sub>SS</sub>, V<sub>DD</sub>, and XRES are not capable of digital I/O.

#### 20-Pin Part Pinout

#### Table 2. 20-Pin Part Pinout (shrink small-outline package (SSOP))

| Pin | Ту      | ре     | Name            | Description                                             |
|-----|---------|--------|-----------------|---------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                             |
| 1   | I/O     | I, M   | P0[7]           | Analog column mux input                                 |
| 2   | I/O     | I, M   | P0[5]           | Analog column mux input                                 |
| 3   | I/O     | I, M   | P0[3]           | Analog column mux input, C <sub>MOD</sub> capacitor pin |
| 4   | I/O     | I, M   | P0[1]           | Analog column mux input, C <sub>MOD</sub> capacitor pin |
| 5   | Po      | wer    | V <sub>SS</sub> | Ground connection                                       |
| 6   | I/O     | М      | P1[7]           | I <sup>2</sup> C serial clock (SCL)                     |
| 7   | I/O     | М      | P1[5]           | I <sup>2</sup> C serial data (SDA)                      |
| 8   | I/O     | М      | P1[3]           |                                                         |
| 9   | I/O     | М      | P1[1]           | I <sup>2</sup> C SCL, ISSP-SCLK <sup>[4]</sup>          |
| 10  | Power   |        | V <sub>SS</sub> | Ground connection                                       |
| 11  | I/O     | М      | P1[0]           | I <sup>2</sup> C SDA, ISSP-SDATA <sup>[4]</sup>         |
| 12  | I/O     | М      | P1[2]           |                                                         |
| 13  | I/O     | М      | P1[4]           | Optional external clock input (EXTCLK)                  |
| 14  | I/O     | М      | P1[6]           |                                                         |
| 15  | Input   |        | XRES            | Active high external reset with internal pull-down      |
| 16  | I/O     | I, M   | P0[0]           | Analog column mux input                                 |
| 17  | I/O     | I, M   | P0[2]           | Analog column mux input                                 |
| 18  | I/O     | I, M   | P0[4]           | Analog column mux input                                 |
| 19  | I/O     | I, M   | P0[6]           | Analog column mux input                                 |
| 20  | Po      | wer    | $V_{DD}$        | Supply voltage                                          |

**LEGEND** A = Analog, I = Input, O = Output, and M = Analog Mux Input.

#### Figure 3. CY8C21334 20-Pin PSoC Device

4. These are the ISSP pins, which are not high Z when coming out of POR. See the PSoC Technical Reference Manual for details.



# CY8C21334/CY8C21534

#### 28-Pin Part Pinout

#### Table 3. 28-Pin Part Pinout (SSOP)

| Pin | Ту      | ре     | Name     | Description                                             |  |  |  |  |  |
|-----|---------|--------|----------|---------------------------------------------------------|--|--|--|--|--|
| No. | Digital | Analog | Name     |                                                         |  |  |  |  |  |
| 1   | I/O     | I, M   | P0[7]    | Analog column mux input                                 |  |  |  |  |  |
| 2   | I/O     | I, M   | P0[5]    | Analog column mux input                                 |  |  |  |  |  |
| 3   | I/O     | I, M   | P0[3]    | Analog column mux input, C <sub>MOD</sub> capacitor pin |  |  |  |  |  |
| 4   | I/O     | I, M   | P0[1]    | Analog column mux input, C <sub>MOD</sub> capacitor pin |  |  |  |  |  |
| 5   | I/O     | М      | P2[7]    |                                                         |  |  |  |  |  |
| 6   | I/O     | М      | P2[5]    |                                                         |  |  |  |  |  |
| 7   | I/O     | М      | P2[3]    |                                                         |  |  |  |  |  |
| 8   | I/O     | М      | P2[1]    |                                                         |  |  |  |  |  |
| 9   | Pov     | wer    | $V_{SS}$ | Ground connection                                       |  |  |  |  |  |
| 10  | I/O     | М      | P1[7]    | I <sup>2</sup> C SCL                                    |  |  |  |  |  |
| 11  | I/O     | М      | P1[5]    | I <sup>2</sup> C SDA                                    |  |  |  |  |  |
| 12  | I/O     | М      | P1[3]    |                                                         |  |  |  |  |  |
| 13  | I/O     | М      | P1[1]    | I <sup>2</sup> C SCL, ISSP-SCLK <sup>[5]</sup>          |  |  |  |  |  |
| 14  | Pov     | wer    | $V_{SS}$ | Ground connection                                       |  |  |  |  |  |
| 15  | I/O     | М      | P1[0]    | I <sup>2</sup> C SDA, ISSP-SDATA <sup>[5]</sup>         |  |  |  |  |  |
| 16  | I/O     | М      | P1[2]    |                                                         |  |  |  |  |  |
| 17  | I/O     | М      | P1[4]    | Optional EXTCLK                                         |  |  |  |  |  |
| 18  | I/O     | М      | P1[6]    |                                                         |  |  |  |  |  |
| 19  | Input   |        | XRES     | Active high external reset with internal pull-down      |  |  |  |  |  |
| 20  | I/O     | М      | P2[0]    |                                                         |  |  |  |  |  |
| 21  | I/O     | М      | P2[2]    |                                                         |  |  |  |  |  |
| 22  | I/O     | М      | P2[4]    |                                                         |  |  |  |  |  |
| 23  | I/O     | М      | P2[6]    |                                                         |  |  |  |  |  |
| 24  | I/O     | I, M   | P0[0]    | Analog column mux input                                 |  |  |  |  |  |
| 25  | I/O     | I, M   | P0[2]    | Analog column mux input                                 |  |  |  |  |  |
| 26  | I/O     | I, M   | P0[4]    | Analog column mux input                                 |  |  |  |  |  |
| 27  | I/O     | I, M   | P0[6]    | Analog column mux input                                 |  |  |  |  |  |
| 28  | Pov     | wer    | $V_{DD}$ | Supply voltage                                          |  |  |  |  |  |

Figure 4. CY8C21534 28-Pin PSoC Device 0

| AI, M, P0[7] =      | 1  |      | 28 | <b>V</b> DD           |
|---------------------|----|------|----|-----------------------|
| AI, M, P0[5] 🗖      | 2  |      | 27 | <b>=</b> P0[6], M, Al |
| AI, M, P0[3] 🖛      | 3  |      | 26 | <b>=</b> P0[4], M, Al |
| AI, M, P0[1] 🗖      | 4  |      | 25 | <b>=</b> P0[2], M, Al |
| M, P2[7] =          | 5  |      | 24 | <b>=</b> P0[0], M, Al |
| M, P2[5] 🗖          | 6  |      | 23 | <b>=</b> P2[6], M     |
| M, P2[3] =          | 7  | SSOP | 22 | <b>=</b> P2[4], M     |
| M, P2[1] =          | 8  | 330P | 21 | <b>=</b> P2[2], M     |
| V <sub>SS</sub> =   | 9  |      | 20 | <b>=</b> P2[0], M     |
| I2C SCL, M, P1[7] = | 10 |      | 19 | ■ XRES                |
| I2C SDA, M, P1[5] = | 11 |      | 18 | <b>=</b> P1[6], M     |
| M, P1[3] 🖛          | 12 |      | 17 | P1[4], M, EXTCLK      |
| I2C SCL, M, P1[1] = | 13 |      | 16 | <b>=</b> P1[2], M     |
| V <sub>SS</sub> =   | 14 |      | 15 | ■ P1[0], M, I2C SDA   |
|                     |    |      |    |                       |

LEGEND A = Analog, I = Input, O = Output, and M = Analog Mux Input.

Note 5. These are the ISSP pins, which are not high Z when coming out of POR. See the *PSoC Technical Reference Manual* for details.



#### Table 4. Register Map 0 Table: User Space

| Name      | Addr<br>(0,Hex) | Access | Name     | Addr<br>(0,Hex) | Access | Name              | Addr<br>(0,Hex) | Access | Name     | Addr<br>(0,Hex) | Access |
|-----------|-----------------|--------|----------|-----------------|--------|-------------------|-----------------|--------|----------|-----------------|--------|
| PRT0DR    | 00              | RW     |          | 40              |        | ASE10CR0          | 80              | RW     |          | C0              |        |
| PRTOIE    | 01              | RW     |          | 41              |        |                   | 81              |        |          | C1              |        |
| PRT0GS    | 02              | RW     |          | 42              |        |                   | 82              |        |          | C2              |        |
| PRT0DM2   | 03              | RW     |          | 43              |        |                   | 83              |        |          | C3              |        |
| PRT1DR    | 04              | RW     |          | 44              |        | ASE11CR0          | 84              | RW     |          | C4              |        |
| PRT1IE    | 05              | RW     |          | 45              |        |                   | 85              |        |          | C5              |        |
| PRT1GS    | 06              | RW     |          | 46              |        |                   | 86              |        |          | C6              |        |
| PRT1DM2   | 07              | RW     |          | 47              |        |                   | 87              |        |          | C7              |        |
| PRT2DR    | 08              | RW     |          | 48              |        |                   | 88              |        |          | C8              |        |
| PRT2IE    | 09              | RW     |          | 49              |        |                   | 89              |        |          | C9              |        |
| PRT2GS    | 00<br>0A        | RW     |          | 4A              |        |                   | 8A              |        |          | CA              |        |
| PRT2DM2   | 0A<br>0B        | RW     |          | 4B              |        |                   | 8B              |        |          | CB              |        |
| FRIZDIVIZ | 0D<br>0C        | INVV   |          | 4D<br>4C        |        |                   | 8C              |        |          | CC              |        |
|           | 0C<br>0D        |        |          | 40<br>4D        |        |                   | 8D              |        |          | CD              |        |
|           |                 |        |          |                 |        |                   |                 |        |          |                 |        |
|           | 0E              |        |          | 4E              |        |                   | 8E              |        |          | CE              |        |
|           | 0F              |        |          | 4F              |        |                   | 8F              |        |          | CF              |        |
|           | 10              |        |          | 50              |        |                   | 90              |        | CUR_PP   | D0              | RW     |
|           | 11              |        |          | 51              |        |                   | 91              |        | STK_PP   | D1              | RW     |
|           | 12              |        |          | 52              |        |                   | 92              |        |          | D2              |        |
|           | 13              |        |          | 53              |        |                   | 93              |        | IDX_PP   | D3              | RW     |
|           | 14              |        |          | 54              | İ      |                   | 94              |        | MVR_PP   | D4              | RW     |
|           | 15              |        |          | 55              | İ      |                   | 95              |        | MVW_PP   | D5              | RW     |
|           | 16              |        |          | 56              |        |                   | 96              |        | I2C_CFG  | D6              | RW     |
|           | 17              |        |          | 57              |        |                   | 97              |        | I2C_SCR  | D7              | #      |
|           | 18              |        |          | 58              |        |                   | 98              |        | I2C_DR   | D8              | RW     |
|           | 19              |        |          | 59              |        |                   | 99              |        | I2C_MSCR | D9              | #      |
|           | 1A              |        |          | 5A              |        |                   | 9A              |        | INT_CLR0 | DA              | RW     |
|           | 1B              |        |          | 5B              |        |                   | 9B              |        | INT_CLR1 | DB              | RW     |
|           | 1D<br>1C        |        |          | 5C              |        |                   | 9C              |        |          | DC              | 1      |
|           | 10<br>1D        |        |          | 5D              |        |                   | 9D              |        | INT_CLR3 | DD              | RW     |
|           | 1D<br>1E        |        |          | 5E              |        |                   | 9D<br>9E        |        | INT_MSK3 | DD              | RW     |
|           | 1E              |        |          | 5E<br>5F        |        |                   | 9E<br>9F        |        |          | DE              | RVV    |
|           |                 |        |          |                 | DW     |                   |                 |        |          |                 | DIA    |
| DBB00DR0  | 20              | #      | AMX_IN   | 60              | RW     |                   | A0              |        | INT_MSK0 | E0              | RW     |
| DBB00DR1  | 21              | W      | AMUX_CFG | 61              | RW     |                   | A1              |        | INT_MSK1 | E1              | RW     |
| DBB00DR2  | 22              | RW     | PWM_CR   | 62              | RW     |                   | A2              |        | INT_VC   | E2              | RC     |
| DBB00CR0  | 23              | #      |          | 63              |        |                   | A3              |        | RES_WDT  | E3              | W      |
| DBB01DR0  | 24              | #      | CMP_CR0  | 64              | #      |                   | A4              |        |          | E4              |        |
| DBB01DR1  | 25              | W      |          | 65              |        |                   | A5              |        |          | E5              |        |
| DBB01DR2  | 26              | RW     | CMP_CR1  | 66              | RW     |                   | A6              |        | DEC_CR0  | E6              | RW     |
| DBB01CR0  | 27              | #      |          | 67              |        |                   | A7              |        | DEC_CR1  | E7              | RW     |
| DCB02DR0  | 28              | #      | ADC0_CR  | 68              | #      |                   | A8              |        |          | E8              |        |
| DCB02DR1  | 29              | W      | ADC1_CR  | 69              | #      |                   | A9              |        |          | E9              |        |
| DCB02DR2  | 2A              | RW     |          | 6A              |        |                   | AA              |        |          | EA              |        |
| DCB02CR0  | 2B              | #      |          | 6B              |        |                   | AB              |        |          | EB              |        |
| DCB03DR0  | 2C              | #      | TMP_DR0  | 6C              | RW     | 1                 | AC              |        |          | EC              |        |
| DCB03DR1  | 2D              | W      | TMP_DR1  | 6D              | RW     |                   | AD              |        |          | ED              |        |
| DCB03DR2  | 2E              | RW     | TMP_DR2  | 6E              | RW     |                   | AE              |        |          | EE              |        |
| DCB03CR0  | 2E<br>2F        | #      | TMP_DR3  | 6F              | RW     |                   | AF              |        |          | EF              |        |
| DODOGOTIO | 30              | TT TT  |          | 70              | 1      | RDIORI            | B0              | RW     |          | F0              |        |
|           | 31              |        |          | 70              |        | RDIOSYN           | B1              | RW     |          | F1              |        |
|           |                 |        |          |                 | D\//   |                   |                 |        |          |                 |        |
|           | 32<br>33        |        | ACE00CR1 | 72<br>73        | RW     | RDI0IS<br>RDI0LT0 | B2              | RW     |          | F2              |        |
|           |                 |        | ACE00CR2 |                 | RW     |                   | B3              | RW     |          | F3              |        |
|           | 34              |        |          | 74              | L      | RDI0LT1           | B4              | RW     |          | F4              |        |
|           | 35              |        |          | 75              |        | RDI0RO0           | B5              | RW     |          | F5              |        |
|           | 36              |        | ACE01CR1 | 76              | RW     | RDI0RO1           | B6              | RW     |          | F6              |        |
|           | 37              |        | ACE01CR2 | 77              | RW     |                   | B7              |        | CPU_F    | F7              | RL     |
|           | 38              |        |          | 78              |        |                   | B8              |        |          | F8              |        |
|           | 39              |        |          | 79              |        |                   | B9              |        |          | F9              |        |
|           | 3A              |        |          | 7A              |        |                   | BA              |        |          | FA              |        |
|           | 3B              |        |          | 7B              | 1      |                   | BB              | 1      |          | FB              | 1      |
|           | 3C              |        | t        | 7C              | İ      | 1                 | BC              |        |          | FC              |        |
|           | 3D              |        | 1        | 7D              | 1      | 1                 | BD              |        | DAC_D    | FD              | RW     |
|           |                 |        |          | 7E              |        | I                 | BE              |        | CPU_SCR1 | FE              | #      |
|           | 3E              |        |          | / L             |        |                   | DL              |        |          | 1 -             |        |

Blank fields are Reserved and must not be accessed.



#### Table 5. Register Map 1 Table: Configuration Space

| Name    | Addr<br>(1,Hex) | Access   | Name      | Addr<br>(1,Hex) | Access   | Name     | Addr<br>(1,Hex) | Access | Name                 | Addr<br>(1,Hex) | Access |
|---------|-----------------|----------|-----------|-----------------|----------|----------|-----------------|--------|----------------------|-----------------|--------|
| PRT0DM0 | 00              | RW       |           | 40              |          | ASE10CR0 | 80              | RW     |                      | C0              |        |
| PRT0DM1 | 01              | RW       |           | 41              |          |          | 81              |        |                      | C1              |        |
| PRT0IC0 | 02              | RW       |           | 42              |          |          | 82              |        |                      | C2              |        |
| PRT0IC1 | 03              | RW       |           | 43              |          |          | 83              |        |                      | C3              |        |
| PRT1DM0 | 04              | RW       |           | 44              |          | ASE11CR0 | 84              | RW     |                      | C4              |        |
| PRT1DM1 | 05              | RW       |           | 45              |          |          | 85              |        |                      | C5              |        |
| PRT1IC0 | 06              | RW       |           | 46              |          |          | 86              |        |                      | C6              |        |
| PRT1IC1 | 07              | RW       |           | 47              |          |          | 87              |        |                      | C7              |        |
| PRT2DM0 | 08              | RW       |           | 48              |          |          | 88              |        |                      | C8              |        |
| PRT2DM1 | 09              | RW       |           | 49              |          |          | 89              |        |                      | C9              |        |
| PRT2IC0 | 0A              | RW       |           | 4A              |          |          | 8A              |        |                      | CA              |        |
| PRT2IC1 | 0B              | RW       |           | 4B              |          |          | 8B              |        |                      | CB              |        |
|         | 00              |          |           | 4C              |          |          | 8C              |        |                      | CC              |        |
|         | 0D              |          |           | 4D              |          |          | 8D              |        |                      | CD              |        |
|         | 0E              |          |           | 4E              |          |          | 8E              |        |                      | CE              |        |
|         | 0E<br>0F        |          |           | 4F              |          |          | 8F              |        |                      | CF              |        |
|         | 10              |          |           | 50              |          |          | 90              |        | GDI_O_IN             | D0              | RW     |
|         | 10              |          |           | 51              |          |          | 90              |        | GDI_C_IN<br>GDI_E_IN | D0              | RW     |
|         | 11              |          |           | 52              |          |          | 91              |        |                      | D1<br>D2        | RW     |
|         | 12              |          | }         | 52              |          | 8        | 92              |        | GDI_O_OU<br>GDI_E_OU | D2<br>D3        | RW     |
|         | 13              |          |           | 53              |          | 8        | 93              |        | GDI_E_00             | D3<br>D4        | RVV    |
|         |                 |          |           |                 |          |          |                 |        |                      |                 |        |
|         | 15              |          |           | 55              |          |          | 95              |        |                      | D5<br>D6        |        |
|         | 16              |          |           | 56              |          |          | 96              |        |                      | -               |        |
|         | 17              |          |           | 57              |          |          | 97              |        |                      | D7              | DW     |
|         | 18              |          |           | 58              |          |          | 98              |        | MUX_CR0              | D8              | RW     |
|         | 19              |          |           | 59              |          |          | 99              |        | MUX_CR1              | D9              | RW     |
|         | 1A              |          |           | 5A              |          |          | 9A              |        | MUX_CR2              | DA              | RW     |
|         | 1B              |          |           | 5B              |          |          | 9B              |        | MUX_CR3              | DB              | RW     |
|         | 1C              |          |           | 5C              |          |          | 9C              |        |                      | DC              | 5.11   |
|         | 1D              |          |           | 5D              |          |          | 9D              |        | OSC_GO_EN            | DD              | RW     |
|         | 1E              |          |           | 5E              |          |          | 9E              |        | OSC_CR4              | DE              | RW     |
|         | 1F              |          |           | 5F              |          |          | 9F              |        | OSC_CR3              | DF              | RW     |
| DBB00FN | 20              | RW       | CLK_CR0   | 60              | RW       |          | A0              |        | OSC_CR0              | E0              | RW     |
| DBB00IN | 21              | RW       | CLK_CR1   | 61              | RW       |          | A1              |        | OSC_CR1              | E1              | RW     |
| DBB00OU | 22              | RW       | ABF_CR0   | 62              | RW       |          | A2              |        | OSC_CR2              | E2              | RW     |
|         | 23              |          | AMD_CR0   | 63              | RW       |          | A3              |        | VLT_CR               | E3              | RW     |
| DBB01FN | 24              | RW       | CMP_GO_EN | 64              | RW       |          | A4              |        | VLT_CMP              | E4              | R      |
| DBB01IN | 25              | RW       |           | 65              |          |          | A5              |        | ADC0_TR              | E5              | RW     |
| DBB01OU | 26              | RW       | AMD_CR1   | 66              | RW       |          | A6              |        | ADC1_TR              | E6              | RW     |
|         | 27              |          | ALT_CR0   | 67              | RW       |          | A7              |        |                      | E7              |        |
| DCB02FN | 28              | RW       |           | 68              |          |          | A8              |        | IMO_TR               | E8              | W      |
| DCB02IN | 29              | RW       |           | 69              |          |          | A9              |        | ILO_TR               | E9              | W      |
| DCB02OU | 2A              | RW       |           | 6A              |          |          | AA              |        | BDG_TR               | EA              | RW     |
|         | 2B              |          | CLK_CR3   | 6B              | RW       |          | AB              |        | ECO_TR               | EB              | W      |
| DCB03FN | 2C              | RW       | TMP_DR0   | 6C              | RW       |          | AC              |        |                      | EC              |        |
| DCB03IN | 2D              |          | TMP_DR1   | 6D              | RW       | I        | AD              |        |                      | ED              |        |
| DCB03OU | 2E              | RW       | TMP_DR2   | 6E              | RW       |          | AE              |        |                      | EE              |        |
|         | 2F              |          | TMP_DR3   | 6F              | RW       |          | AF              |        |                      | EF              |        |
|         | 30              |          |           | 70              |          | RDIORI   | B0              | RW     |                      | F0              | 1      |
|         | 31              |          |           | 71              |          | RDI0SYN  | B1              | RW     |                      | F1              | 1      |
|         | 32              |          | ACE00CR1  | 72              | RW       | RDI0IS   | B2              | RW     |                      | F2              |        |
|         | 33              | İ        | ACE00CR2  | 73              | RW       | RDI0LT0  | B3              | RW     |                      | F3              | İ      |
|         | 34              | t        |           | 74              | t        | RDI0LT1  | B4              | RW     |                      | F4              | t      |
|         | 35              | t        |           | 75              | t        | RDI0RO0  | B5              | RW     |                      | F5              | t      |
|         | 36              | 1        | ACE01CR1  | 76              | RW       | RDI0RO1  | B6              | RW     |                      | F6              | 1      |
|         | 37              |          | ACE01CR2  | 77              | RW       | l        | B7              |        | CPU_F                | F7              | RL     |
|         | 38              |          |           | 78              |          | 1        | B8              |        |                      | F8              |        |
|         | 39              |          | ľ         | 79              |          | Ì        | B9              |        |                      | F9              |        |
|         | 3A              | 1        |           | 7A              | 1        | 1        | BA              |        |                      | FA              | 1      |
|         | 3B              |          |           | 7B              |          | 1        | BB              |        |                      | FB              |        |
|         | 3C              |          |           | 70              |          | 1        | BC              |        |                      | FC              |        |
|         | 3D              | <u> </u> |           | 7D              | <u> </u> | 1        | BD              |        | DAC_CR               | FD              | RW     |
|         | 3E              | +        | ł         | 7E              | +        | ł        | BE              |        | CPU_SCR1             | FE              | #      |
|         |                 | L        |           | 7E<br>7F        | ł        | 8        | BF              |        | CPU_SCR0             | FF              | #      |
|         | 3F              |          |           |                 |          |          | RE              |        |                      |                 |        |

Blank fields are Reserved and must not be accessed.

# Access is bit specific.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C21x34 PSoC device. For the most up-to-date electrical specifications, visit the Cypress website at http://www.cypress.com.

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and T<sub>J</sub>  $\leq$  100 °C as specified, except where noted. Refer to Table 12 on page 18 for the electrical specifications for the IMO using slow IMO (SLIMO) mode.





#### **DC Electrical Characteristics**

#### DC Chip Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

#### Table 6. DC Chip Level Specifications

| Symbol           | Description                                                          | Min  | Тур  | Max  | Units | Notes                                                                                                                      |
|------------------|----------------------------------------------------------------------|------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub>  | Supply voltage                                                       | 3.0  | -    | 5.25 | V     | See table titled DC POR and LVD Specifications on page 16                                                                  |
| I <sub>DD</sub>  | Supply current, IMO = 24 MHz                                         | -    | 4    | 6    | mA    | Conditions are $V_{DD} = 5.25$ V, CPU =<br>3 MHz, 48 MHz disabled. VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 0.366 kHz      |
| I <sub>DD3</sub> | Supply current, IMO = 6 MHz using SLIMO mode                         | -    | 2    | 4    | mA    | Conditions are V <sub>DD</sub> = 3.3 V, CPU =<br>3 MHz, 48 MHz disabled. VC1 = 375 kHz,<br>VC2 = 23.4 kHz, VC3 = 0.091 kHz |
| I <sub>SB1</sub> | Sleep (mode) current with POR, LVD, sleep timer, WDT, and ILO active | -    | 2.8  | 7    | μA    | $V_{DD}$ = 3.3 V, –40 $^{\circ}C \leq T_{A} \leq 85 \ ^{\circ}C$                                                           |
| I <sub>SB2</sub> | Sleep (mode) current with POR, LVD, sleep timer, WDT, and ILO active | _    | 5    | 15   | μΑ    | $V_{DD}$ = 5.25 V, –40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C                                                               |
| V <sub>REF</sub> | Reference voltage (Bandgap)                                          | 1.28 | 1.30 | 1.32 | V     | Trimmed for appropriate V <sub>DD</sub> range                                                                              |

#### DC GPIO Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq T_A \leq 85$  °C or 3.0 V to 3.6 V and -40 °C  $\leq T_A \leq 85$  °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

#### Table 7. DC GPIO Specifications

| Symbol           | Description                       | Min                  | Тур | Max  | Units | Notes                                                                                                                                                                 |
|------------------|-----------------------------------|----------------------|-----|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull-up resistor                  | 4                    | 5.6 | 8    | kΩ    |                                                                                                                                                                       |
| R <sub>PD</sub>  | Pull-down resistor                | 4                    | 5.6 | 8    | kΩ    | Also applies to the internal pull-down resistor on the XRES pin                                                                                                       |
| V <sub>OH</sub>  | High output level                 | V <sub>DD</sub> -1.0 | _   | -    | V     | $I_{OH}$ = 10 mA, $V_{DD}$ = 4.75 to 5.25 V (8 total<br>loads, 4 on even port pins (for example,<br>P0[2], P1[4]), 4 on odd port pins (for<br>example, P0[3], P1[5])) |
| V <sub>OL</sub>  | Low output level                  | -                    | -   | 0.75 | V     | $I_{OL}$ = 25 mA, $V_{DD}$ = 4.75 to 5.25 V (8 total<br>loads, 4 on even port pins (for example,<br>P0[2], P1[4]), 4 on odd port pins (for<br>example, P0[3], P1[5])) |
| I <sub>ОН</sub>  | High level source current         | 10                   | Ι   | -    | mA    | $V_{OH} \ge V_{DD} - 1.0$ V, see the limitations of the total current in the note for $V_{OH}$                                                                        |
| I <sub>OL</sub>  | Low level sink current            | 25                   | -   | -    | mA    | $V_{OL} \leq$ 0.75 V, see the limitations of the total current in the note for $V_{OL}$                                                                               |
| V <sub>IL</sub>  | Input low level                   | -                    | -   | 0.8  | V     |                                                                                                                                                                       |
| V <sub>IH</sub>  | Input high level                  | 2.1                  | -   |      | V     |                                                                                                                                                                       |
| V <sub>H</sub>   | Input hysteresis                  | -                    | 60  | -    | mV    |                                                                                                                                                                       |
| IIL              | Input leakage (absolute value)    | _                    | 1   | -    | nA    | Gross tested to 1 µA.                                                                                                                                                 |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -                    | 3.5 | 10   | pF    | Package and pin dependent<br>Temp = 25 °C                                                                                                                             |
| C <sub>OUT</sub> | Capacitive load on pins as output | _                    | 3.5 | 10   | pF    | Package and pin dependent<br>Temp = 25 °C                                                                                                                             |



#### DC Operational Amplifier Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

| Table 8. | DC Operational | Amplifier S | pecifications |
|----------|----------------|-------------|---------------|
|----------|----------------|-------------|---------------|

| Symbol                           | Description                                           | Min | Тур | Max          | Units | Notes                                     |
|----------------------------------|-------------------------------------------------------|-----|-----|--------------|-------|-------------------------------------------|
| V <sub>OSOA</sub>                | Input offset voltage (absolute value)                 | -   | 2.5 | 15           | mV    |                                           |
| TCV <sub>OSOA</sub>              | Average input offset voltage drift                    | -   | 10  | -            | μV/°C |                                           |
| I <sub>EBOA</sub> <sup>[6]</sup> | Input leakage current (Port 0 analog pins)            | -   | 200 | -            | pА    | Gross tested to 1 µA                      |
| C <sub>INOA</sub>                | Input capacitance (Port 0 analog pins)                | -   | 4.5 | 9.5          | pF    | Package and pin dependent<br>Temp = 25 °C |
| V <sub>CMOA</sub>                | Common mode voltage range                             | 0.0 | -   | $V_{DD} - 1$ | V     |                                           |
| G <sub>OLOA</sub>                | Open loop gain                                        | -   | 80  | -            | dB    |                                           |
| I <sub>SOA</sub>                 | Supply current                                        |     |     |              |       |                                           |
|                                  | $3.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | -   | 30  | -            | μA    |                                           |
|                                  | $4.75~V \leq V_{DD} \leq 5.25~V$                      | -   | 35  | -            | μA    |                                           |

#### DC Analog Mux Bus Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

#### Table 9. DC Analog Mux Bus Specifications

| Symbol           | Description                                     | Min | Тур | Max | Units | Notes |
|------------------|-------------------------------------------------|-----|-----|-----|-------|-------|
| R <sub>SW</sub>  | Switch resistance to common analog bus          | -   | -   | 400 | Ω     |       |
| R <sub>VDD</sub> | Resistance of initialization switch to $V_{DD}$ | -   | -   | 800 | Ω     |       |

#### DC POR and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

| Symbol                                                      | Description                                                                                                                                                                                       | Min                                                  | Тур                                                  | Max                                                                 | Units                           | Notes                                                                  |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------|
| V <sub>PPOR0</sub>                                          | V <sub>DD</sub> value for precision POR (PPOR) trip<br>PORLEV[1:0] = 00b                                                                                                                          | -                                                    | 2.36                                                 | 2.40                                                                | V                               | V <sub>DD</sub> must be greater than or equal to 2.5 V during startup, |
| V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>                    | PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                                                            | -                                                    | 2.82<br>4.55                                         | 2.95<br>4.70                                                        | V<br>V                          | reset from the XRES pin, or reset from watchdog.                       |
| VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | $\begin{array}{l} V_{DD} \text{ value for LVD trip} \\ VM[2:0] = 001b \\ VM[2:0] = 010b \\ VM[2:0] = 011b \\ VM[2:0] = 100b \\ VM[2:0] = 101b \\ VM[2:0] = 110b \\ VM[2:0] = 111b \\ \end{array}$ | 2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.99 <sup>[7]</sup><br>3.09<br>3.20<br>4.55<br>4.75<br>4.83<br>4.95 | V<br>V<br>V<br>V<br>V<br>V<br>V |                                                                        |

#### Table 10. DC POR and LVD Specifications

Notes

6. Atypical behavior: I<sub>EBOA</sub> of Port 0 Pin 0 is below 1 nA at 25 °C; 50 nA over temperature. Use Port 0 Pins 1-7 for the lowest leakage of 200 pA.

<sup>7.</sup> Always greater than 50 mV above  $V_{PPOR1}$  (PORLEV[1:0] = 01b) for falling supply.



#### AC GPIO Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

#### Table 13. AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max  | Units | Notes                                        |
|-------------------|----------------------------------------------|-----|-----|------|-------|----------------------------------------------|
| F <sub>GPIO</sub> | GPIO operating frequency                     | 0   | -   | 12.6 | MHz   | Normal Strong Mode                           |
| TRiseF            | Rise time, normal strong mode, Cload = 50 pF | 2   | 6   | 18   | ns    | V <sub>DD</sub> = 4.75 to 5.25 V, 10% to 90% |
| TFallF            | Fall time, normal strong mode, Cload = 50 pF | 2   | 6   | 18   | ns    | V <sub>DD</sub> = 4.75 to 5.25 V, 10% to 90% |
| TRiseS            | Rise time, slow strong mode, Cload = 50 pF   | 7   | 27  | -    | ns    | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90%    |
| TFallS            | Fall time, slow strong mode, Cload = 50 pF   | 7   | 22  | _    | ns    | V <sub>DD</sub> = 3 to 5.25 V, 10% to 90%    |



#### Figure 7. GPIO Timing Diagram



#### Table 15. AC Digital Block Specifications (continued)

| Function    | Description                      | Min                                 | Тур | Max                  | Units | Notes                         |  |  |  |
|-------------|----------------------------------|-------------------------------------|-----|----------------------|-------|-------------------------------|--|--|--|
| Transmitter | Input clock frequency            |                                     |     |                      |       |                               |  |  |  |
|             | $V_{DD} \ge 4.75$ V, 2 stop bits | -                                   | —   | 50.4 <sup>[15]</sup> | MHz   | clock frequency divided by 8. |  |  |  |
|             | $V_{DD} \ge 4.75$ V, 1 stop bit  | -                                   | _   | 25.2 <sup>[15]</sup> | MHz   | *                             |  |  |  |
|             | V <sub>DD</sub> < 4.75 V         | -                                   | _   | 25.2 <sup>[15]</sup> | MHz   | *                             |  |  |  |
| Receiver    | Input clock frequency            | The baud rate is equal to the input |     |                      |       |                               |  |  |  |
|             | $V_{DD} \ge 4.75$ V, 2 stop bits | -                                   | —   | 50.4 <sup>[15]</sup> | MHz   | clock frequency divided by 8. |  |  |  |
|             | $V_{DD} \ge 4.75$ V, 1 stop bit  | -                                   | _   | 25.2 <sup>[15]</sup> | MHz   | *                             |  |  |  |
|             | V <sub>DD</sub> < 4.75 V         | -                                   | -   | 25.2 <sup>[15]</sup> | MHz   | *                             |  |  |  |

#### AC External Clock Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

#### Table 16. 5 V AC External Clock Specifications

| Symbol  | Description            | Min   | Тур | Max  | Units | Notes |
|---------|------------------------|-------|-----|------|-------|-------|
| FOSCEXT | Frequency              | 0.093 | -   | 24.6 | MHz   |       |
| -       | High period            | 20.6  | -   | 5300 | ns    |       |
| -       | Low period             | 20.6  | -   | -    | ns    |       |
| -       | Power-up IMO to switch | 150   | -   | -    | μS    |       |

#### Table 17. 3.3 V AC External Clock Specifications

| Symbol              | Description                                     | Min   | Тур | Max  | Units | Notes                                                                                                                                                                                                                              |
|---------------------|-------------------------------------------------|-------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1            | 0.093 | _   | 12.3 | MHz   | Maximum CPU frequency is 12 MHz<br>at 3.3 V. With the CPU clock divider<br>set to 1, the external clock must<br>adhere to the maximum frequency<br>and duty cycle requirements.                                                    |
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater | 0.186 | _   | 24.6 | MHz   | If the frequency of the external clock<br>is greater than 12 MHz, the CPU clock<br>divider must be set to 2 or greater. In<br>this case, the CPU clock divider<br>ensures that the fifty percent duty<br>cycle requirement is met. |
| -                   | High period with CPU clock divide by 1          | 41.7  | -   | 5300 | ns    |                                                                                                                                                                                                                                    |
| -                   | Low period with CPU clock divide by 1           | 41.7  | -   | -    | ns    |                                                                                                                                                                                                                                    |
| -                   | Power-up IMO to switch                          | 150   | 1   | -    | μS    |                                                                                                                                                                                                                                    |





#### AC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V or 3.3 V at 25 °C and are for design guidance only.

Table 18. AC Programming Specifications

| Symbol              | Description                                                                         | Min | Тур | Max                 | Units | Notes                      |
|---------------------|-------------------------------------------------------------------------------------|-----|-----|---------------------|-------|----------------------------|
| t <sub>RSCLK</sub>  | Rise time of SCLK                                                                   | 1   | -   | 20                  | ns    |                            |
| t <sub>FSCLK</sub>  | Fall time of SCLK                                                                   | 1   | -   | 20                  | ns    |                            |
| t <sub>SSCLK</sub>  | Data setup time to falling edge of SCLK                                             | 40  | -   | -                   | ns    |                            |
| t <sub>HSCLK</sub>  | Data hold time from falling edge of SCLK                                            | 40  | -   | -                   | ns    |                            |
| t <sub>SCLK</sub>   | Frequency of SCLK                                                                   | 0   | -   | 8                   | MHz   |                            |
| t <sub>ERASEB</sub> | Flash block erase time                                                              | -   | 10  | 40 <sup>[16]</sup>  | ms    |                            |
| t <sub>WRITE</sub>  | Flash block write time                                                              | -   | 40  | 160 <sup>[16]</sup> | ms    |                            |
| t <sub>DSCLK</sub>  | Data out delay from falling edge of SCLK                                            | -   | 38  | 45                  | ns    | $3.6 < V_{DD}$             |
| t <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK                                            | -   | 44  | 50                  | ns    | $3.0 \leq V_{DD} \leq 3.6$ |
| t <sub>PRGH</sub>   | Total flash block program time<br>(t <sub>ERASEB</sub> + t <sub>WRITE</sub> ), hot  | -   | -   | 100 <sup>[16]</sup> |       | $T_{J} \ge 0 \ ^{\circ}C$  |
| t <sub>PRGC</sub>   | Total flash block program time<br>(t <sub>ERASEB</sub> + t <sub>WRITE</sub> ), cold | _   | _   | 200 <sup>[16]</sup> | ms    | T <sub>J</sub> < 0 °C      |

Note

16. For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor, and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information.





#### **Tape and Reel Information**



Figure 11. 20-pin SSOP (209 Mils) Advantek Carrier Tape Drawing, 51-51101

NOTES: 1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2 2. CAMBER IN COMPLIANCE WITH EIA 481 3. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE

51-51101 \*C





#### Figure 12. 28-pin SSOP (209 Mils) C-PAK Carrier Tape Drawing, 51-51100

6 Supplier P/N: SSOP28-3 CL3 22B3 Lxx W16

51-51100 \*D

#### Table 22. Tape and Reel Specifications

| Package     | Cover Tape<br>Width (mm) | Hub Size<br>(inches) | Minimum Leading<br>Empty Pockets | Minimum<br>Trailing Empty<br>Pockets | Standard Full Reel<br>Quantity |
|-------------|--------------------------|----------------------|----------------------------------|--------------------------------------|--------------------------------|
| 20-Pin SSOP | 13.3                     | 4                    | 42                               | 25                                   | 2000                           |
| 28-Pin SSOP | 13.3                     | 7                    | 42                               | 25                                   | 1000                           |



### Acronyms

Table 25 lists the acronyms that are used in this document.

#### Table 25. Acronyms Used in this Datasheet

| Acronym          | Description                                         | Acronym           | Description                                   |
|------------------|-----------------------------------------------------|-------------------|-----------------------------------------------|
| AC               | alternating current                                 | MIPS              | million instructions per second               |
| AEC              | Automotive Electronics Council                      | PCB               | printed circuit board                         |
| ADC              | analog-to-digital converter                         | PDIP              | plastic dual in-line package                  |
| API              | application programming interface                   | PLL               | phase-locked loop                             |
| CPU              | central processing unit                             | POR               | power-on reset                                |
| CRC              | cyclic redundancy check                             | PPOR              | precision power-on reset                      |
| CSD              | capsense sigma delta                                | PRS               | pseudo-random sequence                        |
| СТ               | continuous time                                     | PSoC <sup>®</sup> | Programmable System-on-Chip                   |
| DAC              | digital-to-analog converter                         | PWM               | pulse width modulator                         |
| DC               | direct current or duty cycle                        | SC                | switched capacitor                            |
| EEPROM           | electrically erasable programmable read-only memory | SCL / SCLK        | serial clock                                  |
| EXTCLK           | external clock                                      | SDA               | serial data                                   |
| GPIO             | general-purpose I/O                                 | SLIMO             | slow internal main oscillator                 |
| l <sup>2</sup> C | Inter-Integrated Circuit                            | SMP               | switch mode pump                              |
| ICE              | in-circuit emulator                                 | SOIC              | small-outline integrated circuit              |
| IDE              | integrated development environment                  | SPI               | serial peripheral interface                   |
| ILO              | internal low-speed oscillator                       | SRAM              | static random access memory                   |
| IMO              | internal main oscillator                            | SROM              | supervisory read-only memory                  |
| I/O              | input/output                                        | SSOP              | shrink small-outline package                  |
| IrDA             | Infrared Data Association                           | TQFP              | thin quad flat pack                           |
| ISSP             | in-system serial programming                        | UART              | universal asynchronous reciever / transmitter |
| LCD              | liquid crystal display                              | USB               | universal serial bus                          |
| LED              | light-emitting diode                                | WDT               | watchdog timer                                |
| LVD              | low voltage detect                                  | XRES              | external reset                                |
| MCU              | microcontroller unit                                |                   | 1                                             |

#### **Reference Documents**

CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC<sup>®</sup> Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463)

Design Aids – Reading and Writing PSoC<sup>®</sup> Flash – AN2015 (001-40459)



# Glossary (continued)

| bias                                 | 1. A systematic deviation of a value from a reference value.                                                                                                                                                                                                             |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      | 2. The amount by which the average of a set of values departs from a reference value.                                                                                                                                                                                    |
|                                      | 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.                                                                                                                                |
| block                                | 1. A functional unit that performs a single function, such as an oscillator.                                                                                                                                                                                             |
|                                      | <ol> <li>A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or<br/>an analog PSoC block.</li> </ol>                                                                                                              |
| buffer                               | <ol> <li>A storage area for data that is used to compensate for a speed difference, when transferring data from one<br/>device to another. Usually refers to an area reserved for I/O operations, into which data is read, or from which<br/>data is written.</li> </ol> |
|                                      | 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device.                                                                                                                              |
|                                      | 3. An amplifier used to lower the output impedance of a system.                                                                                                                                                                                                          |
| bus                                  | 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns.                                                                                                                                              |
|                                      | 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0].                                                                                                                      |
|                                      | 3. One or more conductors that serve as a common connection for a group of related devices.                                                                                                                                                                              |
| clock                                | The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks.                                                                                                                      |
| comparator                           | An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements.                                                                                                                  |
| compiler                             | A program that translates a high level language, such as C, into machine language.                                                                                                                                                                                       |
| configuration<br>space               | In PSoC devices, the register space accessed when the XIO bit, in the CPU_F register, is set to '1'.                                                                                                                                                                     |
| crystal oscillator                   | An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components.                                                                                 |
| cyclic redundancy<br>check (CRC)     | A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression.                                                       |
| data bus                             | A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions.                                           |
| debugger                             | A hardware and software system that allows you to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory.                                  |
| dead band                            | A period of time when neither of two or more signals are in their active state or in transition.                                                                                                                                                                         |
| digital blocks                       | The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI.                                                                                                                     |
| digital-to-analog<br>converter (DAC) | A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital converter (ADC) performs the reverse operation.                                                                                                             |



## Glossary (continued)

| shift register  | A memory storage device that sequentially shifts a word either left or right to output a stream of serial data.                                                                                                                                                                                                                                     |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| slave device    | A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. |
| SRAM            | An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device.                                               |
| SROM            | An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform flash operations. The functions of the SROM may be accessed in normal user code, operating from flash.                                                                                                           |
| stop bit        | A signal following a character or block that prepares the receiving device to receive the next character or block.                                                                                                                                                                                                                                  |
| synchronous     | <ol> <li>A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.</li> <li>A system whose operation is synchronized by a clock signal.</li> </ol>                                                                                                                                                        |
| tri-state       | A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net.                                                                         |
| UART            | A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits.                                                                                                                                                                                                                                     |
| user modules    | Pre-built, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level analog and digital PSoC blocks. User modules also provide high level <i>API (Application Programming Interface)</i> for the peripheral function.                                                                            |
| user space      | The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program.                                                                         |
| V <sub>DD</sub> | A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V.                                                                                                                                                                                                                                        |
| V <sub>SS</sub> | A name for a power net meaning "voltage source." The most negative power supply signal.                                                                                                                                                                                                                                                             |
| watchdog timer  | A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time.                                                                                                                                                                                                                                 |



# **Document History Page**

|      | L       |                    | <b>.</b>           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| **   | 646436  | HMT                | See ECN            | New silicon and document (Revision **)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *A   | 2526170 | PYRS               | 07/03/08           | Converted from Preliminary to Final.<br>Corrected ordering information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *В   | 2618175 | OGNE /<br>PYRS     | 12/09/08           | Added Note in Ordering Information section.<br>Changed Title from PSoC® Mixed-Signal Array to PSoC® Programmable<br>System-on-Chip™<br>Updated 'Development Tools' and 'Designing with PSoC Designer' sections or<br>pages 5 and 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *C   | 2714723 | BTK /<br>AESA      | 06/04/09           | Updated Getting Started section. Replaced Designing with User Modules section with Designing with PSoC Designer section. Updated Features list and PSoC Functional Overview section. Updated some AC Specification values to conform to a $\pm$ 5% accurate IMO (no order of magnitude changes). Added a note to I2C specifications section to clarify the I2C SysClk dependency. Added the Development Tool Selection section. Deleted some inapplicable or redundant information. Changed the title. Updated the PDF Bookmarks. Fixed F <sub>IMO6</sub> , T <sub>RSCLK</sub> , and T <sub>FSCLK</sub> specifications to be correct.                                                                                                                                                                                                         |
| *D   | 2822792 | BTK /<br>AESA      | 12/07/2009         | Added T <sub>PRGH</sub> , T <sub>PRGC</sub> , I <sub>OL</sub> , I <sub>OH</sub> , F <sub>32KU</sub> , DC <sub>ILO</sub> , and T <sub>POWERUP</sub> electrical spec fications. Updated the footnotes for Table 11, "DC Programming Specifications," on page 17. Added maximum values and updated typical values for T <sub>ERASEB</sub> and T <sub>WRITE</sub> electrical specifications. Replaced T <sub>RAMP</sub> electrical specification with SR <sub>POWERUP</sub> electrical specification. Added "Sales, Solutions, and Legal Information" on page 39. This revision fixes CDT 63984                                                                                                                                                                                                                                                   |
| *E   | 2888007 | NJF                | 03/30/2010         | Updated Cypress website links.<br>Updated Designing with PSoC Designer.<br>Added T <sub>BAKETEMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings<br>Removed the following sections:<br>DC Low Power Comparator Specifications, AC Analog Mux Bus Specifications<br>AC Low Power Comparator Specifications, Third Party Tools, and Build a PSoC<br>Emulator into your Board.<br>Updated links in Sales, Solutions, and Legal Information.                                                                                                                                                                                                                                                                                                                                                                               |
| *F   | 3023789 | BTK /<br>AESA      | 09/06/2010         | Conversion to new datasheet editing system. Merged the 5 V and 3.3 V opera tional amplifier electrical specifications into the Table 8 (with no changes to data). Updated datasheet as per Cypress Style guide and new datasheet template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *G   | 3094401 | BTK                | 11/23/2010         | Added tape and reel packaging information. Refer to CDT 88767.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *Н   | 3157921 | BTK / NJF          | 01/31/2011         | Updated I <sup>2</sup> C timing diagram to improve clarity (CDT 92817).<br>Updated wording, formatting, and notes of the AC Digital Block Specifications<br>table to improve clarify (CDT 92819).<br>Added $V_{DDP}$ , $V_{DDLV}$ , and $V_{DDHV}$ electrical specifications to give more infor-<br>mation for programming the device (CDT 92822).<br>Updated solder reflow temperature specifications to give more clarity (CDT<br>92828).<br>Updated the jitter specifications (CDT 92831).<br>Updated PSoC Device Characteristics table (CDT 92832).<br>Updated the F <sub>32KU</sub> electrical specification (CDT 92994).<br>Updated DC POR and LVD Specifications to add specs for all POR levels (CDT<br>86716).<br>Updated note for R <sub>PD</sub> electrical specification.<br>Package diagram spec 51-51100 revised from *A to *B. |
|      |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



# Document History Page (continued)

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *J   | 4200952 | JICG               | 11/29/2013         | Updated Electrical Specifications:<br>Updated Figure 5.<br>Updated Packaging Information:<br>Updated Packaging Dimensions:<br>spec 51-85077 – Changed revision from *D to *E.<br>spec 51-85079 – Changed revision from *D to *E.<br>Updated Tape and Reel Information:<br>spec 51-51101 – Changed revision from *A to *C.<br>spec 51-51100 – Changed revision from *B to *C.<br>Updated Development Tool Selection:<br>Updated Device Programmers:<br>Renamed the heading "CY3210-MiniProg1" as CY3217-MiniProg1 and<br>updated the same section.<br>Removed the section "CY3207ISSP In-System Serial Programmer (ISSP)"<br>Updated to new template.<br>Completing Sunset Review. |
| *K   | 5655057 | SNPR               | 03/09/2017         | Updated Packaging Information:<br>Updated Packaging Dimensions:<br>spec 51-85077 – Changed revision from *E to *F.<br>spec 51-85079 – Changed revision from *E to *F.<br>Updated Tape and Reel Information:<br>spec 51-51100 – Changed revision from *C to *D.<br>Updated Reference Documents:<br>Removed spec 001-14503 from the list as the same spec is obsolete.<br>Updated to new template.<br>Completing Sunset Review.                                                                                                                                                                                                                                                     |