Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Last Time Buy | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART | | Peripherals | LED, POR, Voltage Detect, WDT | | Number of I/O | 13 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 4x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-LSSOP (0.173", 4.40mm Width) | | Supplier Device Package | 20-LSSOP | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21284jsp-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1.4 Product Information Table 1.3 lists the Product Information for R8C/28 Group and Table 1.4 lists the Product Information for R8C/29 Group. Table 1.3 Product Information for R8C/28 Group Current of Sep. 2008 | Type No. | ROM | RAM | Package Type | Pon | narks | |-----------------|-----------|-----------|---------------|-----------|------------------------| | Type No. | Capacity | Capacity | r ackage Type | IXen | liains | | R5F21282SNSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | N version | | | R5F21284SNSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | | | R5F21282SDSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | D version | | | R5F21284SDSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | | | R5F21284JSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | J version | | | R5F21286JSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | | | | R5F21284KSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | K version | | | R5F21286KSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | | | | R5F21282SNXXXSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | N version | Factory | | R5F21284SNXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | programming | | R5F21282SDXXXSP | 8 Kbytes | 512 bytes | PLSP0020JB-A | D version | product <sup>(1)</sup> | | R5F21284SDXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | | | | R5F21284JXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | J version | | | R5F21286JXXXSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | ] | | | R5F21284KXXXSP | 16 Kbytes | 1 Kbyte | PLSP0020JB-A | K version | | | R5F21286KXXXSP | 32 Kbytes | 1.5 Kbyte | PLSP0020JB-A | | | ### NOTE: 1. The user ROM is programmed before shipment. Figure 1.2 Type Number, Memory Size, and Package of R8C/28 Group Table 1.4 Product Information for R8C/29 Group # Current of Sep. 2008 | | ROM ( | Capacity | RAM | | | | | |-----------------|----------------|-------------|-----------|--------------|-----------|------------------------|--| | Type No. | Program<br>ROM | Data flash | Capacity | Package Type | Re | Remarks | | | R5F21292SNSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | N version | | | | R5F21294SNSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21292SDSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | D version | | | | R5F21294SDSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21294JSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | J version | | | | R5F21296JSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21294KSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | K version | | | | R5F21296KSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21292SNXXXSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | N version | Factory | | | R5F21294SNXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | programming | | | R5F21292SDXXXSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | D version | product <sup>(1)</sup> | | | R5F21294SDXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21294JXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | J version | 1 | | | R5F21296JXXXSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21294KXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | K version | 1 | | | R5F21296KXXXSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | ### NOTE: 1. The user ROM is programmed before shipment. Figure 1.3 Type Number, Memory Size, and Package of R8C/29 Group ### 1.6 **Pin Functions** Table 1.5 lists Pin Functions. Table 1.5 **Pin Functions** | Туре | Symbol | I/O Type | Description | |----------------------------------|----------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power supply input | VCC, VSS | I | Apply 2.2 to 5.5 V (J, K version are 2.7 to 5.5 V) to the VCC pin. Apply 0 V to the VSS pin. | | Analog power supply input | AVCC, AVSS | I | Power supply for the A/D converter. Connect a capacitor between AVCC and AVSS. | | Reset input | RESET | I | Input "L" on this pin resets the MCU. | | MODE | MODE | I | Connect this pin to VCC via a resistor. | | XIN clock input | XIN | I | These pins are provided for XIN clock generation circuit I/O. Connect a ceramic resonator or a crystal oscillator between | | XIN clock output | XOUT | 0 | the XIN and XOUT pins. To use an external clock, input it to the XIN pin and leave the XOUT pin open. | | XCIN clock input (N, D version) | XCIN | I | These pins are provided for XCIN clock generation circuit I/O. Connect a crystal oscillator between the XCIN and XCOUT | | XCIN clock output (N, D version) | XCOUT | 0 | pins. To use an external clock, input it to the XCIN pin and leave the XCOUT pin open. | | INT interrupt input | ĪNTO, ĪNT1, ĪNT3 | I | INT interrupt input pins | | Key input interrupt | KI0 to KI3 | I | Key input interrupt input pins | | Timer RA | TRAO | 0 | Timer RA output pin | | | TRAIO | I/O | Timer RA I/O pin | | Timer RB | TRBO | 0 | Timer RB output pin | | Timer RC | TRCCLK | I | External clock input pin | | | TRCTRG | I | External trigger input pin | | | TRCIOA, TRCIOB,<br>TRCIOC, TRCIOD | I/O | Sharing output-compare output / input-capture input / PWM / PWM2 output pins | | Serial interface | CLK0 | I/O | Clock I/O pin | | | RXD0, RXD1 | I | Receive data input pin | | | TXD0, TXD1 | 0 | Transmit data output pin | | I <sup>2</sup> C bus interface | SCL | I/O | Clock I/O pin | | | SDA | I/O | Data I/O pin | | Clock synchronous | SSI | I/O | Data I/O pin | | serial I/O with chip | SCS | I/O | Chip-select signal I/O pin | | select | SSCK | I/O | Clock I/O pin | | | SSO | I/O | Data I/O pin | | Reference voltage input | VREF | I | Reference voltage input pin to A/D converter | | A/D converter | AN8 to AN11 | I | Analog input pins to A/D converter | | I/O port | P1_0 to P1_7,<br>P3_3 to P3_5, P3_7,<br>P4_5 | I/O | CMOS I/O ports. Each port has an I/O select direction register, allowing each pin in the port to be directed for input or output individually. Any port set to input can be set to use a pull-up resistor or not by a program. P1_0 to P1_7 also function as LED drive ports (N, D version). | | Input port | P4_2, P4_6, P4_7 | ı | Input-only ports | | put put | ı· ·_ <del>-</del> , · ·_ <del>-</del> , | <u>'</u> | In the county beare | I: Input O: Output I/O: Input and output Table 1.6 Pin Name Information by Pin Number | | | | I/O Pin Functions for of Peripheral Modules | | | | | | |---------------|-------------------------------|------|---------------------------------------------|------------------------|----------------------------|--------------------------------------------------------|-----------------------------------|------------------| | Pin<br>Number | Control Pin | Port | Interrupt | Timer | Serial Interface | Clock<br>Synchronous<br>Serial I/O with<br>Chip Select | I <sup>2</sup> C bus<br>Interface | A/D<br>Converter | | 1 | | P3_5 | | TRCIOD | | SSCK | SCL | | | 2 | | P3_7 | | TRAO | RXD1/(TXD1) <sup>(1)</sup> | SSO | | | | 3 | RESET | | | | | | | | | 4 | XOUT/<br>XCOUT <sup>(2)</sup> | P4_7 | | | | | | | | 5 | VSS/AVSS | | | | | | | | | 6 | XIN/XCIN(2) | P4_6 | | | | | | | | 7 | VCC/AVCC | | | | | | | | | 8 | MODE | | | | | | | | | 9 | | P4_5 | ĪNT0 | | (RXD1) <sup>(1)</sup> | | | | | 10 | | P1_7 | INT1 | TRAIO | | | | | | 11 | | P1_6 | | | CLK0 | (SSI) <sup>(1)</sup> | | | | 12 | | P1_5 | (INT1) <sup>(1)</sup> | (TRAIO) <sup>(1)</sup> | RXD0 | | | | | 13 | | P1_4 | | | TXD0 | | | | | 14 | | P1_3 | KI3 | TRBO | | | | AN11 | | 15 | | P1_2 | KI2 | TRCIOB | | | | AN10 | | 16 | VRFF | P4_2 | | | | | | | | 17 | | P1_1 | KI1 | TRCIOA/<br>TRCTRG | | | | AN9 | | 18 | | P1_0 | KI0 | | | | | AN8 | | 19 | | P3_3 | ĪNT3 | TRCCLK | | SSI | | | | 20 | | P3_4 | | TRCIOC | | SCS | SDA | | - 1. This can be assigned to the pin in parentheses by a program. - 2. XCIN, XCOUT can be used only for N or D version. # 3. Memory # 3.1 R8C/28 Group Figure 3.1 is a Memory Map of R8C/28 Group. The R8C/28 group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 1-Kbyte internal RAM area is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. ### NOTE: 1. The blank regions are reserved. Do not access locations in these regions. | 5 | Internal ROM | | Internal RAM | | |---------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|--------------|----------------| | Part Number | Size | Address 0YYYYh | Size | Address 0XXXXh | | R5F21282SNSP, R5F21282SDSP,<br>R5F21282SNXXXSP, R5F21282SDXXXSP | 8 Kbytes | 0E000h | 512 bytes | 005FFh | | R5F21284SNSP, R5F21284SDSP,<br>R5F21284JSP, R5F21284KSP,<br>R5F21284SNXXXSP, R5F21284SDXXXSP,<br>R5F21284JXXXSP, R5F21284KXXXSP | 16 Kbytes | 0C000h | 1 Kbyte | 007FFh | | R5F21286JSP, R5F21286KSP,<br>R5F21286JXXXSP, R5F21286KXXXSP | 32 Kbytes | 08000h | 1.5 Kbytes | 009FFh | Figure 3.1 Memory Map of R8C/28 Group Table 4.2 SFR Information (2)<sup>(1)</sup> | Address | Register | Symbol | After reset | |-----------------|-----------------------------------------------------------|-------------|-----------------------------------------| | 0030h | | | | | 0031h | Voltage Detection Register 1 <sup>(2)</sup> | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 <sup>(2)</sup> | VCA2 | • N, D version 00h <sup>(3)</sup> | | | Vollago Botodion Rogistor Ex | | 00100000b <sup>(4)</sup> | | | | | | | | | | • J, K version 00h <sup>(7)</sup> | | | | | 01000000b <sup>(8)</sup> | | 0033h | | | | | 0034h | | | | | 0035h | | | | | 0036h | Voltage Monitor 1 Circuit Control Register <sup>(5)</sup> | VW1C | N, D version 00001000b | | | | | • J, K version 0000X000b <sup>(7)</sup> | | | | | 0100X001b <sup>(8)</sup> | | 0037h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW2C | 00h | | 0037H | | VW0C | | | 003811 | Voltage Monitor 0 Circuit Control Register <sup>(6)</sup> | VVVOC | 0000X000b <sup>(3)</sup> | | | | | 0100X001b <sup>(4)</sup> | | 0039h | | | | | • | | | | | 003Fh | | | | | 0040h | | | | | 0041h | | | | | 0042h | | | | | 0043h | | | | | 0044h | | | | | 0045h | | | | | 0046h | | | | | 0047h | Timer RC Interrupt Control Register | TRCIC | XXXXX000b | | 004711<br>0048h | Timer No Interrupt Control Negister | TROIC | XXXXX000B | | 0048h | | | | | 0049H | Times DE Interrupt Central Degister | TREIC | VVVVV000h | | | Timer RE Interrupt Control Register | TREIC | XXXXX000b | | 004Bh | | | | | 004Ch | | | | | 004Dh | Key Input Interrupt Control Register | KUPIC | XXXXX000b | | 004Eh | A/D Conversion Interrupt Control Register | ADIC | XXXXX000b | | 004Fh | SSU/IIC bus Interrupt Control Register <sup>(9)</sup> | SSUIC/IICIC | XXXXX000b | | 0050h | | | | | 0051h | UART0 Transmit Interrupt Control Register | SOTIC | XXXXX000b | | 0052h | UART0 Receive Interrupt Control Register | SORIC | XXXXX000b | | 0053h | UART1 Transmit Interrupt Control Register | S1TIC | XXXXX000b | | 0054h | UART1 Receive Interrupt Control Register | S1RIC | XXXXX000b | | 0055h | | | | | 0056h | Timer RA Interrupt Control Register | TRAIC | XXXXX000b | | 0057h | | 11000 | | | 0057H | Timer RB Interrupt Control Register | TRBIC | XXXXX000b | | 0059h | INT1 Interrupt Control Register | INT1IC | XX00X000b | | 0059H | INT3 Interrupt Control Register | INTIC | XX00X000b | | | IIV 3 III.e.i upi Control Register | INTOIC | ^^000\0000 | | 005Bh | | | | | 005Ch | INITO LA | 11.72.0 | VVQQVQQQI | | 005Dh | INT0 Interrupt Control Register | INTOIC | XX00X000b | | 005Eh | | | | | 005Fh | | | | | 0060h | | | | | | | | | | 006Fh | | | | | 0070h | | | | | | | • | | | 007Fh | | | | | | • | | • | - 1. The blank regions are reserved. Do not access locations in these regions. - 2. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. (J, K version) Software reset, watchdog timer reset, or voltage monitor 2 reset do not affect this register. - 3. The LVD0ON bit in the OFS register is set to 1 and hardware reset. - 4. Power-on reset, voltage monitor 0 reset, or the LVD00N bit in the OFS register is set to 0 and hardware reset. - 5. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect b2 and b3. (J, K version) Software reset, watchdog timer reset, or voltage monitor 2 reset do not affect b2 and b3. - 6. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. (J, K version) These regions are reserved. Do not access locations in these regions. - 7. The LVD1ON bit in the OFS register is set to 1 and hardware reset. - 8. Power-on reset, voltage monitor 1 reset, or the LVD10N bit in the OFS register is set to 0 and hardware reset. - 9. Selected by the IICSEL bit in the PMR register. SFR Information (5)<sup>(1)</sup> Table 4.5 | Address | Register | Symbol | After reset | |-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|-------------| | 0100h | Timer RA Control Register | TRACR | 00h | | 0101h | Timer RA I/O Control Register | TRAIOC | 00h | | 0102h | Timer RA Mode Register | TRAMR | 00h | | 0103h | Timer RA Prescaler Register | TRAPRE | FFh | | 0104h | Timer RA Register | TRA | FFh | | 0105h | | | | | 0106h | LIN Control Register | LINCR | 00h | | 0100h | LIN Status Register | LINST | 00h | | | Lin Status Register | | | | 0108h | Timer RB Control Register | TRBCR | 00h | | 0109h | Timer RB One-Shot Control Register | TRBOCR | 00h | | 010Ah | Timer RB I/O Control Register | TRBIOC | 00h | | 010Bh | Timer RB Mode Register | TRBMR | 00h | | 010Ch | Timer RB Prescaler Register | TRBPRE | FFh | | 010Dh | Timer RB Secondary Register | TRBSC | FFh | | 010Eh | Timer RB Primary Register | TRBPR | FFh | | 010Fh | Timer No Filmary Register | TRBLIX | | | | | | | | 0110h | | | | | 0111h | | | | | 0112h | | | | | 0113h | | | | | 0114h | | | | | 0115h | | | | | 0116h | | | | | 0117h | | | | | | Times DE Coond Date Degister / Country Date Degister | TDECEC | 006 | | 0118h | Timer RE Second Data Register / Counter Data Register | TRESEC | 00h | | 0119h | Timer RE Minute Data Register / Compare Data Register | TREMIN | 00h | | 011Ah | Timer RE Hour Data Register <sup>(2)</sup> | TREHR | 00h | | 011Bh | Timer RE Day of Week Data Register(2) | TREWK | 00h | | 011Ch | Timer RE Control Register 1 | TRECR1 | 00h | | 011Dh | Timer RE Control Register 2 | TRECR2 | 00h | | | | | | | 011Eh | Timer RE Count Source Select Register | TRECSR | 00001000b | | 011Fh | | | | | 0120h | Timer RC Mode Register | TRCMR | 01001000b | | 0121h | Timer RC Control Register 1 | TRCCR1 | 00h | | 0122h | Timer RC Interrupt Enable Register | TRCIER | 01110000b | | 0123h | Timer RC Status Register | TRCSR | 01110000b | | 0124h | Timer RC I/O Control Register 0 | TRCIOR0 | 10001000b | | 0125h | Timer RC I/O Control Register 1 | TRCIOR1 | 10001000b | | 0126h | Timer RC Counter | TRC | 00h | | | Timer RC Counter | IRC | | | 0127h | | | 00h | | 0128h | Timer RC General Register A | TRCGRA | FFh | | 0129h | | | FFh | | 012Ah | Timer RC General Register B | TRCGRB | FFh | | 012Bh | | | FFh | | 012Ch | Timer RC General Register C | TRCGRC | FFh | | 012Dh | | | FFh | | 012Bh | Timer RC General Register D | TRCGRD | FFh | | 012EII | Time: No Selieral Negister D | TACGRE | FFh | | | T. DOO . ID I . O | TD00D0 | | | 0130h | Timer RC Control Register 2 | TRCCR2 | 00011111b | | 0131h | | | 00h | | N122h | Timer RC Digital Filter Function Select Register | TRCDF | | | 0132h | Timer RC Digital Filter Function Select Register Timer RC Output Master Enable Register | TRCOER | 01111111b | | 013211<br>0133h | | _ | 01111111b | | | | _ | 01111111b | | 0133h | | _ | 01111111b | | 0133h<br>0134h<br>0135h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah<br>013Bh<br>013Ch | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah<br>013Bh<br>013Ch<br>013Dh | | _ | 01111111b | | 0133h<br>0134h<br>0135h<br>0136h<br>0137h<br>0138h<br>0139h<br>013Ah<br>013Bh<br>013Ch | | _ | 01111111b | - The blank regions are reserved. Do not access locations in these regions. In J, K version these regions are reserved. Do not access locations in these regions. SFR Information (6)<sup>(1)</sup> Table 4.6 | Address | Register | Symbol | After reset | |-----------------|----------|--------|-------------| | 0140h | rogiotor | Cymbol | 7110110001 | | 0141h | | | | | 0142h | | | | | 0143h | | | | | 0144h | | | | | 0145h | | | | | 0146h | | | | | 0147h | | | | | 0148h | | | | | 0149h | | | | | 014Ah | | | | | 014Bh | | | | | 014Ch | | | | | 014Dh | | | | | 014Eh | | | | | 014Fh | | | | | 0150h | | | | | 0151h | | | | | 0152h | | | | | 0153h | | | | | 0154h | | | | | 0155h | | | | | 0156h | | | | | 0157h | | | | | 0158h<br>0159h | | | | | 0159fi<br>015Ah | | | | | 015An | | | | | 015Ch | | | | | 015Dh | | | | | 015Eh | | | | | 015Fh | | | | | 0160h | | | | | 0161h | | | | | 0162h | | | | | 0163h | | | | | 0164h | | | | | 0165h | | | | | 0166h | | | | | 0167h | | | | | 0168h | | | | | 0169h | | | | | 016Ah | | | | | 016Bh | | | | | 016Ch | | | | | 016Dh | | | | | 016Eh | | | | | 016Fh | | | | | 0170h | | | | | 0171h | | | | | 0172h | | | | | 0173h | | | | | 0174h<br>0175h | | | | | 0175h<br>0176h | | | | | 0176H<br>0177h | | | | | 017711<br>0178h | | | | | 0176H | | | | | 017911<br>017Ah | | | | | 017An | | | | | 017Ch | | | | | 017Ch | | | | | 017Eh | | | | | 017En | | | | | NOTE: | 1 | | l | NOTE: 1. The blank regions are reserved. Do not access locations in these regions. | Table 5.9 | Power-on Reset Circuit. | <b>Voltage Monitor 0 Reset Electrical Characteristics</b> (3) | |-----------|-------------------------|---------------------------------------------------------------| | | | | | Symbol | Parameter | Condition | Standard | | | Unit | |--------|---------------------------------------------------------|-----------|----------|------|-------|---------| | | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vpor1 | Power-on reset valid voltage <sup>(4)</sup> | | - | - | 0.1 | V | | Vpor2 | Power-on reset or voltage monitor 0 reset valid voltage | | 0 | - | Vdet0 | V | | trth | External power Vcc rise gradient(2) | | 20 | _ | _ | mV/msec | - 1. The measurement condition is Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. This condition (external power Vcc rise gradient) does not apply if $Vcc \ge 1.0 \text{ V}$ . - 3. To use the power-on reset function, enable voltage monitor 0 reset by setting the LVD0ON bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1. - 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 30 s or more if -20°C ≤ Topr ≤ 85°C, maintain tw(por1) for 3,000 s or more if $-40^{\circ}C \le T_{opr} < -20^{\circ}C$ . - 1. When using the voltage monitor 0 digital filter, ensure that the voltage is within the MCU operation voltage range (2.2 V or above) during the sampling time. 2. The sampling clock can be selected. Refer to 6. Voltage Detection Circuit of Hardware Manual for details. - 3. Vdeto indicates the voltage detection level of the voltage detection 0 circuit. Refer to 6. Voltage Detection Circuit of Hardware Manual for details. **Reset Circuit Electrical Characteristics** Figure 5.3 Figure 5.5 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Slave) Figure 5.6 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Clock Synchronous Communication Mode) | Symbol | Parameter | | Standard | | | |----------|----------------------------|------|----------|------|--| | Symbol | raidilletei | Min. | Max. | Unit | | | tc(CK) | CLK0 input cycle time | 300 | = | ns | | | tw(ckh) | CLK0 input "H" width | 150 | - | ns | | | tW(CKL) | CLK0 Input "L" width | 150 | - | ns | | | td(C-Q) | TXDi output delay time | - | 80 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time 70 - | | | | | | th(C-D) | RXDi input hold time | - | ns | | | i = 0 or 1 Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V Table 5.27 External Interrupt $\overline{INTi}$ (i = 0, 1, 3) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|--------|----------|------|--| | Symbol | Faianielei | Min. | Max. | Unit | | | tw(INH) | INTi input "H" width | 380(1) | - | ns | | | tw(INL) | INTi input "L" width | 380(2) | _ | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the NTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.15 External Interrupt INTi Input Timing Diagram when Vcc = 3 V Table 5.28 Electrical Characteristics (5) [VCC = 2.2 V] | Symbol | Porc | Parameter Condition | | lition | Standard | | | Unit | |---------|---------------------|-----------------------------------------------------------------------------------------------|------------------------|---------------|-----------|------|-------|------| | Symbol | Fala | | | Min. | Тур. | Max. | Offic | | | Vон | Output "H" voltage | Except P1_0 to P1_7, XOUT | Iон = -1 mA | | Vcc - 0.5 | - | Vcc | V | | | | P1_0 to P1_7 | Drive capacity<br>HIGH | Iон = -2 mA | Vcc - 0.5 | - | Vcc | V | | | | | Drive capacity<br>LOW | Iон = -1 mA | Vcc - 0.5 | = | Vcc | V | | | | XOUT | Drive capacity<br>HIGH | Iон = -0.1 mA | Vcc - 0.5 | _ | Vcc | V | | | | | Drive capacity<br>LOW | ΙΟΗ = -50 μΑ | Vcc - 0.5 | = | Vcc | V | | Vol | Output "L" voltage | Except P1_0 to P1_7, XOUT | IoL = 1 mA | | = | - | 0.5 | V | | | | P1_0 to P1_7 | Drive capacity<br>HIGH | IOL = 2 mA | = | = | 0.5 | V | | | | | Drive capacity<br>LOW | IOL = 1 mA | = | = | 0.5 | V | | | | XOUT | Drive capacity<br>HIGH | IOL = 0.1 mA | = | = | 0.5 | V | | | | | Drive capacity<br>LOW | IOL = 50 μA | - | - | 0.5 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br>KIO, KI1, KI2, KI3,<br>TRAIO, RXDO, RXD1,<br>CLKO, SSI, SCL,<br>SDA, SSO | | | 0.05 | 0.3 | _ | V | | | | RESET | | | 0.05 | 0.15 | - | V | | Іін | Input "H" current | 1 | VI = 2.2 V | | = | - | 4.0 | μΑ | | lıL | Input "L" current | | VI = 0 V | | _ | _ | -4.0 | μА | | RPULLUP | Pull-up resistance | | VI = 0 V | | 100 | 200 | 600 | kΩ | | RfXIN | Feedback resistance | XIN | | | | 5 | - | МΩ | | RfXCIN | Feedback resistance | XCIN | | - | - | 35 | _ | МΩ | | VRAM | RAM hold voltage | | During stop mod | е | 1.8 | - | - | V | <sup>1.</sup> Vcc = 2.2 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), f(XIN) = 5 MHz, unless otherwise specified. Table 5.29 Electrical Characteristics (6) [Vcc = 2.2 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | | Condition | | Standar | d | Unit | |--------|-----------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|------|-------| | Symbol | Farameter | | Condition | Min. | Тур. | Max. | Offic | | Icc | Power supply current (Vcc = 2.2 to 2.7 V) Single-chip mode, output pins are open, | High-speed clock mode | XIN = 5 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 3.5 | = | mA | | | other pins are Vss | | XIN = 5 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 1.5 | _ | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 5 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 3.5 | _ | mA | | | | mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 5 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 1.5 | - | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 100 | 230 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | _ | 100 | 230 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | _ | 25 | - | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 22 | 60 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 20 | 55 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (high drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 3.0 | - | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (low drive) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 1.8 | - | μА | | | | Stop mode | XIN clock off, Topr = 25°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0 | - | 0.7 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | _ | 1.1 | _ | μА | Table 5.37 Flash Memory (Program ROM) Electrical Characteristics | Cumbal | Doromotor | Conditions | | Unit | | | | |------------|---------------------------------------------------------------------|----------------------------|----------|------|------------------------------|-------|--| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Offic | | | _ | Program/erase endurance <sup>(2)</sup> | R8C/28 Group | 100(3) | = | = | times | | | | | R8C/29 Group | 1,000(3) | _ | - | times | | | - | Byte program time | | ı | 50 | 400 | μS | | | = | Block erase time | | = | 0.4 | 9 | S | | | td(SR-SUS) | Time delay from suspend request until suspend | | - | _ | 97 + CPU clock<br>× 6 cycles | μS | | | = | Interval from erase start/restart until following suspend request | | 650 | = | _ | μS | | | = | Interval from program start/restart until following suspend request | | 0 | - | _ | ns | | | _ | Time from suspend until program/erase restart | | - | _ | 3 + CPU clock<br>× 4 cycles | μS | | | _ | Program, erase voltage | | 2.7 | _ | 5.5 | V | | | _ | Read voltage | | 2.7 | - | 5.5 | V | | | _ | Program, erase temperature | | 0 | - | 60 | °C | | | = | Data hold time <sup>(7)</sup> | Ambient temperature = 55°C | 20 | _ | - | year | | - 1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60°C, unless otherwise specified. - 2. Definition of programming/erasure endurance The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 100 or 1,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 7. The data hold time includes time that the power supply is off or the clock is not supplied. Figure 5.21 Time delay until Suspend Table 5.39 Voltage Detection 1 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |-------------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet1 | Voltage detection level <sup>(2, 4)</sup> | | 2.70 | 2.85 | 3.0 | V | | td(Vdet1-A) | Voltage monitor 1 reset generation time <sup>(5)</sup> | | _ | 40 | 200 | μS | | _ | Voltage detection circuit self power consumption | VCA26 = 1, Vcc = 5.0 V | _ | 0.6 | _ | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | = | - | 100 | μS | | Vccmin | MCU operating voltage minimum value | | 2.70 | - | - | V | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = -40 to 85°C (J version) / -40 to 125°C (K version). - 2. Hold Vdet2 > Vdet1. - 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0. - 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V. - 5. Time until the voltage monitor 1 reset is generated after the voltage passes V<sub>det1</sub> when V<sub>CC</sub> falls. When using the digital filter, its sampling time is added to t<sub>d</sub>(V<sub>det1</sub>-A). When using the voltage monitor 1 reset, maintain this time until V<sub>CC</sub> = 2.0 V after the voltage passes V<sub>det1</sub> when the power supply falls. Table 5.40 Voltage Detection 2 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |-------------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet2 | Voltage detection level <sup>(2)</sup> | | 3.3 | 3.6 | 3.9 | V | | td(Vdet2-A) | Voltage monitor 2 reset/interrupt request generation time <sup>(3., 5)</sup> | | = | 40 | 200 | μS | | = | Voltage detection circuit self power consumption | VCA27 = 1, Vcc = 5.0 V | = | 0.6 | _ | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(4)</sup> | | I | = | 100 | μS | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = -40 to 85°C (J version) / -40 to 125°C (K version). - 2. Hold Vdet2 > Vdet1 - 3. Time until the voltage monitor 2 reset/interrupt request is generated after the voltage passes Vdet2. - 4. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0. - 5. When using the digital filter, its sampling time is added to td(Vdet2-A). When using the voltage monitor 2 reset, maintain this time until Vcc = 2.0 V after the voltage passes Vdet2 when the power supply falls. Table 5.42 High-speed On-Chip Oscillator Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Standard | | Unit | |---------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|----------|------|-------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Offic | | fOCO40M | High-speed on-chip oscillator frequency temperature • supply voltage dependence | Vcc = 4.75 to 5.25 V<br>$0^{\circ}$ C $\leq$ Topr $\leq$ $60^{\circ}$ C <sup>(2)</sup> | 39.2 | 40 | 40.8 | MHz | | | | Vcc = 3.0 to 5.5 V<br>-20°C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup> | 38.8 | 40 | 41.2 | MHz | | | | Vcc = 3.0 to 5.5 V<br>-40°C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup> | 38.4 | 40 | 41.6 | MHz | | | | Vcc = 3.0 to 5.5 V<br>-40°C $\leq$ Topr $\leq$ 125°C <sup>(2)</sup> | 38 | 40 | 42 | MHz | | | | Vcc = 2.7 to 5.5 V<br>-40°C $\leq$ Topr $\leq$ 125°C <sup>(2)</sup> | 37.6 | 40 | 42.4 | MHz | | _ | Value in FRA1 register after reset | | 08h | - | F7h | _ | | _ | Oscillation frequency adjustment unit of high-<br>speed on-chip oscillator | Adjust FRA1 register (value after reset) to -1 | - | +0.3 | _ | MHz | | =- | Oscillation stability time | | - | 10 | 100 | μS | | =- | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | - | 400 | - | μΑ | - 1. Vcc = 2.7 to 5.5 V, Topr = -40 to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. - 2. These standard values show when the FRA1 register value after reset is assumed. Table 5.43 Low-speed On-Chip Oscillator Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |--------|----------------------------------------|--------------------------|------|------|------|-------| | Symbol | raiametei | Condition | Min. | Тур. | Max. | Offic | | fOCO-S | Low-speed on-chip oscillator frequency | | 40 | 125 | 250 | kHz | | = | Oscillation stability time | | = | 10 | 100 | μS | | _ | Self power consumption at oscillation | Vcc = 5.0 V, Topr = 25°C | = | 15 | 1 | μА | ### NOTE: # **Table 5.44** Power Supply Circuit Timing Characteristics | Symbol | Parameter | Condition | ; | Unit | | | |---------|-----------------------------------------------------------------------------|-----------|------|------|------|-------| | Symbol | Falametei | Condition | Min. | Тур. | Max. | Offic | | td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> | | 1 | = | 2000 | μS | | td(R-S) | STOP exit time <sup>(3)</sup> | | - | - | 150 | μS | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and $T_{opr}$ = 25°C. - 2. Waiting time until the internal power supply generation circuit stabilizes during power-on. - 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode. <sup>1.</sup> Vcc = 2.7 to 5.5 V, Topr = -40 to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. # REVISION HISTORY # R8C/28 Group, R8C/29 Group Datasheet | | Б. / | | Description | |------|--------------|-----------|--------------------------------------------------------------------------------------------------------------------------------| | Rev. | Date | Page | Summary | | 0.10 | Nov 14, 2005 | _ | First Edition issued | | 0.30 | Feb 28, 2006 | all pages | "J, K version" added | | | | 1 | 1.1 Applications revised | | | | 2 | Table 1.1 Functions and Specifications for R8C/28 Group revised | | | | 3 | Table 1.2 Functions and Specifications for R8C/29 Group revised | | | | 4 | Figure 1.1 Block Diagram; NOTE3 added | | | | 5 | Table 1.3 Product Information for R8C/28 Group and Figure 1.2 Type Number, Memory Size, and Package of R8C/28 Group revised | | | | 6 | Table 1.4 Product Information for R8C/29 Group and Figure 1.3 Type<br>Number, Memory Size, and Package of R8C/29 Group revised | | | | 7 | Figure 1.4 Pin Assignments (Top View); NOTE3 added | | | | 8 | Table 1.5 Pin Functions revised | | | | 9 | Table 1.6 Pin Name Information by Pin Number; "XOUT" $\to$ "XOUT/XCOUT", "XIN" $\to$ "XIN/XCIN" revised and NOTE2 added | | | | 13 | Figure 3.1 Memory Map of R8C/28 Group;<br>"R5F21284JSP, R5F21284KSP" added | | | | 14 | Figure 3.2 Memory Map of R8C/29 Group;<br>"R5F21294JSP, R5F21294KSP" added | | | | 15 | Table 4.1 SFR Information (1); NOTE6 added | | | | 18 | Table 4.4 SFR Information (4);<br>00FEh: "DRR" → "P1DRR" symbol name revised | | | | 22 to 66 | 5. Electrical Characteristics added | | 0.40 | Mar 29, 2006 | 2 | Table 1.1 Functions and Specifications for R8C/28 Group revised | | | | 3 | Table 1.2 Functions and Specifications for R8C/29 Group revised | | | | 15 | Table 4.1 SFR Information (1); - 0032h, 0036h, 0038h revised | | | | | - NOTES 2 to 6 revised and NOTES 7 to 8 added | | | | 19 | Table 4.5 SFR Information (5); NOTE2 added | | 0.50 | Apr 27, 2006 | 18 | Table 4.4; 00FDh: revised | | | | 46 | Table 5.35; System clock Conditions: revised | | 1.00 | Nov 08, 2006 | All pages | "PRELIMINARY" deleted | | | | 1 | 1 "J and K versions are under developmentnotice." added | | | | 2 | Table 1.1 revised | | | | 3 | Table 1.2 revised | | | | 4 | Figure 1.1 revised | | | | 5 | Table 1.3 revised | | | | 6 | Table 1.4 revised | | Rev. | Doto | | Description | |------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Nev. | Date | Page | Summary | | 1.00 | Nov 08, 2006 | 15 | Table 4.1; • "0000h to 003Fh" → "0000h to 002Fh" revised • 000Fh: "000XXXXXb" → "00X11111b" revised • 001Ch: "00h" → "00h, 10000000b" revised • 0029h: "High-Speed On-Chip Oscillator Control Register 4, FRA4, When shipping" added • 002Bh: "High-Speed On-Chip Oscillator Control Register 6, FRA6, When shipping" added • NOTE2 revised, NOTE3 added | | | | 16 | Table 4.2; "0040h to 007Fh" → "0030h to 007Fh" revised | | | | 18 | Table 4.4; 00E1h, 00E5h, 00E8h "XXh" → "00h" revised | | | | 22 | Table 5.2 revised | | | | 23 | Figure 5.1 figure title revised | | | | 24 | Table 5.4 revised | | | | 25 | Table 5.5 revised | | | | 26 | Figure 5.2 figure title revised and Table 5.7 NOTE4 added | | | | 27 | Table 5.9 revised, Figure 5.3 revised | | | | 28 | Table 5.10, Table 5.11revised | | | | 34 | Table 5.15 revised | | | | 35 | Table 5.16 revised | | | | 36 | Table 5.17 revised | | | | 39 | Table 5.22 revised | | | | 40 | Table 5.23 revised | | | | 44 | Table 5.29 revised | | | | 47 | 5.2 "J and K versions are under developmentnotice." added Table 5.34, Table 5.35 revised | | | | 48 | Table 5.36 revised, Figure 5.20 figure title revised | | | | 51 | Figure 5.21 figure title revised | | | | 52 | Table 5.41, Figure 5.22 revised | | | | 53 | Table 5.42, Table 5.43 revised | | | | 59 | Table 5.47 revised | | | | 60 | Table 5.48 revised | | | | 63 | Table 5.53 revised | | | | 64 | Table 5.54 revised | | | | 67 | Package Dimensions; "Diagrams showing the latestwebsite." added | | 1.10 | May 17, 2007 | 2 | Table 1.1 revised | | | | 3 | Table 1.2 revised | | | | 5 | Table 1.3 and Figure 1.2 revised | | | | 6 | Table 1.4 and Figure 1.3 revised | | | | 7 | Figure 1.4 NOTE4 added | Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect to the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan notice. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the description of the such and the procedure in th # **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. ### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510