Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D-4-11- | | |----------------------------|----------------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | R8C | | Core Size | 16-Bit | | Speed | 20MHz | | Connectivity | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART | | Peripherals | LED, POR, Voltage Detect, WDT | | Number of I/O | 13 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 1K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 5.5V | | Data Converters | A/D 4x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-LSSOP (0.173", 4.40mm Width) | | Supplier Device Package | 20-LSSOP | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21294sdsp-u0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1.4 Product Information for R8C/29 Group ## Current of Sep. 2008 | | ROM ( | Capacity | RAM | | | | | |-----------------|----------------|-------------|-----------|--------------|-----------|------------------------|--| | Type No. | Program<br>ROM | Data flash | Capacity | Package Type | Re | marks | | | R5F21292SNSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | N version | | | | R5F21294SNSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21292SDSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | D version | | | | R5F21294SDSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21294JSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | J version | | | | R5F21296JSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21294KSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | K version | | | | R5F21296KSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21292SNXXXSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | N version | Factory | | | R5F21294SNXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | programming | | | R5F21292SDXXXSP | 8 Kbytes | 1 Kbyte x 2 | 512 bytes | PLSP0020JB-A | D version | product <sup>(1)</sup> | | | R5F21294SDXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | | | | | R5F21294JXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | J version | 1 | | | R5F21296JXXXSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | | R5F21294KXXXSP | 16 Kbytes | 1 Kbyte x 2 | 1 Kbyte | PLSP0020JB-A | K version | 1 | | | R5F21296KXXXSP | 32 Kbytes | 1 Kbyte x 2 | 1.5 Kbyte | PLSP0020JB-A | | | | ### NOTE: 1. The user ROM is programmed before shipment. Figure 1.3 Type Number, Memory Size, and Package of R8C/29 Group ## 2.1 Data Registers (R0, R1, R2, and R3) R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3. R0 can be split into high-order bits (R0H) and low-order bits (R0L) to be used separately as 8-bit data registers. R1H and R1L are analogous to R0H and R0L. R2 can be combined with R0 and used as a 32-bit data register (R2R0). R3R1 is analogous to R2R0. ## 2.2 Address Registers (A0 and A1) A0 is a 16-bit register for address register indirect addressing and address register relative addressing. It is also used for transfer, arithmetic, and logic operations. A1 is analogous to A0. A1 can be combined with A0 and as a 32-bit address register (A1A0). ## 2.3 Frame Base Register (FB) FB is a 16-bit register for FB relative addressing. ## 2.4 Interrupt Table Register (INTB) INTB is a 20-bit register that indicates the start address of an interrupt vector table. ## 2.5 Program Counter (PC) PC is 20 bits wide and indicates the address of the next instruction to be executed. ## 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP) The stack pointers (SP), USP, and ISP, are each 16 bits wide. The U flag of FLG is used to switch between USP and ISP. ## 2.7 Static Base Register (SB) SB is a 16-bit register for SB relative addressing. ## 2.8 Flag Register (FLG) FLG is an 11-bit register indicating the CPU state. # 2.8.1 Carry Flag (C) The C flag retains carry, borrow, or shift-out bits that have been generated by the arithmetic and logic unit. ## 2.8.2 Debug Flag (D) The D flag is for debugging only. Set it to 0. ## 2.8.3 **Zero Flag (Z)** The Z flag is set to 1 when an arithmetic operation results in 0; otherwise to 0. ## 2.8.4 Sign Flag (S) The S flag is set to 1 when an arithmetic operation results in a negative value; otherwise to 0. ## 2.8.5 Register Bank Select Flag (B) Register bank 0 is selected when the B flag is 0. Register bank 1 is selected when this flag is set to 1. ## 2.8.6 Overflow Flag (O) The O flag is set to 1 when an operation results in an overflow; otherwise to 0. # 3. Memory ## 3.1 R8C/28 Group Figure 3.1 is a Memory Map of R8C/28 Group. The R8C/28 group has 1 Mbyte of address space from addresses 00000h to FFFFFh. The internal ROM is allocated lower addresses, beginning with address 0FFFFh. For example, a 16-Kbyte internal ROM area is allocated addresses 0C000h to 0FFFFh. The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. They store the starting address of each interrupt routine. The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 1-Kbyte internal RAM area is allocated addresses 00400h to 007FFh. The internal RAM is used not only for storing data but also for calling subroutines and as stacks when interrupt requests are acknowledged. Special function registers (SFRs) are allocated addresses 00000h to 002FFh. The peripheral function control registers are allocated here. All addresses within the SFR, which have nothing allocated are reserved for future use and cannot be accessed by users. #### NOTE: 1. The blank regions are reserved. Do not access locations in these regions. | 5 | Inte | rnal ROM | Internal RAM | | | |---------------------------------------------------------------------------------------------------------------------------------|-----------|----------------|--------------|----------------|--| | Part Number | Size | Address 0YYYYh | Size | Address 0XXXXh | | | R5F21282SNSP, R5F21282SDSP,<br>R5F21282SNXXXSP, R5F21282SDXXXSP | 8 Kbytes | 0E000h | 512 bytes | 005FFh | | | R5F21284SNSP, R5F21284SDSP,<br>R5F21284JSP, R5F21284KSP,<br>R5F21284SNXXXSP, R5F21284SDXXXSP,<br>R5F21284JXXXSP, R5F21284KXXXSP | 16 Kbytes | 0C000h | 1 Kbyte | 007FFh | | | R5F21286JSP, R5F21286KSP,<br>R5F21286JXXXSP, R5F21286KXXXSP | 32 Kbytes | 08000h | 1.5 Kbytes | 009FFh | | Figure 3.1 Memory Map of R8C/28 Group # 4. Special Function Registers (SFRs) An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.7 list the special function registers. Table 4.1 SFR Information (1)<sup>(1)</sup> | Address | Register | Symbol | After reset | |----------------|-------------------------------------------------------|--------|---------------------------------| | 0000h | | | | | 0001h | | | | | 0002h | | | | | 0003h | | | | | 0004h | Processor Mode Register 0 | PM0 | 00h | | 0005h | Processor Mode Register 1 | PM1 | 00h | | 0006h | System Clock Control Register 0 | CM0 | 01101000b | | 0007h | System Clock Control Register 1 | CM1 | 00100000b | | 0008h | | | | | 0009h | | | | | 000Ah | Protect Register | PRCR | 00h | | 000Bh | | | | | 000Ch | Oscillation Stop Detection Register | OCD | 00000100b | | 000Dh | Watchdog Timer Reset Register | WDTR | XXh | | 000Eh | Watchdog Timer Start Register | WDTS | XXh | | 000Fh | Watchdog Timer Control Register | WDC | 00X11111b | | 0010h | Address Match Interrupt Register 0 | RMAD0 | 00h | | 0011h | 1 | | 00h | | 0012h | 1 | | 00h | | 0013h | Address Match Interrupt Enable Register | AIER | 00h | | 0014h | Address Match Interrupt Register 1 | RMAD1 | 00h | | 0015h | 1 | | 00h | | 0016h | | | 00h | | 0017h | | | | | 0018h | | | | | 0019h | | | | | 001Ah | | | | | 001Bh | | | | | 001Ch | Count Source Protection Mode Register | CSPR | 00h<br>10000000b <sup>(2)</sup> | | 001Dh | | | | | 001Eh | | | | | 001Fh | | | | | 0020h | | | | | 0021h | | | | | 0022h | | | | | 0023h | High-Speed On-Chip Oscillator Control Register 0 | FRA0 | 00h | | 0024h | High-Speed On-Chip Oscillator Control Register 1 | FRA1 | When shipping | | 0025h | High-Speed On-Chip Oscillator Control Register 2 | FRA2 | 00h | | 0026h | , - · · · · · · · · · · · · · · · · · · | | | | 0027h | | | | | 0028h | Clock Prescaler Reset Flag | CPSRF | 00h | | 0029h | High-Speed On-Chip Oscillator Control Register 4(3) | FRA4 | When shipping | | 002Ah | 3 1 2 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | | 5 | | 002Bh | High-Speed On-Chip Oscillator Control Register 6(3) | FRA6 | When shipping | | 002Ch | High-Speed On-Chip Oscillator Control Register 0.57 | FRA7 | When shipping | | 002Dh | Figur-opeed Or-Only Oscillator Control Register 7(-7) | 1100 | ion ompping | | 002Dh<br>002Eh | | | | | | | | | | 002Fh | | | | X: Undefined - 1. The blank regions are reserved. Do not access locations in these regions. - 2. The CSPROINI bit in the OFS register is set to 0. - 3. In J, K version these regions are reserved. Do not access locations in these regions. Table 4.2 SFR Information (2)<sup>(1)</sup> | Address | Register | Symbol | After reset | |-----------------|-----------------------------------------------------------|-------------|-----------------------------------------| | 0030h | | | | | 0031h | Voltage Detection Register 1 <sup>(2)</sup> | VCA1 | 00001000b | | 0032h | Voltage Detection Register 2 <sup>(2)</sup> | VCA2 | • N, D version 00h <sup>(3)</sup> | | | Voltago Botodion Rogisto E | | 00100000b <sup>(4)</sup> | | | | | | | | | | • J, K version 00h <sup>(7)</sup> | | | | | 01000000b <sup>(8)</sup> | | 0033h | | | | | 0034h | | | | | 0035h | | | | | 0036h | Voltage Monitor 1 Circuit Control Register <sup>(5)</sup> | VW1C | N, D version 00001000b | | | | | • J, K version 0000X000b <sup>(7)</sup> | | | | | 0100X001b <sup>(8)</sup> | | 0037h | Voltage Monitor 2 Circuit Control Register <sup>(5)</sup> | VW2C | 00h | | 0037H | | VW0C | | | 003811 | Voltage Monitor 0 Circuit Control Register <sup>(6)</sup> | VVVOC | 0000X000b <sup>(3)</sup> | | | | | 0100X001b <sup>(4)</sup> | | 0039h | | | | | • | | | | | 003Fh | | | | | 0040h | | | | | 0041h | | | | | 0042h | | | | | 0043h | | | | | 0044h | | | | | 0045h | | | | | 0046h | | | | | 0047h | Timer RC Interrupt Control Register | TRCIC | XXXXX000b | | 004711<br>0048h | Timer No Interrupt Control Negister | TROIC | XXXXX000B | | 0048h | | | | | 0049H | Times DE Interrupt Control Degister | TREIC | VVVVV000h | | | Timer RE Interrupt Control Register | TREIC | XXXXX000b | | 004Bh | | | | | 004Ch | | | | | 004Dh | Key Input Interrupt Control Register | KUPIC | XXXXX000b | | 004Eh | A/D Conversion Interrupt Control Register | ADIC | XXXXX000b | | 004Fh | SSU/IIC bus Interrupt Control Register <sup>(9)</sup> | SSUIC/IICIC | XXXXX000b | | 0050h | | | | | 0051h | UART0 Transmit Interrupt Control Register | SOTIC | XXXXX000b | | 0052h | UART0 Receive Interrupt Control Register | SORIC | XXXXX000b | | 0053h | UART1 Transmit Interrupt Control Register | S1TIC | XXXXX000b | | 0054h | UART1 Receive Interrupt Control Register | S1RIC | XXXXX000b | | 0055h | | | | | 0056h | Timer RA Interrupt Control Register | TRAIC | XXXXX000b | | 0057h | | 11000 | | | 0057H | Timer RB Interrupt Control Register | TRBIC | XXXXX000b | | 0059h | INT1 Interrupt Control Register | INT1IC | XX00X000b | | 0059H | INT3 Interrupt Control Register | INTIC | XX00X000b | | | IIV 3 III.e.i upi Control Register | INTOIC | ^^000\0000 | | 005Bh | | | | | 005Ch | INITO LA | 11.72.0 | VVQQVQQQI | | 005Dh | INT0 Interrupt Control Register | INTOIC | XX00X000b | | 005Eh | | | | | 005Fh | | | | | 0060h | | | | | | | | | | 006Fh | | | | | 0070h | | | | | | | • | | | 007Fh | | | | | | • | | • | - 1. The blank regions are reserved. Do not access locations in these regions. - 2. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. (J, K version) Software reset, watchdog timer reset, or voltage monitor 2 reset do not affect this register. - 3. The LVD0ON bit in the OFS register is set to 1 and hardware reset. - 4. Power-on reset, voltage monitor 0 reset, or the LVD00N bit in the OFS register is set to 0 and hardware reset. - 5. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect b2 and b3. (J, K version) Software reset, watchdog timer reset, or voltage monitor 2 reset do not affect b2 and b3. - 6. (N, D version) Software reset, watchdog timer reset, voltage monitor 1 reset, or voltage monitor 2 reset do not affect this register. (J, K version) These regions are reserved. Do not access locations in these regions. - 7. The LVD1ON bit in the OFS register is set to 1 and hardware reset. - 8. Power-on reset, voltage monitor 1 reset, or the LVD10N bit in the OFS register is set to 0 and hardware reset. - 9. Selected by the IICSEL bit in the PMR register. SFR Information (6)<sup>(1)</sup> Table 4.6 | Address | Register | Symbol | After reset | |-----------------|----------|--------|-------------| | 0140h | rogiotor | Cymbol | 7110110001 | | 0141h | | | | | 0142h | | | | | 0143h | | | | | 0144h | | | | | 0145h | | | | | 0146h | | | | | 0147h | | | | | 0148h | | | | | 0149h | | | | | 014Ah | | | | | 014Bh | | | | | 014Ch | | | | | 014Dh | | | | | 014Eh | | | | | 014Fh | | | | | 0150h | | | | | 0151h | | | | | 0152h | | | | | 0153h | | | | | 0154h | | | | | 0155h | | | | | 0156h | | | | | 0157h | | | | | 0158h<br>0159h | | | | | 0159fi<br>015Ah | | | | | 015An | | | | | 015Ch | | | | | 015Dh | | | | | 015Eh | | | | | 015Fh | | | | | 0160h | | | | | 0161h | | | | | 0162h | | | | | 0163h | | | | | 0164h | | | | | 0165h | | | | | 0166h | | | | | 0167h | | | | | 0168h | | | | | 0169h | | | | | 016Ah | | | | | 016Bh | | | | | 016Ch | | | | | 016Dh | | | | | 016Eh | | | | | 016Fh | | | | | 0170h | | | | | 0171h | | | | | 0172h | | | | | 0173h | | | | | 0174h<br>0175h | | | | | 0175h<br>0176h | | | | | 0176H<br>0177h | | | | | 017711<br>0178h | | | | | 0176H | | | | | 017911<br>017Ah | | | | | 017An | | | | | 017Ch | | | | | 017Ch | | | | | 017Eh | | | | | 017En | | | | | NOTE: | 1 | | l | NOTE: 1. The blank regions are reserved. Do not access locations in these regions. | acteristics | |-------------| | • | | Symbol | Parameter | Conditions | Standard | | | Unit | | |---------|--------------------|-------------------------|-----------------------------------|------|------|------|------| | Symbol | | raiametei | Conditions | Min. | Тур. | Max. | Onit | | - | Resolution | | Vref = AVCC | = | - | 10 | Bits | | - | Absolute | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | = | - | ±3 | LSB | | | accuracy | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | = | - | ±2 | LSB | | | | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | = | - | ±5 | LSB | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 3.3 V | = | - | ±2 | LSB | | | | 10-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | = | - | ±5 | LSB | | | | 8-bit mode | φAD = 5 MHz, Vref = AVCC = 2.2 V | = | - | ±2 | LSB | | Rladder | Resistor ladder | | Vref = AVCC | 10 | - | 40 | kΩ | | tconv | Conversion time | 10-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 3.3 | - | - | μS | | | | 8-bit mode | φAD = 10 MHz, Vref = AVCC = 5.0 V | 2.8 | - | - | μS | | Vref | Reference voltag | e | | 2.2 | - | AVcc | V | | VIA | Analog input volta | age <sup>(2)</sup> | | 0 | = | AVcc | V | | - | A/D operating | Without sample and hold | Vref = AVCC = 2.7 to 5.5 V | 0.25 | - | 10 | MHz | | | clock frequency | With sample and hold | Vref = AVCC = 2.7 to 5.5 V | 1 | - | 10 | MHz | | | | Without sample and hold | Vref = AVCC = 2.2 to 5.5 V | 0.25 | - | 5 | MHz | | | | With sample and hold | Vref = AVCC = 2.2 to 5.5 V | 1 | - | 5 | MHz | - 1. AVCC = 2.2 to 5.5 V at $T_{OPT} = -20$ to $85^{\circ}$ C (N version) / -40 to $85^{\circ}$ C (D version), unless otherwise specified. - 2. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode. Figure 5.1 Ports P1, P3, and P4 Timing Measurement Circuit Table 5.5 Flash Memory (Data flash Block A, Block B) Electrical Characteristics(4) | Symbol | Parameter | Conditions | | Unit | | | |------------|---------------------------------------------------------------------|----------------------------|--------------------|-----------|------------------------------|-------| | Symbol | Faranietei | Conditions | Min. | Тур. Мах. | | Offic | | _ | Program/erase endurance <sup>(2)</sup> | | 10,000(3) | _ | _ | times | | = | Byte program time (program/erase endurance ≤ 1,000 times) | | - | 50 | 400 | μS | | _ | Byte program time (program/erase endurance > 1,000 times) | | _ | 65 | _ | μS | | _ | Block erase time (program/erase endurance ≤ 1,000 times) | | _ | 0.2 | 9 | S | | _ | Block erase time (program/erase endurance > 1,000 times) | | _ | 0.3 | _ | S | | td(SR-SUS) | Time delay from suspend request until suspend | | _ | - | 97 + CPU clock<br>× 6 cycles | μS | | _ | Interval from erase start/restart until following suspend request | | 650 | = | _ | μS | | _ | Interval from program start/restart until following suspend request | | 0 | - | _ | ns | | _ | Time from suspend until program/erase restart | | _ | - | 3 + CPU clock<br>× 4 cycles | μS | | - | Program, erase voltage | | 2.7 | _ | 5.5 | V | | _ | Read voltage | | 2.2 | - | 5.5 | V | | = | Program, erase temperature | | -20 <sup>(8)</sup> | - | 85 | °C | | _ | Data hold time <sup>(9)</sup> | Ambient temperature = 55°C | 20 | - | = | year | - 1. Vcc = 2.7 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. - 2. Definition of programming/erasure endurance - The programming and erasure endurance is defined on a per-block basis. - If the programming and erasure endurance is n (n = 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. - However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. Standard of block A and block B when program and erase endurance exceeds 1,000 times. Byte program time to 1,000 times is the same as that in program ROM. - 5. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. In addition, averaging the erasure endurance between blocks A and B can further reduce the actual erasure endurance. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 6. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 7. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 8. -40°C for D version. - 9. The data hold time includes time that the power supply is off or the clock is not supplied. Figure 5.2 Time delay until Suspend Table 5.6 **Voltage Detection 0 Circuit Electrical Characteristics** | Symbol | Parameter | Condition | Standard | | | Unit | |----------|------------------------------------------------------------------------------|------------------------|----------|------|------|-------| | Syllibol | Falametei | Condition | Min. | Тур. | Max. | Offic | | Vdet0 | Voltage detection level | | 2.2 | 2.3 | 2.4 | V | | = | Voltage detection circuit self power consumption | VCA25 = 1, Vcc = 5.0 V | _ | 0.9 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> | | - | = | 300 | μS | | Vccmin | MCU operating voltage minimum value | | 2.2 | = | - | V | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - 2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA25 bit in the VCA2 register to 0. Table 5.7 **Voltage Detection 1 Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Unit | | | |----------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet1 | Voltage detection level <sup>(4)</sup> | | 2.70 | 2.85 | 3.00 | V | | _ | Voltage monitor 1 interrupt request generation time <sup>(2)</sup> | | _ | 40 | _ | μS | | = | Voltage detection circuit self power consumption | VCA26 = 1, Vcc = 5.0 V | - | 0.6 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | = | - | 100 | μS | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - 2. Time until the voltage monitor 1 interrupt request is generated after the voltage passes Vdet1. - 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0. - 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V. Table 5.8 **Voltage Detection 2 Circuit Electrical Characteristics** | Symbol | Parameter | Condition | | Standard | | | |----------|------------------------------------------------------------------------------|------------------------|------|----------|------|------| | Syllibol | Farameter | Condition | Min. | Тур. | Max. | Unit | | Vdet2 | Voltage detection level | | 3.3 | 3.6 | 3.9 | V | | - | Voltage monitor 2 interrupt request generation time <sup>(2)</sup> | | _ | 40 | _ | μS | | = | Voltage detection circuit self power consumption | VCA27 = 1, Vcc = 5.0 V | - | 0.6 | - | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | - | = | 100 | μ\$ | - 1. The measurement condition is Vcc = 2.2 to 5.5 V and Topr = -20 to 85°C (N version) / -40 to 85°C (D version). - $2. \ \ \text{Time until the voltage monitor 2 interrupt request is generated after the voltage passes $V_{\text{det2}}$.}$ - 3. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0. **Table 5.13** Timing Requirements of Clock Synchronous Serial I/O with Chip Select(1) | Cumbal | Parameter | | Conditions | | Stand | Unit | | |--------|--------------------------------|--------------|---------------------|------------|-------|---------------|---------| | Symbol | Paramete | er<br>Er | Conditions | Min. | Тур. | Max. | 1 | | tsucyc | SSCK clock cycle tim | е | | 4 | - | _ | tcyc(2) | | tHI | SSCK clock "H" width | 1 | | 0.4 | _ | 0.6 | tsucyc | | tLO | SSCK clock "L" width | | | 0.4 | _ | 0.6 | tsucyc | | trise | SSCK clock rising | Master | | - | - | 1 | tcyc(2) | | | time | Slave | | - | - | 1 | μS | | tFALL | SSCK clock falling | Master | | = | - 1 | tcyc(2) | | | | time | Slave | | - | _ | 1 | μS | | tsu | SSO, SSI data input | setup time | | 100 | - | _ | ns | | tH | SSO, SSI data input setup time | | | 1 | - | = | tcyc(2) | | tLEAD | SCS setup time | Slave | | 1tcyc + 50 | - | _ | ns | | tLAG | SCS hold time | Slave | | 1tcyc + 50 | = | = | ns | | top | SSO, SSI data outpu | t delay time | | - | - | 1 | tcyc(2) | | tsa | SSI slave access time | e | 2.7 V ≤ Vcc ≤ 5.5 V | - | - | 1.5tcyc + 100 | ns | | | | | | - | _ | 1.5tcyc + 200 | ns | | tor | SSI slave out open til | me | 2.7 V ≤ Vcc ≤ 5.5 V | - | _ | 1.5tcyc + 100 | ns | | | | | 2.2 V ≤ Vcc < 2.7 V | - | = | 1.5tcyc + 200 | ns | <sup>1.</sup> Vcc = 2.2 to 5.5 V, Vss = 0 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified. 2. 1tcyc = 1/f1(s) Table 5.16 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.) | Symbol | Parameter | Condition | | Standard | | | Unit | |--------|-----------------------------------------------------------------------------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|-------| | Symbol | Faiailletei | | Condition | Min. | Тур. | Max. | Offic | | Icc | Power supply current (Vcc = 3.3 to 5.5 V) Single-chip mode, output pins are open, | High-speed clock mode | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | = | 10 | 17 | mA | | | other pins are Vss | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 9 | 15 | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | - | 6 | _ | mA | | | | | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 5 | _ | mA | | | | | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 4 | - | mA | | | | | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | - | 2.5 | - | mA | | | | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 10 | 15 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 4 | _ | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 5.5 | 10 | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | = | 2.5 | = | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Low-speed clock mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1 | - | 130 | 300 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1 | _ | 30 | _ | μА | | Table 5.20 Serial Interfac | |----------------------------| |----------------------------| | Symbol | Parameter | | Standard | | | |----------|------------------------|------|----------|------|--| | | Falanetei | Min. | Max. | Unit | | | tc(CK) | CLK0 input cycle time | 200 | = | ns | | | tW(CKH) | CLK0 input "H" width | 100 | - | ns | | | tW(CKL) | CLK0 input "L" width | 100 | - | ns | | | td(C-Q) | TXDi output delay time | = | 50 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 50 | - | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.10 Serial Interface Timing Diagram when Vcc = 5 V Table 5.21 External Interrupt INTi (i = 0, 1, 3) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|--------------------|----------|------|--| | Symbol | Faianielei | Min. | Max. | Unit | | | tW(INH) | INTi input "H" width | 250 <sup>(1)</sup> | - | ns | | | tW(INL) | INTi input "L" width | 250 <sup>(2)</sup> | 1 | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater. Figure 5.11 External Interrupt INTi Input Timing Diagram when Vcc = 5 V | Symbol | Parameter | | Standard | | | |----------|------------------------|------|----------|------|--| | Symbol | raidilletei | Min. | Max. | Unit | | | tc(CK) | CLK0 input cycle time | 300 | = | ns | | | tw(ckh) | CLK0 input "H" width | 150 | - | ns | | | tW(CKL) | CLK0 Input "L" width | 150 | - | ns | | | td(C-Q) | TXDi output delay time | - | 80 | ns | | | th(C-Q) | TXDi hold time | 0 | - | ns | | | tsu(D-C) | RXDi input setup time | 70 | = | ns | | | th(C-D) | RXDi input hold time | 90 | - | ns | | i = 0 or 1 Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V Table 5.27 External Interrupt $\overline{INTi}$ (i = 0, 1, 3) Input | Symbol | Parameter | | Standard | | | |---------|----------------------|--------|----------|------|--| | Symbol | Faianielei | Min. | Max. | Unit | | | tw(INH) | INTi input "H" width | 380(1) | - | ns | | | tw(INL) | INTi input "L" width | 380(2) | _ | ns | | - 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. - 2. When selecting the digital filter by the NTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater. Figure 5.15 External Interrupt INTi Input Timing Diagram when Vcc = 3 V ## **Timing requirements** (Unless Otherwise Specified: Vcc = 2.2 V, Vss = 0 V at Topr = 25°C) [Vcc = 2.2 V] Table 5.30 XIN Input, XCIN Input | Symbol | Parameter | | Standard | | | |-----------|-----------------------|------|----------|------|--| | Symbol | raidilletei | Min. | Max. | Unit | | | tc(XIN) | XIN input cycle time | 200 | - | ns | | | twh(xin) | XIN input "H" width | 90 | - | ns | | | tWL(XIN) | XIN input "L" width | 90 | - | ns | | | tc(XCIN) | XCIN input cycle time | 14 | Ī | μS | | | twh(xcin) | XCIN input "H" width | 7 | Ī | μS | | | twl(xcin) | XCIN input "L" width | 7 | - | μS | | Figure 5.16 XIN Input and XCIN Input Timing Diagram when Vcc = 2.2 V Table 5.31 TRAIO Input | Symbol | Parameter | | Standard | | | |------------|------------------------|------|----------|------|--| | Symbol | Falametel | Min. | Max. | Unit | | | tc(TRAIO) | TRAIO input cycle time | 500 | = | ns | | | twh(traio) | TRAIO input "H" width | 200 | = | ns | | | twl(traio) | TRAIO input "L" width | 200 | = | ns | | Figure 5.17 TRAIO Input Timing Diagram when Vcc = 2.2 V # 5.2 J, K Version **Table 5.34** Absolute Maximum Ratings | Symbol | Parameter | Condition | Rated Value | Unit | |----------|-------------------------------|-----------------------|---------------------------------------------------|------| | Vcc/AVcc | Supply voltage | | -0.3 to 6.5 | V | | Vı | Input voltage | | -0.3 to Vcc + 0.3 | V | | Vo | Output voltage | | -0.3 to Vcc + 0.3 | V | | Pd | Power dissipation | -40 °C ≤ Topr ≤ 85 °C | 300 | mW | | | | 85 °C ≤ Topr ≤ 125 °C | 125 | mW | | Topr | Operating ambient temperature | | -40 to 85 (J version) /<br>-40 to 125 (K version) | °C | | Tstg | Storage temperature | | -65 to 150 | °C | **Table 5.35** Recommended Operating Conditions | Company of | Dow | | Condition - | | Standard | | l lait | |------------|---------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------|---------|----------|---------|--------| | Symbol | Para | ameter | Conditions | Min. | Тур. | Max. | Unit | | Vcc/AVcc | Supply voltage | | | 2.7 | _ | 5.5 | V | | Vss/AVss | Supply voltage | | | - | 0 | _ | V | | VIH | Input "H" voltage | | | 0.8 Vcc | _ | Vcc | V | | VIL | Input "L" voltage | | | 0 | _ | 0.2 Vcc | V | | IOH(sum) | Peak sum output<br>"H" current | Sum of all pins<br>IOH(peak) | | - | = | -60 | mA | | IOH(peak) | Peak output "H" current | | | - | = | -10 | mA | | IOH(avg) | Average output<br>"H" current | | | - | = | -5 | mA | | IOL(sum) | Peak sum output<br>"L" currents | Sum of all pins<br>IOL(peak) | | - | = | 60 | mA | | IOL(peak) | Peak output "L" currents | | | - | = | 10 | mA | | IOL(avg) | Average output<br>"L" current | | | - | = | 5 | mA | | f(XIN) | XIN clock input os | cillation frequency | $3.0 \text{ V} \le \text{Vcc} \le 5.5 \text{ V}$ (other than K version) | 0 | = | 20 | MHz | | | | | 3.0 V ≤ Vcc ≤ 5.5 V (K version) | 0 | _ | 16 | MHz | | | | | 2.7 V ≤ Vcc < 3.0 V | 0 | _ | 10 | MHz | | = | System clock | OCD2 = 0<br>XIN clock selected | 3.0 V ≤ Vcc ≤ 5.5 V (other than K version) | 0 | = | 20 | MHz | | | | | 3.0 V ≤ Vcc ≤ 5.5 V (K version) | 0 | _ | 16 | MHz | | | | | 2.7 V ≤ Vcc < 3.0 V | 0 | _ | 10 | MHz | | | | OCD2 = 1<br>On-chip oscillator<br>clock selected | FRA01 = 0<br>Low-speed on-chip oscillator clock<br>selected | - | 125 | _ | kHz | | | | | FRA01 = 1<br>High-speed on-chip oscillator clock<br>selected (other than K version) | - | - | 20 | MHz | | | | | FRA01 = 1<br>High-speed on-chip oscillator clock<br>selected | - | - | 10 | MHz | - 1. Vcc = 2.7 to 5.5 V at Topr = -40 to $85^{\circ}C$ (J version) / -40 to $125^{\circ}C$ (K version), unless otherwise specified. - 2. The average output current indicates the average value of current measured during 100 ms. Table 5.37 Flash Memory (Program ROM) Electrical Characteristics | Symbol | Darameter | Conditions | | - Unit | | | |------------|---------------------------------------------------------------------|----------------------------|----------|--------|------------------------------|-------| | | Parameter | Conditions | Min. | Тур. | Max. | Unit | | _ | Program/erase endurance <sup>(2)</sup> | R8C/28 Group | 100(3) | = | = | times | | | | R8C/29 Group | 1,000(3) | _ | - | times | | - | Byte program time | | ı | 50 | 400 | μS | | = | Block erase time | | = | 0.4 | 9 | S | | td(SR-SUS) | Time delay from suspend request until suspend | | - | _ | 97 + CPU clock<br>× 6 cycles | μS | | = | Interval from erase start/restart until following suspend request | | 650 | = | _ | μS | | = | Interval from program start/restart until following suspend request | | 0 | - | _ | ns | | _ | Time from suspend until program/erase restart | | - | _ | 3 + CPU clock<br>× 4 cycles | μS | | _ | Program, erase voltage | | 2.7 | _ | 5.5 | V | | _ | Read voltage | | 2.7 | - | 5.5 | V | | _ | Program, erase temperature | | 0 | - | 60 | °C | | = | Data hold time <sup>(7)</sup> | Ambient temperature = 55°C | 20 | - | - | year | - 1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60°C, unless otherwise specified. - 2. Definition of programming/erasure endurance The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 100 or 1,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited). - 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed). - 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number. - 5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur. - 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative. - 7. The data hold time includes time that the power supply is off or the clock is not supplied. Figure 5.21 Time delay until Suspend Table 5.39 Voltage Detection 1 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |-------------|------------------------------------------------------------------------------|------------------------|------|------|------|-------| | | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet1 | Voltage detection level <sup>(2, 4)</sup> | | 2.70 | 2.85 | 3.0 | V | | td(Vdet1-A) | Voltage monitor 1 reset generation time <sup>(5)</sup> | | _ | 40 | 200 | μS | | _ | Voltage detection circuit self power consumption | VCA26 = 1, Vcc = 5.0 V | _ | 0.6 | _ | μΑ | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> | | = | - | 100 | μS | | Vccmin | MCU operating voltage minimum value | | 2.70 | - | - | V | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = -40 to 85°C (J version) / -40 to 125°C (K version). - 2. Hold Vdet2 > Vdet1. - 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0. - 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V. - 5. Time until the voltage monitor 1 reset is generated after the voltage passes V<sub>det1</sub> when V<sub>CC</sub> falls. When using the digital filter, its sampling time is added to t<sub>d</sub>(V<sub>det1</sub>-A). When using the voltage monitor 1 reset, maintain this time until V<sub>CC</sub> = 2.0 V after the voltage passes V<sub>det1</sub> when the power supply falls. Table 5.40 Voltage Detection 2 Circuit Electrical Characteristics | Symbol | Parameter | Condition | | Unit | | | |-------------|------------------------------------------------------------------------------|------------------------|------|-------------|------|-------| | Symbol | Farameter | Condition | Min. | Тур. | Max. | Offic | | Vdet2 | Voltage detection level <sup>(2)</sup> | | 3.3 | 3.3 3.6 3.9 | | | | td(Vdet2-A) | Voltage monitor 2 reset/interrupt request generation time <sup>(3., 5)</sup> | | = | 40 | 200 | μS | | = | Voltage detection circuit self power consumption | VCA27 = 1, Vcc = 5.0 V | = | 0.6 | _ | μА | | td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(4)</sup> | | I | = | 100 | μS | - 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = -40 to 85°C (J version) / -40 to 125°C (K version). - 2. Hold Vdet2 > Vdet1 - 3. Time until the voltage monitor 2 reset/interrupt request is generated after the voltage passes Vdet2. - 4. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0. - 5. When using the digital filter, its sampling time is added to td(Vdet2-A). When using the voltage monitor 2 reset, maintain this time until Vcc = 2.0 V after the voltage passes Vdet2 when the power supply falls. Figure 5.23 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Master) Table 5.48 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified.) | O. marilio and | Darameter | Condition | | Standard | | | Linit | |----------------|------------------------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|------|-------| | Symbol | Parameter Power supply current (Vcc = 3.3 to 5.5 V) Single-chip mode, | Condition | | Min. Typ. | | Max. | Uni | | | | High-speed clock mode | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division | | 10 | 17 | mA | | | output pins are open, other pins are Vss | | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 9 | 15 | mA | | | | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | _ | 6 | - | mA | | | | | XIN = 20 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 5 | = | mA | | | | | XIN = 16 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 4 | = | mA | | | | | XIN = 10 MHz (square wave)<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | _ | 2.5 | _ | mA | | | | High-speed on-chip oscillator | XIN clock off<br>High-speed on-chip oscillator on fOCO = 20 MHz (J version)<br>Low-speed on-chip oscillator on = 125 kHz<br>No division | - | 10 | 15 | mA | | | | mode | XIN clock off<br>High-speed on-chip oscillator on fOCO = 20 MHz (J version)<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8 | - | 4 | - | mA | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | _ | 5.5 | 10 | m/ | | | | | XIN clock off High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8 | _ | 2.5 | - | mA | | | | Low-speed<br>on-chip<br>oscillator<br>mode | XIN clock off<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8, FMR47 = 1 | - | 130 | 300 | μА | | | | Wait mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | _ | 25 | 75 | μА | | | | | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | - | 23 | 60 | μА | | | | Stop mode | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 0.8 | 3.0 | μА | | | | | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0 | - | 1.2 | _ | μА | | | | | XIN clock off, Topr = 125°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off | - | 4.0 | - | μА | Table 5.53 Electrical Characteristics (3) [Vcc = 3 V] | Symbol | Parameter | | Condition | | Standard | | | Unit | |---------|---------------------|-----------------------------------------------------------------------------------------------|------------------------|---------------|-----------|------|------|-------| | Symbol | | | | | Min. | Тур. | Max. | Offic | | Vон | Output "H" voltage | Except XOUT | Iон = -1 mA | | Vcc - 0.5 | = | Vcc | V | | | | XOUT | Drive capacity<br>HIGH | Iон = -0.1 mA | Vcc - 0.5 | _ | Vcc | V | | | | | Drive capacity<br>LOW | Іон = -50 μΑ | Vcc - 0.5 | = | Vcc | V | | Vol | Output "L" voltage | Except XOUT | IoL = 1 mA | | _ | - | 0.5 | V | | | | XOUT | Drive capacity<br>HIGH | IOL = 0.1 mA | = | = | 0.5 | V | | | | | Drive capacity<br>LOW | IOL = 50 μA | = | _ | 0.5 | V | | VT+-VT- | Hysteresis | INTO, INT1, INT3,<br>KIO, KI1, KI2, KI3,<br>TRAIO, RXDO, RXD1,<br>CLKO, SSI, SCL,<br>SDA, SSO | - | | 0.1 | 0.3 | - | V | | | | RESET | | | 0.1 | 0.4 | - | V | | Іін | Input "H" current | 1 | VI = 3 V, Vcc = 3V | | = | = | 4.0 | μΑ | | lıL | Input "L" current | | VI = 0 V, Vcc = 3V | | _ | _ | -4.0 | μΑ | | RPULLUP | Pull-up resistance | | VI = 0 V, Vcc = 3V | | 66 | 160 | 500 | kΩ | | RfXIN | Feedback resistance | XIN | | | _ | 3.0 | - | ΜΩ | | VRAM | RAM hold voltage | • | During stop mode | | 2.0 | - | - | V | <sup>1.</sup> Vcc = 2.7 to 3.3 V at Topr = -40 to 85°C (J version) / -40 to 125°C (K version), f(XIN) = 10 MHz, unless otherwise specified.