## E · ) ( Fartice Semiconductor Corporation - LCMX02-1200HC-4TG144C Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                           |
|--------------------------------|----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 160                                                                              |
| Number of Logic Elements/Cells | 1280                                                                             |
| Total RAM Bits                 | 65536                                                                            |
| Number of I/O                  | 107                                                                              |
| Number of Gates                | -                                                                                |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                  |
| Mounting Type                  | Surface Mount                                                                    |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                  |
| Package / Case                 | 144-LQFP                                                                         |
| Supplier Device Package        | 144-TQFP (20x20)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200hc-4tg144c |
|                                |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 2-5. Primary Clocks for MachXO2 Devices



Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices.

Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes.

Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table.



### **Output Register Block**

The output register block registers signals from the core of the device before they are passed to the sysIO buffers.

#### Left, Top, Bottom Edges

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-14 shows the output register block on the left, top and bottom edges.

Figure 2-14. MachXO2 Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)



#### **Right Edge**

The output register block on the right edge is a superset of the output register on left, top and bottom edges of the device. In addition to supporting SDR and Generic DDR modes, the output register blocks for PIOs on the right edge include additional logic to support DDR-memory interfaces. Operation of this block is similar to that of the output register block on other edges.

In DDR memory mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the DQSW90 signal is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-15 shows the output register block on the right edge.



### **DDR Memory Support**

Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing.

### **DQS Read Write Block**

Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input.

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

### sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own  $V_{CCIO}$ . In addition, each bank has a voltage reference,  $V_{REF}$  which allows the use of referenced input buffers independent of the bank  $V_{CCIO}$ .

MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.



#### Table 2-13. Supported Output Standards

| Output Standard                 | V <sub>CCIO</sub> (Typ.) |
|---------------------------------|--------------------------|
| Single-Ended Interfaces         |                          |
| LVTTL                           | 3.3                      |
| LVCMOS33                        | 3.3                      |
| LVCMOS25                        | 2.5                      |
| LVCMOS18                        | 1.8                      |
| LVCMOS15                        | 1.5                      |
| LVCMOS12                        | 1.2                      |
| LVCMOS33, Open Drain            | —                        |
| LVCMOS25, Open Drain            | —                        |
| LVCMOS18, Open Drain            | —                        |
| LVCMOS15, Open Drain            | —                        |
| LVCMOS12, Open Drain            | —                        |
| PCI33                           | 3.3                      |
| SSTL25 (Class I)                | 2.5                      |
| SSTL18 (Class I)                | 1.8                      |
| HSTL18(Class I)                 | 1.8                      |
| Differential Interfaces         |                          |
| LVDS <sup>1, 2</sup>            | 2.5, 3.3                 |
| BLVDS, MLVDS, RSDS <sup>2</sup> | 2.5                      |
| LVPECL <sup>2</sup>             | 3.3                      |
| MIPI <sup>2</sup>               | 2.5                      |
| Differential SSTL18             | 1.8                      |
| Differential SSTL25             | 2.5                      |
| Differential HSTL18             | 1.8                      |

1. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. 2. These interfaces can be emulated with external resistors in all devices.

### sysIO Buffer Banks

The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures 2-18 and 2-19 show the sysIO banks and their associated supplies for all devices.



#### Figure 2-21. PC Core Block Diagram



Table 2-15 describes the signals interfacing with the I<sup>2</sup>C cores.

 Table 2-15.
 PC Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. |
| i2c_sda     | Bi-directional | Bi-directional data line of the $l^2C$ core. The signal is an output when data is transmitted from the $l^2C$ core. The signal is an input when data is received into the $l^2C$ core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of $l^2C$ ports in each MachXO2 device.                          |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                  |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                          |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, $I^2C$ Tab.                                                                                                                                                                                                                         |

### Hardened SPI IP Core

Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions:

- Configurable Master and Slave modes
- Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- Double-buffered data register
- Serial clock with programmable polarity and phase
- LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Dual Boot

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide.

### TraceID

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

### **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files.



# MachXO2 Family Data Sheet DC and Switching Characteristics

#### March 2017

#### Data Sheet DS1035

### Absolute Maximum Ratings<sup>1, 2, 3</sup>

|                                               | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) |
|-----------------------------------------------|-----------------------|----------------------------|
| Supply Voltage V <sub>CC</sub>                | –0.5 V to 1.32 V      | 0.5 V to 3.75 V            |
| Output Supply Voltage V <sub>CCIO</sub>       | –0.5 V to 3.75 V      | 0.5 V to 3.75 V            |
| I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V      | 0.5 V to 3.75 V            |
| Dedicated Input Voltage Applied <sup>4</sup>  | –0.5 V to 3.75 V      | 0.5 V to 3.75 V            |
| Storage Temperature (Ambient)                 | –55 °C to 125 °C      | –55 °C to 125 °C           |
| Junction Temperature $(T_1)$                  | –40 °C to 125 °C      | –40 °C to 125 °C           |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

5. The dual function  $I^2C$  pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

### **Recommended Operating Conditions**<sup>1</sup>

| Symbol                               | Parameter                                     | Min.  | Max. | Units |
|--------------------------------------|-----------------------------------------------|-------|------|-------|
| V = = <sup>1</sup>                   | Core Supply Voltage for 1.2 V Devices         | 1.14  | 1.26 | V     |
| VCC                                  | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6  | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                     | 1.14  | 3.6  | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation     | 0     | 85   | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation     | -40   | 100  | °C    |

1. Like power supplies must be tied together. For example, if  $V_{CCIO}$  and  $V_{CC}$  are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

### Power Supply Ramp Rates<sup>1</sup>

| Symbol            | Parameter                                       | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 |      | 100  | V/ms  |

1. Assumes monotonic ramp rates.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup>

| Symbol                    | Parameter                                                                                            | Min. | Тур. | Max. | Units |
|---------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>PORUP</sub>        | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{CCINT}$ and $V_{CCIO0})$    | 0.9  | _    | 1.06 | V     |
| V <sub>PORUPEXT</sub>     | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{CC}$ power supply) | 1.5  | _    | 2.1  | V     |
| V <sub>PORDNBG</sub>      | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CCINT})$                  | 0.75 | _    | 0.93 | V     |
| V <sub>PORDNBGEXT</sub>   | Power-On-Reset ramp down trip point (band gap based circuit monitoring $\mathrm{V}_{\mathrm{CC}}$ )  | 0.98 | _    | 1.33 | V     |
| V <sub>PORDNSRAM</sub>    | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{\mbox{CCINT}}$ )              | -    | 0.6  | _    | V     |
| V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ )                        | _    | 0.96 | —    | V     |

1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

2. For devices without voltage regulators V<sub>CCINT</sub> is the same as the V<sub>CC</sub> supply voltage. For devices with voltage regulators, V<sub>CCINT</sub> is regulated from the V<sub>CC</sub> supply voltage.

3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.).

4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply.

5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

### **Programming/Erase Specifications**

| Symbol Parameter |                                                     | Min. | Max. <sup>1</sup> | Units  |  |
|------------------|-----------------------------------------------------|------|-------------------|--------|--|
|                  | Flash Programming cycles per t <sub>RETENTION</sub> | —    | 10,000            | Cycles |  |
| PROGCYC          | Flash functional programming cycles                 | —    | 100,000           | Cycles |  |
| TRETENTION       | Data retention at 100 °C junction temperature       | 10   | —                 | Voars  |  |
| RETENTION        | Data retention at 85 °C junction temperature        | 20   | —                 | reals  |  |

1. Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product.

### Hot Socketing Specifications<sup>1, 2, 3</sup>

| $I_{DK}$ Input or I/O leakage Current $0 < V_{IN} < V_{IH}$ (MAX) +/-1000 $\mu$ A | Symbol          | Parameter                    | Condition                   | Max.    | Units |
|-----------------------------------------------------------------------------------|-----------------|------------------------------|-----------------------------|---------|-------|
|                                                                                   | I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH}$ (MAX) | +/-1000 | μΑ    |

1. Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

3. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>.

### **ESD Performance**

Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance.



### BLVDS

The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals.

#### Figure 3-2. BLVDS Multi-point Output Example



#### Table 3-2. BLVDS DC Conditions<sup>1</sup>

| Over Recommended | Operating | Conditions |
|------------------|-----------|------------|
|                  | operating | oonantions |

|                     |                             | Noi     | ninal   |       |
|---------------------|-----------------------------|---------|---------|-------|
| Symbol              | Description                 | Zo = 45 | Zo = 90 | Units |
| Z <sub>OUT</sub>    | Output impedance            | 20      | 20      | Ohms  |
| R <sub>S</sub>      | Driver series resistance    | 80      | 80      | Ohms  |
| R <sub>TLEFT</sub>  | Left end termination        | 45      | 90      | Ohms  |
| R <sub>TRIGHT</sub> | Right end termination       | 45      | 90      | Ohms  |
| V <sub>OH</sub>     | Output high voltage         | 1.376   | 1.480   | V     |
| V <sub>OL</sub>     | Output low voltage          | 1.124   | 1.020   | V     |
| V <sub>OD</sub>     | Output differential voltage | 0.253   | 0.459   | V     |
| V <sub>CM</sub>     | Output common mode voltage  | 1.250   | 1.250   | V     |
| I <sub>DC</sub>     | DC output current           | 11.236  | 10.204  | mA    |

1. For input buffer, see LVDS table.



### LVPECL

The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.

#### Figure 3-3. Differential LVPECL



#### Table 3-3. LVPECL DC Conditions<sup>1</sup>

| Symbol            | Description                 | Nominal | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 93      | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 196     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 2.05    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.25    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.80    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5   | Ohms  |
| I <sub>DC</sub>   | DC output current           | 12.11   | mA    |

#### **Over Recommended Operating Conditions**

1. For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet.



### Typical Building Block Function Performance – HC/HE Devices<sup>1</sup>

### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | -6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

### **Register-to-Register Performance**

| Function                                                                     | -6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           | ·     |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    | ·         | ·     |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 | ·         | ·     |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.



### Typical Building Block Function Performance – ZE Devices<sup>1</sup>

### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –3 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 13.9      | ns    |
| 4:1 MUX         | 10.9      | ns    |
| 16:1 MUX        | 12.0      | ns    |

#### **Register-to-Register Performance**

| Function                                                                     | –3 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           | ŀ     |
| 16:1 MUX                                                                     | 191       | MHz   |
| 16-bit adder                                                                 | 134       | MHz   |
| 16-bit counter                                                               | 148       | MHz   |
| 64-bit counter                                                               | 77        | MHz   |
| Embedded Memory Functions                                                    | ·         |       |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 90        | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 214       | MHz   |

1. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

### **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



|                                                     |                                  |                                    | _        | -6        | _         | -5    | -       | -4      | 1                      |
|-----------------------------------------------------|----------------------------------|------------------------------------|----------|-----------|-----------|-------|---------|---------|------------------------|
| Parameter                                           | Description                      | Device                             | Min.     | Max.      | Min.      | Max.  | Min.    | Max.    | Units                  |
|                                                     |                                  | MachXO2-1200HC-HE                  | 0.41     |           | 0.48      |       | 0.55    | —       | ns                     |
|                                                     | Clock to Data Hold – PIO Input   | MachXO2-2000HC-HE                  | 0.42     |           | 0.49      |       | 0.56    | —       | ns                     |
| THPLL                                               | Register                         | MachXO2-4000HC-HE                  | 0.43     |           | 0.50      |       | 0.58    | —       | ns                     |
|                                                     |                                  | MachXO2-7000HC-HE                  | 0.46     |           | 0.54      |       | 0.62    | —       | ns                     |
|                                                     |                                  | MachXO2-1200HC-HE                  | 2.88     |           | 3.19      | —     | 3.72    | —       | ns                     |
|                                                     | Clock to Data Setup – PIO        | MachXO2-2000HC-HE                  | 2.87     | —         | 3.18      | —     | 3.70    | —       | ns                     |
| <sup>I</sup> SU_DELPLL                              | Delav                            | MachXO2-4000HC-HE                  | 2.96     |           | 3.28      | —     | 3.81    | —       | ns                     |
|                                                     |                                  | MachXO2-7000HC-HE                  | 3.05     |           | 3.35      | —     | 3.87    | —       | ns                     |
|                                                     |                                  | MachXO2-1200HC-HE                  | -0.83    | —         | -0.83     | —     | -0.83   | —       | ns                     |
| +                                                   | Clock to Data Hold – PIO Input   | MachXO2-2000HC-HE                  | -0.83    |           | -0.83     | —     | -0.83   | —       | ns                     |
| <sup>IH_DELPLL</sup> Register with Input Data Delay | MachXO2-4000HC-HE                | -0.87                              | —        | -0.87     | —         | -0.87 | —       | ns      |                        |
|                                                     |                                  | MachXO2-7000HC-HE                  | -0.91    | —         | -0.91     | —     | -0.91   | —       | ns                     |
| Generic DDF                                         | RX1 Inputs with Clock and Data   | Aligned at Pin Using PC            | LK Pin   | for Cloc  | k Input - | GDDR  | K1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                    | Input Data Valid After CLK       |                                    |          | 0.317     |           | 0.344 | —       | 0.368   | UI                     |
| t <sub>DVE</sub>                                    | Input Data Hold After CLK        | All MachXO2 devices,               | 0.742    |           | 0.702     |       | 0.668   | —       | UI                     |
| f <sub>DATA</sub>                                   | DDRX1 Input Data Speed           | all sides                          |          | 300       | —         | 250   | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>                                  | DDRX1 SCLK Frequency             |                                    |          | 150       | —         | 125   | —       | 104     | MHz                    |
| Generic DDF                                         | X1 Inputs with Clock and Data C  | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                     | Input Data Setup Before CLK      |                                    | 0.566    |           | 0.560     |       | 0.538   | —       | ns                     |
| t <sub>HO</sub>                                     | Input Data Hold After CLK        | All MachXO2 devices,               | 0.778    |           | 0.879     |       | 1.090   | —       | ns                     |
| f <sub>DATA</sub>                                   | DDRX1 Input Data Speed           | all sides                          |          | 300       | —         | 250   | —       | 208     | Mbps                   |
| f <sub>DDRX1</sub>                                  | DDRX1 SCLK Frequency             |                                    |          | 150       | —         | 125   | —       | 104     | MHz                    |
| Generic DDF                                         | RX2 Inputs with Clock and Data   | Aligned at Pin Using PC            | LK Pin   | for Clock | < Input – | GDDR  | (2_RX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                    | Input Data Valid After CLK       |                                    | _        | 0.316     |           | 0.342 | —       | 0.364   | UI                     |
| t <sub>DVE</sub>                                    | Input Data Hold After CLK        | MachXO2-640U,                      | 0.710    |           | 0.675     |       | 0.679   | —       | UI                     |
| f <sub>DATA</sub>                                   | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554   | —       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                  | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>     |          | 332       | —         | 277   | —       | 231     | MHz                    |
| f <sub>SCLK</sub>                                   | SCLK Frequency                   |                                    |          | 166       | —         | 139   | —       | 116     | MHz                    |
| Generic DDF                                         | X2 Inputs with Clock and Data C  | Centered at Pin Using PC           | LK Pin f | or Clock  | Input –   | GDDRX | 2_RX.EC | LK.Cent | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                     | Input Data Setup Before CLK      |                                    | 0.233    |           | 0.219     |       | 0.198   | —       | ns                     |
| t <sub>HO</sub>                                     | Input Data Hold After CLK        | MachXO2-640U                       | 0.287    | —         | 0.287     | —     | 0.344   | —       | ns                     |
| f <sub>DATA</sub>                                   | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _        | 664       | _         | 554   | —       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                  | DDRX2 ECLK Frequency             | bottom side only <sup>11</sup>     | —        | 332       | —         | 277   | —       | 231     | MHz                    |
| f <sub>SCLK</sub>                                   | SCLK Frequency                   | 1                                  |          | 166       | —         | 139   | —       | 116     | MHz                    |



|                    |                                                                 |                                       | -         | -3        | -         | -2     | -       | 1        |                        |
|--------------------|-----------------------------------------------------------------|---------------------------------------|-----------|-----------|-----------|--------|---------|----------|------------------------|
| Parameter          | Description                                                     | Device                                | Min.      | Max.      | Min.      | Max.   | Min.    | Max.     | Units                  |
| Generic DDR4       | Inputs with Clock and Data Cer                                  | ntered at Pin Using PC                | LK Pin fo | or Clock  | Input –   | GDDRX4 | LRX.EC  | LK.Cent  | ered <sup>9, 12</sup>  |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                    |                                       | 0.434     |           | 0.535     |        | 0.630   | —        | ns                     |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                      | MachXO2-640U,                         | 0.385     |           | 0.395     |        | 0.463   | —        | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U<br>and larger devices, | _         | 420       | _         | 352    | _       | 292      | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                            | bottom side only'                     |           | 210       |           | 176    | —       | 146      | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                       | —         | 53        |           | 44     | —       | 37       | MHz                    |
| 7:1 LVDS Inp       | uts – GDDR71_RX.ECLK.7.1 <sup>9, 1</sup>                        | 2                                     |           |           |           |        |         |          |                        |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                     |                                       | —         | 0.307     |           | 0.316  | —       | 0.326    | UI                     |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                      |                                       | 0.662     |           | 0.650     |        | 0.649   | —        | UI                     |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U       | —         | 420       | _         | 352    | _       | 292      | Mbps                   |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                            | and larger devices,                   |           | 210       |           | 176    | —       | 146      | MHz                    |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                       | _         | 60        | _         | 50     | _       | 42       | MHz                    |
| Generic DDR        | Outputs with Clock and Data A                                   | ligned at Pin Using PC                | LK Pin f  | for Clock | k Input – | GDDRX  | (1_TX.S | CLK.Aliç | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         |                                       | —         | 0.850     | —         | 0.910  | —       | 0.970    | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | All MachXO2<br>devices, all sides     |           | 0.850     | _         | 0.910  | _       | 0.970    | ns                     |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         |                                       |           | 140       | —         | 116    |         | 98       | Mbps                   |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                            |                                       |           | 70        |           | 58     |         | 49       | MHz                    |
| Generic DDR        | Outputs with Clock and Data Ce                                  | ntered at Pin Using PC                | LK Pin f  | or Clock  | Input –   | GDDRX  | 1_TX.SC | LK.Cen   | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                          |                                       | 2.720     | _         | 3.380     | _      | 4.140   | _        | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                           | All MachXO2                           | 2.720     | _         | 3.380     | _      | 4.140   | _        | ns                     |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                         | devices, all sides                    |           | 140       | —         | 116    |         | 98       | Mbps                   |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                       |           | 70        | _         | 58     | _       | 49       | MHz                    |
| Generic DDR        | X2 Outputs with Clock and Data                                  | Aligned at Pin Using P                | CLK Pin   | for Cloc  | k Input   | - GDDR | X2_TX.E | CLK.Ali  | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                         |                                       |           | 0.270     | _         | 0.300  | _       | 0.330    | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                        | MachXO2-640U,<br>MachXO2-1200/U       | _         | 0.270     | _         | 0.300  | _       | 0.330    | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                               | and larger devices,<br>top side only  |           | 280       | _         | 234    | _       | 194      | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                            | 1                                     | —         | 140       | —         | 117    | —       | 97       | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                  |                                       |           | 70        |           | 59     |         | 49       | MHz                    |









### sysCONFIG Port Timing Specifications

| Symbol                  | Pa                          | irameter                     | Min. | Max. | Units |
|-------------------------|-----------------------------|------------------------------|------|------|-------|
| All Configuration Modes |                             |                              | 1    |      |       |
| t <sub>PRGM</sub>       | PROGRAMN low p              | ulse accept                  | 55   |      | ns    |
| t <sub>PRGMJ</sub>      | PROGRAMN low p              | ulse rejection               | —    | 25   | ns    |
| t <sub>INITL</sub>      | INITN low time              | LCMXO2-256                   | —    | 30   | μs    |
|                         |                             | LCMXO2-640                   | —    | 35   | μs    |
|                         |                             | LCMXO2-640U/<br>LCMXO2-1200  | _    | 55   | μs    |
|                         |                             | LCMXO2-1200U/<br>LCMXO2-2000 | —    | 70   | μs    |
|                         |                             | LCMXO2-2000U/<br>LCMXO2-4000 | —    | 105  | μs    |
|                         |                             | LCMXO2-7000                  | —    | 130  | μs    |
| t <sub>DPPINIT</sub>    | PROGRAMN low to             | D INITN Iow                  | —    | 150  | ns    |
| t <sub>DPPDONE</sub>    | PROGRAMN low to             | DONE low                     | —    | 150  | ns    |
| t <sub>IODISS</sub>     | PROGRAMN low to             | o I/O disable                | —    | 120  | ns    |
| Slave SPI               | ·                           |                              |      |      |       |
| f <sub>MAX</sub>        | CCLK clock freque           | ncy                          | —    | 66   | MHz   |
| t <sub>ССLКН</sub>      | CCLK clock pulse v          | width high                   | 7.5  | —    | ns    |
| t <sub>CCLKL</sub>      | CCLK clock pulse v          | width low                    | 7.5  |      | ns    |
| t <sub>STSU</sub>       | CCLK setup time             |                              | 2    | —    | ns    |
| t <sub>STH</sub>        | CCLK hold time              |                              | 0    | —    | ns    |
| t <sub>STCO</sub>       | CCLK falling edge           | to valid output              | —    | 10   | ns    |
| t <sub>STOZ</sub>       | CCLK falling edge           | to valid disable             | —    | 10   | ns    |
| t <sub>STOV</sub>       | CCLK falling edge           | to valid enable              | —    | 10   | ns    |
| t <sub>SCS</sub>        | Chip select high tim        | ne                           | 25   | —    | ns    |
| t <sub>SCSS</sub>       | Chip select setup ti        | me                           | 3    | —    | ns    |
| t <sub>SCSH</sub>       | Chip select hold tim        | ne                           | 3    | —    | ns    |
| Master SPI              |                             |                              |      |      |       |
| f <sub>MAX</sub>        | MCLK clock freque           | ncy                          | —    | 133  | MHz   |
| t <sub>MCLKH</sub>      | MCLK clock pulse width high |                              | 3.75 | —    | ns    |
| t <sub>MCLKL</sub>      | MCLK clock pulse width low  |                              | 3.75 | —    | ns    |
| t <sub>STSU</sub>       | MCLK setup time             |                              | 5    |      | ns    |
| t <sub>STH</sub>        | MCLK hold time              |                              | 1    |      | ns    |
| t <sub>CSSPI</sub>      | INITN high to chip          | select low                   | 100  | 200  | ns    |
| t <sub>MCLK</sub>       | INITN high to first N       | MCLK edge                    | 0.75 | 1    | μs    |



### MachXO2 Family Data Sheet Ordering Information

March 2017

Data Sheet DS1035

### MachXO2 Part Number Description



© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256HC-4SG32C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-5SG32C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-6SG32C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-4SG48C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-5SG48C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-6SG48C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-4UMG64C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-5UMG64C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-6UMG64C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-4TG100C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-5TG100C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-6TG100C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-4MG132C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-5MG132C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-6MG132C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-640HC-4SG48C  | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-5SG48C  | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-6SG48C  | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-4TG100C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-5TG100C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-6TG100C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-4MG132C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-5MG132C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-6MG132C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number           | LUTs | Supply Voltage | Grade | Package           | Leads | Temp. |
|-----------------------|------|----------------|-------|-------------------|-------|-------|
| LCMXO2-640UHC-4TG144C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-5TG144C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-6TG144C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP | 144   | COM   |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000ZE-1QN84I   | 4320 | 1.2 V          | -1    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-2QN84I   | 4320 | 1.2 V          | -2    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-3QN84I   | 4320 | 1.2 V          | -3    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-1MG132I  | 4320 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-2MG132I  | 4320 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-3MG132I  | 4320 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-1TG144I  | 4320 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-2TG144I  | 4320 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-3TG144I  | 4320 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-1BG256I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-2BG256I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-3BG256I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-1FTG256I | 4320 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-2FTG256I | 4320 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-3FTG256I | 4320 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-1BG332I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-2BG332I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-3BG332I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-1FG484I  | 4320 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-2FG484I  | 4320 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-3FG484I  | 4320 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144I  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-2TG144I  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-3TG144I  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-1BG256I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-2BG256I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-3BG256I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-1FTG256I | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-2FTG256I | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-3FTG256I | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-1BG332I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-2BG332I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-3BG332I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-1FG484I  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-2FG484I  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-3FG484I  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |



### **R1 Device Specifications**

The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices.

- The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports.
- The on-chip differential input termination resistor value is higher than intended. It is approximately 200Ω as opposed to the intended 100Ω. It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software.
- Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result.
- Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details:

| Condition    | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL |
|--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------|
| VPAD > VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 µA                       |
| VPAD = VCCIO | ON    | 10 µA                  | –10 μA                  | 10 µA                        | 10 µA                       |
| VPAD = VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 µA                       |
| VPAD < VCCIO | OFF   | 10 µA                  | –10 μA                  | 10 µA                        | 10 µA                       |

- The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt.
- In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization.
- When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly.
- PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 μsec before returning low.
- Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply.