# E. Clattice Semiconductor Corporation - <u>LCMXO2-1200HC-4TG144IR1 Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Detano                         |                                                                                    |
|--------------------------------|------------------------------------------------------------------------------------|
| Product Status                 | Obsolete                                                                           |
| Number of LABs/CLBs            | 160                                                                                |
| Number of Logic Elements/Cells | 1280                                                                               |
| Total RAM Bits                 | 65536                                                                              |
| Number of I/O                  | 107                                                                                |
| Number of Gates                | -                                                                                  |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                    |
| Mounting Type                  | Surface Mount                                                                      |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                 |
| Package / Case                 | 144-LQFP                                                                           |
| Supplier Device Package        | 144-TQFP (20x20)                                                                   |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200hc-4tg144ir1 |
|                                |                                                                                    |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Table 1-1. MachXO2™ Family Selection Guide

| LUTs                                                 |                    |     | XO2-640 | XO2-640U <sup>1</sup> | 702-1200 | 702-12000 | 702-2000 | 702-20000 | XU2-4000 | XO2-7000 |
|------------------------------------------------------|--------------------|-----|---------|-----------------------|----------|-----------|----------|-----------|----------|----------|
| 2010                                                 |                    | 256 | 640     | 640                   | 1280     | 1280      | 2112     | 2112      | 4320     | 6864     |
| Distributed RAM (kbits)                              |                    | 2   | 5       | 5                     | 10       | 10        | 16       | 16        | 34       | 54       |
| EBR SRAM (kbits)                                     |                    | 0   | 18      | 64                    | 64       | 74        | 74       | 92        | 92       | 240      |
| Number of EBR SRA<br>kbits/block)                    | M Blocks (9        | 0   | 2       | 7                     | 7        | 8         | 8        | 10        | 10       | 26       |
| UFM (kbits)                                          |                    | 0   | 24      | 64                    | 64       | 80        | 80       | 96        | 96       | 256      |
| Device Options:                                      | HC <sup>2</sup>    | Yes | Yes     | Yes                   | Yes      | Yes       | Yes      | Yes       | Yes      | Yes      |
|                                                      | HE <sup>3</sup>    |     |         |                       |          |           | Yes      | Yes       | Yes      | Yes      |
|                                                      | ZE <sup>4</sup>    | Yes | Yes     |                       | Yes      |           | Yes      |           | Yes      | Yes      |
| Number of PLLs                                       |                    | 0   | 0       | 1                     | 1        | 1         | 1        | 2         | 2        | 2        |
| Hardened                                             | 12C                | 2   | 2       | 2                     | 2        | 2         | 2        | 2         | 2        | 2        |
| Functions:                                           | SPI                | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
|                                                      | Timer/Coun-<br>ter | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
| Packages                                             |                    |     |         |                       |          | ю         |          |           |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm, 0                | .4 mm)             |     |         |                       | 18       |           |          |           |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 mm)         |                    | 21  |         |                       | 21       |           |          |           |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 n        | וm)                | 40  | 40      |                       |          |           |          |           |          |          |
| 49-ball WLCSP⁵<br>(3.2 mm x 3.2 mm, 0                | .4 mm)             |     |         |                       |          |           | 38       |           |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4 m                 | וm)                | 44  |         |                       |          |           |          |           |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5 m           | וm)                |     |         |                       |          |           |          |           | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                      |                    | 55  | 78      |                       | 79       |           | 79       |           |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5 m                | וm)                | 55  | 79      |                       | 104      |           | 104      |           | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                      |                    |     |         | 107                   | 107      |           | 111      |           | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5 mm) |                    |     |         |                       |          |           |          |           | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm)            |                    |     |         |                       |          |           | 206      |           | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0                | ) mm)              |     |         |                       |          | 206       | 206      |           | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0.8                | 3 mm)              |     |         |                       |          |           |          |           | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1.0                | ) mm)              |     |         |                       |          |           |          | 278       | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



#### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



#### Figure 2-5. Primary Clocks for MachXO2 Devices



Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices.

Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes.

Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table.



The EBR memory supports three forms of write behavior for single or dual port operation:

- 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths.
- 2. Write Through A copy of the input data appears at the output of the same port. This mode is supported for all data widths.
- 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output.

#### **FIFO Configuration**

The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags.

#### Table 2-7. Programmable FIFO Flag Ranges

| Flag Name         | Programming Range           |
|-------------------|-----------------------------|
| Full (FF)         | 1 to max (up to $2^{N}$ -1) |
| Almost Full (AF)  | 1 to Full-1                 |
| Almost Empty (AE) | 1 to Full-1                 |
| Empty (EF)        | 0                           |

N = Address bit width.

The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO.

#### **Memory Core Reset**

The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9.



#### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

#### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

#### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset           |  |
|-----------------|--|
| Clock           |  |
| Clock<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.



### Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.



These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-16 shows a block diagram of the input gearbox.

#### Figure 2-16. Input Gearbox





#### Figure 2-17. Output Gearbox



More information on the output gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices.



#### Figure 2-20. Embedded Function Block Interface



#### Hardened I<sup>2</sup>C IP Core

Every MachXO2 device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core.

When the IP core is configured as a master it will be able to control other devices on the  $I^2C$  bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an  $I^2C$  Master. The  $I^2C$  cores support the following functionality:

- Master and Slave operation
- 7-bit and 10-bit addressing
- Multi-master arbitration support
- Up to 400 kHz data transfer speed
- General call support
- Interface to custom logic through 8-bit WISHBONE interface



When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Dual Boot

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide.

### TraceID

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

### **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files.



# MachXO2 Family Data Sheet DC and Switching Characteristics

#### March 2017

#### Data Sheet DS1035

### Absolute Maximum Ratings<sup>1, 2, 3</sup>

|                                               | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) |
|-----------------------------------------------|-----------------------|----------------------------|
| Supply Voltage V <sub>CC</sub>                | –0.5 V to 1.32 V      | –0.5 V to 3.75 V           |
| Output Supply Voltage V <sub>CCIO</sub>       | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| Dedicated Input Voltage Applied <sup>4</sup>  | –0.5 V to 3.75 V      | –0.5 V to 3.75 V           |
| Storage Temperature (Ambient)                 | –55 °C to 125 °C      | –55 °C to 125 °C           |
| Junction Temperature (T <sub>J</sub> )        | –40 °C to 125 °C      | –40 °C to 125 °C           |

1. Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

2. Compliance with the Lattice Thermal Management document is required.

3. All voltages referenced to GND.

4. Overshoot and undershoot of -2 V to (V<sub>IHMAX</sub> + 2) volts is permitted for a duration of <20 ns.

5. The dual function  $I^2C$  pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns.

### **Recommended Operating Conditions**<sup>1</sup>

| Symbol                               | Parameter                                     | Min.  | Max. | Units |
|--------------------------------------|-----------------------------------------------|-------|------|-------|
| V <sub>CC</sub> <sup>1</sup>         | Core Supply Voltage for 1.2 V Devices         | 1.14  | 1.26 | V     |
|                                      | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6  | V     |
| V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage                     | 1.14  | 3.6  | V     |
| t <sub>JCOM</sub>                    | Junction Temperature Commercial Operation     | 0     | 85   | °C    |
| t <sub>JIND</sub>                    | Junction Temperature Industrial Operation     | -40   | 100  | °C    |

1. Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply.

2. See recommended voltages by I/O standard in subsequent table.

3. V<sub>CCIO</sub> pins of unused I/O banks should be connected to the V<sub>CC</sub> power supply on boards.

### **Power Supply Ramp Rates**<sup>1</sup>

| Symbol            | Parameter                                       | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------------|------|------|------|-------|
| t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 |      | 100  | V/ms  |

1. Assumes monotonic ramp rates.

<sup>© 2017</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### **DC Electrical Characteristics**

| Symbol                                            | Parameter                                   | Condition                                                                                                                                          | Min.                     | Тур. | Max.                     | Units |
|---------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|-------|
|                                                   |                                             | Clamp OFF and $V_{CCIO} < V_{IN} < V_{IH}$ (MAX)                                                                                                   | _                        | _    | +175                     | μΑ    |
|                                                   |                                             | Clamp OFF and $V_{IN} = V_{CCIO}$                                                                                                                  | -10                      |      | 10                       | μA    |
| I <sub>IL</sub> , I <sub>IH</sub> <sup>1, 4</sup> | Input or I/O Leakage                        | Clamp OFF and V <sub>CCIO</sub> –0.97 V < V <sub>IN</sub> < V <sub>CCIO</sub>                                                                      | -175                     | _    | —                        | μA    |
|                                                   |                                             | Clamp OFF and 0 V < V <sub>IN</sub> < V <sub>CCIO</sub> –0.97 V                                                                                    |                          |      | 10                       | μA    |
|                                                   |                                             | Clamp OFF and V <sub>IN</sub> = GND                                                                                                                | —                        | _    | 10                       | μΑ    |
|                                                   |                                             | Clamp ON and 0 V < $V_{IN}$ < $V_{CCIO}$                                                                                                           | _                        | _    | 10                       | μΑ    |
| I <sub>PU</sub>                                   | I/O Active Pull-up Current                  | 0 < V <sub>IN</sub> < 0.7 V <sub>CCIO</sub>                                                                                                        | -30                      |      | -309                     | μA    |
| I <sub>PD</sub>                                   | I/O Active Pull-down<br>Current             | $V_{IL}$ (MAX) < $V_{IN}$ < $V_{CCIO}$                                                                                                             | 30                       |      | 305                      | μA    |
| I <sub>BHLS</sub>                                 | Bus Hold Low sustaining<br>current          | $V_{IN} = V_{IL} (MAX)$                                                                                                                            | 30                       |      | _                        | μA    |
| I <sub>BHHS</sub>                                 | Bus Hold High sustaining<br>current         | $V_{IN} = 0.7 V_{CCIO}$                                                                                                                            | -30                      |      | _                        | μA    |
| I <sub>BHLO</sub>                                 | Bus Hold Low Overdrive<br>current           | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                      | _                        |      | 305                      | μA    |
| I <sub>BHHO</sub>                                 | Bus Hold High Overdrive<br>current          | $0 \leq V_{IN} \leq V_{CCIO}$                                                                                                                      | _                        |      | -309                     | μA    |
| V <sub>BHT</sub> <sup>3</sup>                     | Bus Hold Trip Points                        |                                                                                                                                                    | V <sub>IL</sub><br>(MAX) |      | V <sub>IH</sub><br>(MIN) | V     |
| C1                                                | I/O Capacitance <sup>2</sup>                | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3                        | 5    | 9                        | pF    |
| C2                                                | Dedicated Input<br>Capacitance <sup>2</sup> | $V_{CCIO} = 3.3 \text{ V}, 2.5 \text{ V}, 1.8 \text{ V}, 1.5 \text{ V}, 1.2 \text{ V}, V_{CC} = Typ., V_{IO} = 0 \text{ to } V_{IH} \text{ (MAX)}$ | 3                        | 5.5  | 7                        | pF    |
|                                                   |                                             | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Large                                                                                                      | _                        | 450  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Large                                                                                                      | _                        | 250  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Large                                                                                                      | _                        | 125  | —                        | mV    |
| V                                                 | Hysteresis for Schmitt                      | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Large                                                                                                      | _                        | 100  | —                        | mV    |
| V <sub>HYST</sub>                                 | Trigger Inputs <sup>5</sup>                 | V <sub>CCIO</sub> = 3.3 V, Hysteresis = Small                                                                                                      | —                        | 250  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 2.5 V, Hysteresis = Small                                                                                                      | —                        | 150  | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.8 V, Hysteresis = Small                                                                                                      | —                        | 60   | —                        | mV    |
|                                                   |                                             | V <sub>CCIO</sub> = 1.5 V, Hysteresis = Small                                                                                                      | _                        | 40   | —                        | mV    |

1. Input or I/O leakage current is measured with the pin configured as an input or as an I/O with the output driver tri-stated. It is not measured with the output driver active. Bus maintenance circuits are disabled.

2. T<sub>A</sub> 25 °C, f = 1.0 MHz.

3. Please refer to  $V_{IL}$  and  $V_{IH}$  in the sysIO Single-Ended DC Electrical Characteristics table of this document.

4. When V<sub>IH</sub> is higher than V<sub>CCIO</sub>, a transient current typically of 30 ns in duration or less with a peak current of 6 mA can occur on the high-to-low transition. For true LVDS output pins in MachXO2-640U, MachXO2-1200/U and larger devices, V<sub>IH</sub> must be less than or equal to V<sub>CCIO</sub>.

5. With bus keeper circuit turned on. For more details, refer to TN1202, MachXO2 sysIO Usage Guide.



# Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup>

| Symbol          | Parameter                      | Device        | Typ.⁵ | Units |
|-----------------|--------------------------------|---------------|-------|-------|
| I <sub>CC</sub> |                                | LCMXO2-256ZE  | 13    | mA    |
|                 |                                | LCMXO2-640ZE  | 14    | mA    |
|                 | Core Power Supply              | LCMXO2-1200ZE | 15    | mA    |
|                 | Core Fower Supply              | LCMXO2-2000ZE | 17    | mA    |
|                 |                                | LCMXO2-4000ZE | 18    | mA    |
|                 |                                | LCMXO2-7000ZE | 20    | mA    |
| ICCIO           | Bank Power Supply <sup>6</sup> | All devices   | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes all inputs are held at  $V_{\mbox{CCIO}}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5. TJ = 25 °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO}$  = 2.5 V. Does not include pull-up/pull-down.



### sysIO Recommended Operating Conditions

|                        |       | V <sub>CCIO</sub> (V) |       |       | V <sub>REF</sub> (V) |       |
|------------------------|-------|-----------------------|-------|-------|----------------------|-------|
| Standard               | Min.  | Тур.                  | Max.  | Min.  | Тур.                 | Max.  |
| LVCMOS 3.3             | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| LVCMOS 2.5             | 2.375 | 2.5                   | 2.625 | —     | —                    | —     |
| LVCMOS 1.8             | 1.71  | 1.8                   | 1.89  | —     | —                    | —     |
| LVCMOS 1.5             | 1.425 | 1.5                   | 1.575 | —     | —                    | —     |
| LVCMOS 1.2             | 1.14  | 1.2                   | 1.26  | —     | —                    | _     |
| LVTTL                  | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| PCI <sup>3</sup>       | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| SSTL25                 | 2.375 | 2.5                   | 2.625 | 1.15  | 1.25                 | 1.35  |
| SSTL18                 | 1.71  | 1.8                   | 1.89  | 0.833 | 0.9                  | 0.969 |
| HSTL18                 | 1.71  | 1.8                   | 1.89  | 0.816 | 0.9                  | 1.08  |
| LVCMOS25R33            | 3.135 | 3.3                   | 3.6   | 1.1   | 1.25                 | 1.4   |
| LVCMOS18R33            | 3.135 | 3.3                   | 3.6   | 0.75  | 0.9                  | 1.05  |
| LVCMOS18R25            | 2.375 | 2.5                   | 2.625 | 0.75  | 0.9                  | 1.05  |
| LVCMOS15R33            | 3.135 | 3.3                   | 3.6   | 0.6   | 0.75                 | 0.9   |
| LVCMOS15R25            | 2.375 | 2.5                   | 2.625 | 0.6   | 0.75                 | 0.9   |
| LVCMOS12R334           | 3.135 | 3.3                   | 3.6   | 0.45  | 0.6                  | 0.75  |
| LVCMOS12R254           | 2.375 | 2.5                   | 2.625 | 0.45  | 0.6                  | 0.75  |
| LVCMOS10R334           | 3.135 | 3.3                   | 3.6   | 0.35  | 0.5                  | 0.65  |
| LVCMOS10R254           | 2.375 | 2.5                   | 2.625 | 0.35  | 0.5                  | 0.65  |
| LVDS25 <sup>1, 2</sup> | 2.375 | 2.5                   | 2.625 | —     | —                    | _     |
| LVDS33 <sup>1, 2</sup> | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| LVPECL <sup>1</sup>    | 3.135 | 3.3                   | 3.6   | —     | —                    | —     |
| BLVDS <sup>1</sup>     | 2.375 | 2.5                   | 2.625 | —     | —                    | —     |
| RSDS <sup>1</sup>      | 2.375 | 2.5                   | 2.625 | —     | —                    | —     |
| SSTL18D                | 1.71  | 1.8                   | 1.89  | —     | —                    | —     |
| SSTL25D                | 2.375 | 2.5                   | 2.625 | —     | —                    |       |
| HSTL18D                | 1.71  | 1.8                   | 1.89  | —     | —                    | —     |

1. Inputs on-chip. Outputs are implemented with the addition of external resistors.

2. MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers.

3. Input on the bottom bank of the MachXO2-640U, MachXO2-1200/U and larger devices only.

4. Supported only for inputs and BIDIs for all ZE devices, and -6 speed grade for HE and HC devices.



# MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                    |                                               |                                    | -     | 6    | _     | 5    | -4    |      |       |  |
|------------------------------------|-----------------------------------------------|------------------------------------|-------|------|-------|------|-------|------|-------|--|
| Parameter                          | Description                                   | Device                             | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |  |
| Clocks                             |                                               |                                    |       |      |       |      |       |      |       |  |
| Primary Clo                        | ocks                                          |                                    |       |      |       |      |       |      |       |  |
| f <sub>MAX_PRI</sub> <sup>8</sup>  | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                |       | 388  | _     | 323  |       | 269  | MHz   |  |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary<br>Clock        | All MachXO2 devices                | 0.5   |      | 0.6   |      | 0.7   |      | ns    |  |
|                                    |                                               | MachXO2-256HC-HE                   | _     | 912  | —     | 939  | —     | 975  | ps    |  |
|                                    |                                               | MachXO2-640HC-HE                   |       | 844  |       | 871  |       | 908  | ps    |  |
|                                    | Primary Clock Skew Within a                   | MachXO2-1200HC-HE                  |       | 868  |       | 902  |       | 951  | ps    |  |
| <sup>t</sup> SKEW_PRI              | Device                                        | MachXO2-2000HC-HE                  |       | 867  |       | 897  |       | 941  | ps    |  |
|                                    |                                               | MachXO2-4000HC-HE                  |       | 865  | —     | 892  |       | 931  | ps    |  |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 902  | —     | 942  | —     | 989  | ps    |  |
| Edge Clock                         | 1                                             | 1                                  |       |      | I.    |      | 1     |      |       |  |
| f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 400  | _     | 333  | _     | 278  | MHz   |  |
| Pin-LUT-Pin                        | Propagation Delay                             |                                    |       |      |       |      |       |      |       |  |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 6.72 | _     | 6.96 | _     | 7.24 | ns    |  |
| General I/O                        | Pin Parameters (Using Primar                  | y Clock without PLL)               |       |      |       |      | 1     |      |       |  |
|                                    |                                               | MachXO2-256HC-HE                   | _     | 7.13 | —     | 7.30 |       | 7.57 | ns    |  |
|                                    |                                               | MachXO2-640HC-HE                   |       | 7.15 | —     | 7.30 |       | 7.57 | ns    |  |
|                                    | Clock to Output – PIO Output                  | MachXO2-1200HC-HE                  | _     | 7.44 | —     | 7.64 | —     | 7.94 | ns    |  |
| t <sub>CO</sub>                    | Register                                      | MachXO2-2000HC-HE                  | _     | 7.46 | —     | 7.66 | —     | 7.96 | ns    |  |
|                                    |                                               | MachXO2-4000HC-HE                  |       | 7.51 | —     | 7.71 |       | 8.01 | ns    |  |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 7.54 | —     | 7.75 | —     | 8.06 | ns    |  |
|                                    |                                               | MachXO2-256HC-HE                   | -0.06 | _    | -0.06 |      | -0.06 |      | ns    |  |
|                                    |                                               | MachXO2-640HC-HE                   | -0.06 | _    | -0.06 | _    | -0.06 | _    | ns    |  |
|                                    | Clock to Data Setup – PIO                     | MachXO2-1200HC-HE                  | -0.17 | _    | -0.17 |      | -0.17 |      | ns    |  |
| t <sub>SU</sub>                    | Input Register                                | MachXO2-2000HC-HE                  | -0.20 | _    | -0.20 |      | -0.20 |      | ns    |  |
|                                    |                                               | MachXO2-4000HC-HE                  | -0.23 | _    | -0.23 | _    | -0.23 | _    | ns    |  |
|                                    |                                               | MachXO2-7000HC-HE                  | -0.23 | —    | -0.23 | _    | -0.23 | _    | ns    |  |
|                                    |                                               | MachXO2-256HC-HE                   | 1.75  | _    | 1.95  | _    | 2.16  | _    | ns    |  |
|                                    |                                               | MachXO2-640HC-HE                   | 1.75  | —    | 1.95  | —    | 2.16  | _    | ns    |  |
|                                    | Clock to Data Hold – PIO Input                | MachXO2-1200HC-HE                  | 1.88  | _    | 2.12  |      | 2.36  | _    | ns    |  |
| t <sub>H</sub>                     | Register                                      | MachXO2-2000HC-HE                  | 1.89  | _    | 2.13  | _    | 2.37  | _    | ns    |  |
|                                    |                                               | MachXO2-4000HC-HE                  | 1.94  | —    | 2.18  | _    | 2.43  | _    | ns    |  |
|                                    |                                               | MachXO2-7000HC-HE                  | 1.98  | _    | 2.23  | —    | 2.49  |      | ns    |  |

**Over Recommended Operating Conditions** 



|                                                                                                                 |                                      |                                       | -         | -3 -3    |           | -2 -1   |         |         |                        |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------|-----------|----------|-----------|---------|---------|---------|------------------------|
| Parameter                                                                                                       | Description                          | Device                                | Min.      | Max.     | Min.      | Max.    | Min.    | Max.    | Units                  |
|                                                                                                                 |                                      | MachXO2-1200ZE                        | 0.66      | _        | 0.68      |         | 0.80    |         | ns                     |
|                                                                                                                 | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                        | 0.68      | —        | 0.70      | —       | 0.83    | —       | ns                     |
| t <sub>HPLL</sub>                                                                                               | Register                             | MachXO2-4000ZE                        | 0.68      | —        | 0.71      | —       | 0.84    | —       | ns                     |
|                                                                                                                 |                                      | MachXO2-7000ZE                        | 0.73      | —        | 0.74      | —       | 0.87    | —       | ns                     |
| -                                                                                                               |                                      | MachXO2-1200ZE                        | 5.14      | —        | 5.69      | —       | 6.20    | —       | ns                     |
|                                                                                                                 | Clock to Data Setup – PIO            | MachXO2-2000ZE                        | 5.11      | —        | 5.67      | —       | 6.17    | —       | ns                     |
| <sup>t</sup> SU_DELPLL                                                                                          | Input Register with Data Input Delay | MachXO2-4000ZE                        | 5.27      | —        | 5.84      |         | 6.35    | —       | ns                     |
|                                                                                                                 |                                      | MachXO2-7000ZE                        | 5.15      | —        | 5.71      | —       | 6.23    | —       | ns                     |
| -                                                                                                               |                                      | MachXO2-1200ZE                        | -1.36     | —        | -1.36     | —       | -1.36   | —       | ns                     |
|                                                                                                                 | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                        | -1.35     | —        | -1.35     |         | -1.35   |         | ns                     |
| <sup>t</sup> H_DELPLL                                                                                           |                                      | MachXO2-4000ZE                        | -1.43     |          | -1.43     |         | -1.43   |         | ns                     |
|                                                                                                                 |                                      | MachXO2-7000ZE                        | -1.41     |          | -1.41     |         | -1.41   |         | ns                     |
| Generic DDR                                                                                                     | X1 Inputs with Clock and Data A      | ligned at Pin Using P                 | CLK Pin   | for Cloc | k Input - | - GDDR) | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                | Input Data Valid After CLK           |                                       | —         | 0.382    | —         | 0.401   | —       | 0.417   | UI                     |
| t <sub>DVE</sub>                                                                                                | Input Data Hold After CLK            | All MachXO2                           | 0.670     | —        | 0.684     |         | 0.693   | —       | UI                     |
| f <sub>DATA</sub>                                                                                               | DDRX1 Input Data Speed               | devices, all sides                    |           | 140      |           | 116     | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>                                                                                              | DDRX1 SCLK Frequency                 |                                       |           | 70       |           | 58      | —       | 49      | MHz                    |
| Generic DDRX1 Inputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input - GDDRX1_RX.SCLK.Center |                                      |                                       |           |          |           |         |         |         | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                                                                                 | Input Data Setup Before CLK          |                                       | 1.319     |          | 1.412     |         | 1.462   |         | ns                     |
| t <sub>HO</sub>                                                                                                 | Input Data Hold After CLK            | All MachXO2                           | 0.717     | _        | 1.010     |         | 1.340   |         | ns                     |
| f <sub>DATA</sub>                                                                                               | DDRX1 Input Data Speed               | devices, all sides                    |           | 140      |           | 116     | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>                                                                                              | DDRX1 SCLK Frequency                 |                                       | _         | 70       |           | 58      | —       | 49      | MHz                    |
|                                                                                                                 | X2 Inputs with Clock and Data A      | ligned at Pin Using P                 | CLK Pin   | for Cloc | k Input - | GDDR    | 2_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                | Input Data Valid After CLK           |                                       | —         | 0.361    |           | 0.346   | —       | 0.334   | UI                     |
| t <sub>DVE</sub>                                                                                                | Input Data Hold After CLK            | MachXO2-640U,                         | 0.602     | —        | 0.625     |         | 0.648   |         | UI                     |
| f <sub>DATA</sub>                                                                                               | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices, |           | 280      | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                              | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>        |           | 140      |           | 117     | —       | 97      | MHz                    |
| f <sub>SCLK</sub>                                                                                               | SCLK Frequency                       |                                       |           | 70       |           | 59      | —       | 49      | MHz                    |
|                                                                                                                 | X2 Inputs with Clock and Data Ce     | entered at Pin Using P                | CLK Pin f | or Clock | Input –   | GDDRX   | 2_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>                                                                                                 | Input Data Setup Before CLK          |                                       | 0.472     |          | 0.672     |         | 0.865   |         | ns                     |
| t <sub>HO</sub>                                                                                                 | Input Data Hold After CLK            | MachXO2-640U,                         | 0.363     | _        | 0.501     |         | 0.743   |         | ns                     |
| f <sub>DATA</sub>                                                                                               | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices, |           | 280      | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                              | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>        |           | 140      |           | 117     | _       | 97      | MHz                    |
| f <sub>SCLK</sub>                                                                                               | SCLK Frequency                       |                                       |           | 70       |           | 59      | _       | 49      | MHz                    |
|                                                                                                                 | 4 Inputs with Clock and Data A       | ligned at Pin Using PC                | LK Pin    | for Cloc | k Input - | GDDRX   | 4_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>                                                                                                | Input Data Valid After ECLK          |                                       | _         | 0.307    |           | 0.316   | _       | 0.326   | UI                     |
| t <sub>DVE</sub>                                                                                                | Input Data Hold After ECLK           | MachXO2-640U,                         | 0.662     |          | 0.650     |         | 0.649   | _       | UI                     |
| f <sub>DATA</sub>                                                                                               | DDRX4 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices, | _         | 420      | _         | 352     | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                              | DDRX4 ECLK Frequency                 | bottom side only <sup>11</sup>        | _         | 210      | _         | 176     | _       | 146     | MHz                    |
| f <sub>SCLK</sub>                                                                                               | SCLK Frequency                       |                                       |           | 53       | —         | 44      | —       | 37      | MHz                    |
| SOLIN                                                                                                           | 1 - 7                                |                                       | 1         | -        | 1         | 1       | 1       | 1       | i                      |



### MachXO2 Oscillator Output Frequency

| Symbol                 | Parameter                                                                   | Min.    | Тур.  | Max     | Units |
|------------------------|-----------------------------------------------------------------------------|---------|-------|---------|-------|
| f                      | Oscillator Output Frequency (Commercial Grade Devices, 0 to 85°C)           |         | 133   | 140.315 | MHz   |
| TMAX                   | Oscillator Output Frequency (Industrial Grade Devices,<br>–40 °C to 100 °C) | 124.355 | 133   | 141.645 | MHz   |
| t <sub>DT</sub>        | Output Clock Duty Cycle                                                     | 43      | 50    | 57      | %     |
| t <sub>OPJIT</sub> 1   | Output Clock Period Jitter                                                  | 0.01    | 0.012 | 0.02    | UIPP  |
| t <sub>STABLEOSC</sub> | STDBY Low to Oscillator Stable                                              | 0.01    | 0.05  | 0.1     | μs    |

1. Output Clock Period Jitter specified at 133 MHz. The values for lower frequencies will be smaller UIPP. The typical value for 133 MHz is 95 ps and for 2.08 MHz the typical value is 1.54 ns.

### MachXO2 Standby Mode Timing – HC/HE Devices

| Symbol              | Parameter                 | Device       | Min. | Тур. | Max | Units |
|---------------------|---------------------------|--------------|------|------|-----|-------|
| t <sub>PWRDN</sub>  | USERSTDBY High to Stop    | All          | _    | —    | 9   | ns    |
| t <sub>PWRUP</sub>  |                           | LCMXO2-256   |      | —    |     | μs    |
|                     |                           | LCMXO2-640   |      | —    |     | μs    |
|                     |                           | LCMXO2-640U  |      | —    |     | μs    |
|                     |                           | LCMXO2-1200  | 20   | —    | 50  | μs    |
|                     | USERSTDBY Low to Power Up | LCMXO2-1200U |      | —    |     | μs    |
|                     |                           | LCMXO2-2000  |      | —    |     | μs    |
|                     |                           | LCMXO2-2000U |      | —    |     | μs    |
|                     |                           | LCMXO2-4000  |      | —    |     | μs    |
|                     |                           | LCMXO2-7000  |      | —    |     | μs    |
| t <sub>WSTDBY</sub> | USERSTDBY Pulse Width     | All          | 18   | _    | _   | ns    |



### MachXO2 Standby Mode Timing – ZE Devices

| Symbol                  | Parameter                        | Device      | Min. | Тур. | Max | Units |
|-------------------------|----------------------------------|-------------|------|------|-----|-------|
| t <sub>PWRDN</sub>      | USERSTDBY High to Stop           | All         | _    | —    | 13  | ns    |
| t <sub>PWRUP</sub>      |                                  | LCMXO2-256  |      | —    |     | μs    |
|                         |                                  | LCMXO2-640  |      | —    |     | μs    |
|                         | USERSTDBY Low to Power Up        | LCMXO2-1200 | 20   | —    | 50  | μs    |
|                         |                                  | LCMXO2-2000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-4000 |      | —    |     | μs    |
|                         |                                  | LCMXO2-7000 |      | _    |     | μs    |
| t <sub>WSTDBY</sub>     | USERSTDBY Pulse Width            | All         | 19   |      |     | ns    |
| t <sub>BNDGAPSTBL</sub> | USERSTDBY High to Bandgap Stable | All         |      | —    | 15  | ns    |



# MachXO2 Family Data Sheet Ordering Information

March 2017

Data Sheet DS1035

### MachXO2 Part Number Description



© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144C  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-2TG144C  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-3TG144C  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-7000ZE-1BG256C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-2BG256C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-3BG256C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-7000ZE-1FTG256C | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-2FTG256C | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-3FTG256C | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-7000ZE-1BG332C  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-2BG332C  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-3BG332C  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-7000ZE-1FG484C  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-2FG484C  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-7000ZE-3FG484C  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | COM   |

| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100CR11             | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-2TG100CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-3TG100CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200ZE-1MG132CR11             | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-2MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-3MG132CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200ZE-1TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-2TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200ZE-3TG144CR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |

1. Specifications for the "LCMXO2-1200ZE-speed package CR1" are the same as the "LCMXO2-1200ZE-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000ZE-1QN84I   | 4320 | 1.2 V          | -1    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-2QN84I   | 4320 | 1.2 V          | -2    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-3QN84I   | 4320 | 1.2 V          | -3    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-1MG132I  | 4320 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-2MG132I  | 4320 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-3MG132I  | 4320 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-1TG144I  | 4320 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-2TG144I  | 4320 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-3TG144I  | 4320 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-1BG256I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-2BG256I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-3BG256I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-1FTG256I | 4320 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-2FTG256I | 4320 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-3FTG256I | 4320 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-1BG332I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-2BG332I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-3BG332I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-1FG484I  | 4320 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-2FG484I  | 4320 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-3FG484I  | 4320 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144I  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-2TG144I  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-3TG144I  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-1BG256I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-2BG256I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-3BG256I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-1FTG256I | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-2FTG256I | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-3FTG256I | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-1BG332I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-2BG332I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-3BG332I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-1FG484I  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-2FG484I  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-3FG484I  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |