Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 79 | | Number of Gates | - | | Voltage - Supply | 2.375V ~ 3.465V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200hc-5tg100cr1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2-11. Group of Four Programmable I/O Cells #### Notes - 1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices. - 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices. ### **Output Register Block** The output register block registers signals from the core of the device before they are passed to the sysIO buffers. #### Left, Top, Bottom Edges In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch. In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-14 shows the output register block on the left, top and bottom edges. Figure 2-14. MachXO2 Output Register Block Diagram (PIO on the Left, Top and Bottom Edges) #### Right Edge The output register block on the right edge is a superset of the output register on left, top and bottom edges of the device. In addition to supporting SDR and Generic DDR modes, the output register blocks for PIOs on the right edge include additional logic to support DDR-memory interfaces. Operation of this block is similar to that of the output register block on other edges. In DDR memory mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the DQSW90 signal is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-15 shows the output register block on the right edge. Figure 2-15. MachXO2 Output Register Block Diagram (PIO on the Right Edges) ### **Tri-state Register Block** The tri-state register block registers tri-state control signals from the core of the device before they are passed to the syslO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control. ## **Input Gearbox** Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals. Table 2-9. Input Gearbox Signal List | Name | I/O Type | Description | |-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | Input | High-speed data input after programmable delay in PIO A input register block | | ALIGNWD | Input | Data alignment signal from device core | | SCLK | Input | Slow-speed system clock | | ECLK[1:0] | Input | High-speed edge clock | | RST | Input | Reset | | Q[7:0] | Output | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 | More information on the input gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices. ## **Output Gearbox** Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals. Table 2-10. Output Gearbox Signal List | Name | I/O Type | Description | |----------------------------|----------|---------------------------------| | Q | Output | High-speed data output | | D[7:0] | Input | Low-speed data from device core | | Video TX(7:1): D[6:0] | | | | GDDRX4(8:1): D[7:0] | | | | GDDRX2(4:1)(IOL-A): D[3:0] | | | | GDDRX2(4:1)(IOL-C): D[7:4] | | | | SCLK | Input | Slow-speed system clock | | ECLK [1:0] | Input | High-speed edge clock | | RST | Input | Reset | The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-17 shows the output gearbox block diagram. Table 2-11. I/O Support Device by Device | | MachXO2-256,<br>MachXO2-640 | MachXO2-640U,<br>MachXO2-1200 | MachXO2-1200U<br>MachXO2-2000/U,<br>MachXO2-4000,<br>MachXO2-7000 | |------------------------------------------|-----------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------| | Number of I/O Banks | 4 | 4 | 6 | | | | Single-ended (all I/O banks) | Single-ended (all I/O banks) | | Type of Input Buffers | | Differential Receivers (all I/O banks) | Differential Receivers (all I/O banks) | | banks) | | Differential input termination (bottom side) | Differential input termination (bottom side) | | Types of Output Buffers | Single-ended buffers with | Single-ended buffers with complementary outputs (all I/O banks) | Single-ended buffers with complementary outputs (all I/O banks) | | | | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | | Differential Output Emulation Capability | All I/O banks | All I/O banks | All I/O banks | | PCI Clamp Support | No | Clamp on bottom side only | Clamp on bottom side only | Table 2-12. Supported Input Standards | | | V | CCIO (Ty | p.) | | |---------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 | 1.2 V | | Single-Ended Interfaces | ' | | • | | • | | LVTTL | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS33 | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS25 | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS18 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | | LVCMOS15 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | LVCMOS12 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | | PCI <sup>1</sup> | ✓ | | | | | | SSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | SSTL25 (Class I, Class II) | ✓ | ✓ | | | | | HSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | Differential Interfaces | U. | • | | | • | | LVDS | ✓ | ✓ | | | | | BLVDS, MVDS, LVPECL, RSDS | ✓ | ✓ | | | | | MIPI <sup>3</sup> | ✓ | ✓ | | | | | Differential SSTL18 Class I, II | ✓ | ✓ | ✓ | | | | Differential SSTL25 Class I, II | ✓ | ✓ | | | | | Differential HSTL18 Class I, II | ✓ | ✓ | ✓ | | | <sup>1.</sup> Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only. <sup>2.</sup> Reduced functionality. Refer to TN1202, MachXO2 sysIO Usage Guide for more detail. <sup>3.</sup> These interfaces can be emulated with external resistors in all devices. Table 2-13. Supported Output Standards | Output Standard | V <sub>CCIO</sub> (Typ.) | |---------------------------------|--------------------------| | Single-Ended Interfaces | | | LVTTL | 3.3 | | LVCMOS33 | 3.3 | | LVCMOS25 | 2.5 | | LVCMOS18 | 1.8 | | LVCMOS15 | 1.5 | | LVCMOS12 | 1.2 | | LVCMOS33, Open Drain | _ | | LVCMOS25, Open Drain | _ | | LVCMOS18, Open Drain | _ | | LVCMOS15, Open Drain | _ | | LVCMOS12, Open Drain | _ | | PCI33 | 3.3 | | SSTL25 (Class I) | 2.5 | | SSTL18 (Class I) | 1.8 | | HSTL18(Class I) | 1.8 | | Differential Interfaces | | | LVDS <sup>1, 2</sup> | 2.5, 3.3 | | BLVDS, MLVDS, RSDS <sup>2</sup> | 2.5 | | LVPECL <sup>2</sup> | 3.3 | | MIPI <sup>2</sup> | 2.5 | | Differential SSTL18 | 1.8 | | Differential SSTL25 | 2.5 | | Differential HSTL18 | 1.8 | <sup>1.</sup> MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. ### sysIO Buffer Banks The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures 2-18 and 2-19 show the sysIO banks and their associated supplies for all devices. <sup>2.</sup> These interfaces can be emulated with external resistors in all devices. Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes: - Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Dual Boot** MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide. ### **TraceID** Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ## **Density Shifting** The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files. # Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |---------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>PORUP</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ and $V_{\text{CCIO0}}$ ) | 0.9 | _ | 1.06 | V | | V <sub>PORUPEXT</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring external V <sub>CC</sub> power supply) | | _ | 2.1 | V | | V <sub>PORDNBG</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ ) | 0.75 | _ | 0.93 | V | | V <sub>PORDNBGEXT</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC}$ ) | 0.98 | _ | 1.33 | V | | V <sub>PORDNSRAM</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{\text{CCINT}}$ ) | _ | 0.6 | _ | V | | V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ ) | _ | 0.96 | _ | V | - 1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. - 2. For devices without voltage regulators $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators, $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. - 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.). - 4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply. - 5. V<sub>CCIOO</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIOO</sub> must remain within the Recommended Operating Conditions to ensure proper operation. ## **Programming/Erase Specifications** | Symbol | Parameter | | Max.¹ | Units | | |----------------------|-----------------------------------------------------|----|---------|----------|--| | Nanagaya | Flash Programming cycles per t <sub>RETENTION</sub> | _ | 10,000 | Cycles | | | N <sub>PROGCYC</sub> | Flash functional programming cycles | _ | 100,000 | - Oycles | | | 1 + | Data retention at 100 °C junction temperature | 10 | _ | Years | | | RETENTION | Data retention at 85 °C junction temperature | 20 | | rears | | <sup>1.</sup> Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product. # Hot Socketing Specifications<sup>1, 2, 3</sup> | Symbol | Parameter | Condition | Max. | Units | |-----------------|------------------------------|-----------------------------|---------|-------| | I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH} (MAX)$ | +/-1000 | μΑ | <sup>1.</sup> Insensitive to sequence of $V_{CC}$ and $V_{CCIO}$ . However, assumes monotonic rise/fall rates for $V_{CC}$ and $V_{CCIO}$ . ### **ESD Performance** Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance. <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCIO} < V_{CCIO}$ (MAX). <sup>3.</sup> I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>. | Input/Output | V <sub>IL</sub> | | / <sub>IL</sub> V <sub>IH</sub> V <sub>OL</sub> Max. | | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max. <sup>4</sup> | | |--------------|-----------------------|------------------------|------------------------------------------------------|----------|----------------------|----------------------|-----------------------------------|-----------------------------------|------| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | | (mA) | (mA) | | LVCMOS10R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | - MachXO2 devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO2 devices do not meet the relevant JEDEC specification are documented in the table below. - MachXO2 devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1202, MachXO2 sysIO Usage Guide. - 3. The dual function $I^2C$ pins SCL and SDA are limited to a $V_{IL}$ min of -0.25 V or to -0.3 V with a duration of <10 ns. - 4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software. | Input Standard | V <sub>CCIO</sub> (V) | V <sub>IL</sub> Max. (V) | |----------------|-----------------------|--------------------------| | LVCMOS 33 | 1.5 | 0.685 | | LVCMOS 25 | 1.5 | 0.687 | | LVCMOS 18 | 1.5 | 0.655 | ## sysIO Differential Electrical Characteristics The LVDS differential output buffers are available on the top side of MachXO2-640U, MachXO2-1200/U and higher density devices in the MachXO2 PLD family. ### **LVDS** #### **Over Recommended Operating Conditions** | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------|------------------------------------------------------------|-------------------------------------------------|-------|-------|-------|-------| | V <sub>INP</sub> V <sub>INM</sub> | NB V <sub>INM</sub> Input Voltage | V <sub>CCIO</sub> = 3.3 V | 0 | _ | 2.605 | V | | VINP VINM | Imput voltage | V <sub>CCIO</sub> = 2.5 V | 0 | _ | 2.05 | V | | $V_{THD}$ | Differential Input Threshold | | ±100 | _ | | mV | | V | Input Common Mode Voltage | V <sub>CCIO</sub> = 3.3 V | 0.05 | _ | 2.6 | V | | V <sub>CM</sub> | | V <sub>CCIO</sub> = 2.5 V | 0.05 | _ | 2.0 | V | | I <sub>IN</sub> | Input current | Power on | _ | _ | ±10 | μΑ | | V <sub>OH</sub> | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | _ | 1.375 | | V | | V <sub>OL</sub> | Output low voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | 0.90 | 1.025 | _ | V | | V <sub>OD</sub> | Output voltage differential | $(V_{OP} - V_{OM}), R_T = 100 Ohm$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between high and low | | _ | _ | 50 | mV | | V <sub>OS</sub> | Output voltage offset | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125 | 1.20 | 1.395 | V | | ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between H and L | | _ | _ | 50 | mV | | I <sub>OSD</sub> | Output short circuit current | V <sub>OD</sub> = 0 V driver outputs shorted | | | 24 | mA | # MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup> ## **Over Recommended Operating Conditions** | | | | _ | 6 | _ | 5 | -4 | | | |------------------------------------|-----------------------------------------------|---------------------------------|-------|------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Clocks | | | • | • | • | | • | | • | | Primary Clo | ocks | | | | | | | | | | f <sub>MAX_PRI</sub> 8 | Frequency for Primary Clock<br>Tree | All MachXO2 devices | _ | 388 | _ | 323 | _ | 269 | MHz | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | All MachXO2 devices | 0.5 | _ | 0.6 | _ | 0.7 | _ | ns | | | | MachXO2-256HC-HE | _ | 912 | _ | 939 | _ | 975 | ps | | | | MachXO2-640HC-HE | _ | 844 | _ | 871 | _ | 908 | ps | | | Primary Clock Skew Within a | MachXO2-1200HC-HE | _ | 868 | _ | 902 | _ | 951 | ps | | <sup>t</sup> SKEW_PRI | Device | MachXO2-2000HC-HE | _ | 867 | _ | 897 | _ | 941 | ps | | | | MachXO2-4000HC-HE | _ | 865 | _ | 892 | _ | 931 | ps | | | | MachXO2-7000HC-HE | _ | 902 | _ | 942 | _ | 989 | ps | | Edge Clock | | | • | • | • | | • | | , | | f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock | MachXO2-1200 and larger devices | _ | 400 | _ | 333 | _ | 278 | MHz | | Pin-LUT-Pin | Propagation Delay | • | II. | II. | II. | | • | | | | t <sub>PD</sub> | Best case propagation delay through one LUT-4 | All MachXO2 devices | _ | 6.72 | _ | 6.96 | _ | 7.24 | ns | | General I/O | Pin Parameters (Using Primar | y Clock without PLL) | • | • | | | • | | , | | | | MachXO2-256HC-HE | _ | 7.13 | _ | 7.30 | _ | 7.57 | ns | | | | MachXO2-640HC-HE | _ | 7.15 | _ | 7.30 | _ | 7.57 | ns | | | Clock to Output – PIO Output | MachXO2-1200HC-HE | _ | 7.44 | _ | 7.64 | _ | 7.94 | ns | | t <sub>CO</sub> | Register | MachXO2-2000HC-HE | — | 7.46 | — | 7.66 | _ | 7.96 | ns | | | | MachXO2-4000HC-HE | _ | 7.51 | _ | 7.71 | _ | 8.01 | ns | | | | MachXO2-7000HC-HE | — | 7.54 | — | 7.75 | _ | 8.06 | ns | | | | MachXO2-256HC-HE | -0.06 | _ | -0.06 | _ | -0.06 | _ | ns | | | | MachXO2-640HC-HE | -0.06 | — | -0.06 | _ | -0.06 | _ | ns | | + . | Clock to Data Setup - PIO | MachXO2-1200HC-HE | -0.17 | | -0.17 | _ | -0.17 | _ | ns | | t <sub>SU</sub> | Input Register | MachXO2-2000HC-HE | -0.20 | _ | -0.20 | _ | -0.20 | _ | ns | | | | MachXO2-4000HC-HE | -0.23 | — | -0.23 | — | -0.23 | _ | ns | | | | MachXO2-7000HC-HE | -0.23 | — | -0.23 | — | -0.23 | _ | ns | | | | MachXO2-256HC-HE | 1.75 | _ | 1.95 | | 2.16 | _ | ns | | | | MachXO2-640HC-HE | 1.75 | _ | 1.95 | _ | 2.16 | _ | ns | | + | Clock to Data Hold – PIO Input | MachXO2-1200HC-HE | 1.88 | _ | 2.12 | _ | 2.36 | _ | ns | | t <sub>H</sub> | Register | MachXO2-2000HC-HE | 1.89 | _ | 2.13 | _ | 2.37 | _ | ns | | | | MachXO2-4000HC-HE | 1.94 | _ | 2.18 | _ | 2.43 | _ | ns | | | | MachXO2-7000HC-HE | 1.98 | _ | 2.23 | _ | 2.49 | _ | ns | | | | | | 6 | | 5 | -4 | | | |----------------------|-----------------------------------------|---------------------|-------|----------|-------|----------|----------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | | MachXO2-256HC-HE | 1.42 | — | 1.59 | — | 1.96 | _ | ns | | | | MachXO2-640HC-HE | 1.41 | _ | 1.58 | _ | 1.96 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-1200HC-HE | 1.63 | _ | 1.79 | _ | 2.17 | _ | ns | | t <sub>SU_DEL</sub> | Input Register with Data Input Delay | MachXO2-2000HC-HE | 1.61 | _ | 1.76 | _ | 2.13 | _ | ns | | | | MachXO2-4000HC-HE | 1.66 | _ | 1.81 | _ | 2.19 | _ | ns | | | | MachXO2-7000HC-HE | 1.53 | _ | 1.67 | _ | 2.03 | _ | ns | | | | MachXO2-256HC-HE | -0.24 | | -0.24 | _ | -0.24 | | ns | | | | MachXO2-640HC-HE | -0.23 | | -0.23 | _ | -0.23 | | ns | | | Clock to Data Hold – PIO Input | MachXO2-1200HC-HE | -0.24 | | -0.24 | _ | -0.24 | _ | ns | | t <sub>H_DEL</sub> | Register with Input Data Delay | MachXO2-2000HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | MachXO2-4000HC-HE | -0.25 | _ | -0.25 | _ | -0.25 | _ | ns | | | | MachXO2-7000HC-HE | -0.21 | _ | -0.21 | _ | -0.21 | _ | ns | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | All MachXO2 devices | _ | 388 | _ | 323 | _ | 269 | MHz | | General I/O | Pin Parameters (Using Edge C | lock without PLL) | | <u>I</u> | l . | <u>I</u> | <u>I</u> | | | | | | MachXO2-1200HC-HE | _ | 7.53 | _ | 7.76 | _ | 8.10 | ns | | | Clock to Output – PIO Output | MachXO2-2000HC-HE | _ | 7.53 | _ | 7.76 | _ | 8.10 | ns | | t <sub>COE</sub> | Register | MachXO2-4000HC-HE | _ | 7.45 | _ | 7.68 | _ | 8.00 | ns | | | | MachXO2-7000HC-HE | _ | 7.53 | _ | 7.76 | _ | 8.10 | ns | | | | MachXO2-1200HC-HE | -0.19 | _ | -0.19 | _ | -0.19 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-2000HC-HE | -0.19 | _ | -0.19 | _ | -0.19 | _ | ns | | Input Register | | MachXO2-4000HC-HE | -0.16 | _ | -0.16 | _ | -0.16 | _ | ns | | | | MachXO2-7000HC-HE | -0.19 | _ | -0.19 | _ | -0.19 | _ | ns | | | | MachXO2-1200HC-HE | 1.97 | _ | 2.24 | _ | 2.52 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000HC-HE | 1.97 | _ | 2.24 | _ | 2.52 | _ | ns | | t <sub>HE</sub> | Register | MachXO2-4000HC-HE | 1.89 | _ | 2.16 | _ | 2.43 | _ | ns | | | | MachXO2-7000HC-HE | 1.97 | _ | 2.24 | _ | 2.52 | _ | ns | | | | MachXO2-1200HC-HE | 1.56 | _ | 1.69 | _ | 2.05 | _ | ns | | _ | Clock to Data Setup - PIO | MachXO2-2000HC-HE | 1.56 | _ | 1.69 | _ | 2.05 | _ | ns | | t <sub>SU_DELE</sub> | Input Register with Data Input Delay | MachXO2-4000HC-HE | 1.74 | _ | 1.88 | _ | 2.25 | _ | ns | | | Bolay | MachXO2-7000HC-HE | 1.66 | _ | 1.81 | _ | 2.17 | _ | ns | | | | MachXO2-1200HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | t <sub>H_DELE</sub> | Register with Input Data Delay | MachXO2-4000HC-HE | -0.34 | _ | -0.34 | _ | -0.34 | _ | ns | | | | MachXO2-7000HC-HE | -0.29 | _ | -0.29 | _ | -0.29 | _ | ns | | General I/O | Pin Parameters (Using Primary | y Clock with PLL) | | I | I | I | l | | 1 | | | | MachXO2-1200HC-HE | _ | 5.97 | _ | 6.00 | _ | 6.13 | ns | | | Clock to Output – PIO Output | MachXO2-2000HC-HE | _ | 5.98 | _ | 6.01 | _ | 6.14 | ns | | <sup>t</sup> COPLL | Register | MachXO2-4000HC-HE | _ | 5.99 | _ | 6.02 | _ | 6.16 | ns | | | | MachXO2-7000HC-HE | _ | 6.02 | _ | 6.06 | _ | 6.20 | ns | | | | MachXO2-1200HC-HE | 0.36 | _ | 0.36 | _ | 0.65 | _ | ns | | i | Clock to Data Setup – PIO | MachXO2-2000HC-HE | 0.36 | _ | 0.36 | _ | 0.63 | _ | ns | | t <sub>SUPLL</sub> | Input Register | MachXO2-4000HC-HE | 0.35 | _ | 0.35 | _ | 0.62 | _ | ns | | | | MachXO2-7000HC-HE | 0.34 | _ | 0.34 | _ | 0.59 | _ | ns | | | | IVIGOTICO TOURISTIC | 0.07 | | 0.04 | | 0.00 | | 113 | ## Flash Download Time<sup>1, 2</sup> | Symbol | Parameter | Device | Тур. | Units | |----------------------|--------------------------|--------------|------|-------| | | | LCMXO2-256 | 0.6 | ms | | | | LCMXO2-640 | 1.0 | ms | | | | LCMXO2-640U | 1.9 | ms | | | | LCMXO2-1200 | 1.9 | ms | | t <sub>REFRESH</sub> | POR to Device I/O Active | LCMXO2-1200U | 1.4 | ms | | | | LCMXO2-2000 | 1.4 | ms | | | | LCMXO2-2000U | 2.4 | ms | | | | LCMXO2-4000 | 2.4 | ms | | | | LCMXO2-7000 | 3.8 | ms | <sup>1.</sup> Assumes sysMEM EBR initialized to an all zero pattern if they are used. ## **JTAG Port Timing Specifications** | Symbol | Parameter | Min. | Max. | Units | |----------------------|--------------------------------------------------------------------|------|------|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 8 | _ | ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 20 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | | 25 | ns | <sup>2.</sup> The Flash download time is measured starting from the maximum voltage of POR trip point. # I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup> | Symbol | Parameter | Min. | Max. | Units | |------------------|-----------------------------|------|------|-------| | f <sub>MAX</sub> | Maximum SCL clock frequency | _ | 400 | kHz | - 1. MachXO2 supports the following modes: - Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode) - Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode) - 2. Refer to the I<sup>2</sup>C specification for timing requirements. # SPI Port Timing Specifications<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |------------------|-----------------------------|------|------|-------| | f <sub>MAX</sub> | Maximum SCK clock frequency | _ | 45 | MHz | Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet. ## **Switching Test Conditions** Figure 3-13 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-5. Figure 3-13. Output Test Load, LVTTL and LVCMOS Standards Table 3-5. Test Fixture Required Components, Non-Terminated Interfaces | Test Condition | R1 | CL | Timing Ref. | VT | |--------------------------------------------|----------|-----|-----------------------------------|-----------------| | | | | LVTTL, LVCMOS 3.3 = 1.5 V | _ | | | | | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _ | | LVTTL and LVCMOS settings (L -> H, H -> L) | $\infty$ | OpF | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _ | | | | | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _ | | | | | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _ | | LVTTL and LVCMOS 3.3 (Z -> H) | | | 1.5 V | V <sub>OL</sub> | | LVTTL and LVCMOS 3.3 (Z -> L) | | | 1.5 V | V <sub>OH</sub> | | Other LVCMOS (Z -> H) | 188 | 0pF | V <sub>CCIO</sub> /2 | V <sub>OL</sub> | | Other LVCMOS (Z -> L) | 100 | Opi | V <sub>CCIO</sub> /2 | V <sub>OH</sub> | | LVTTL + LVCMOS (H -> Z) | 1 | | V <sub>OH</sub> – 0.15 V | V <sub>OL</sub> | | LVTTL + LVCMOS (L -> Z) | 1 | | V <sub>OL</sub> – 0.15 V | V <sub>OH</sub> | Note: Output test conditions for all other interfaces are determined by the respective standards. # **Pinout Information Summary** | | | Ma | achXO2-2 | 256 | | Ma | chXO2-6 | 640 | MachXO2-640U | | |-----------------------------------------------------------|------------------------|------------------------|-------------|-------------|--------------|------------------------|-------------|--------------|--------------|--| | | 32<br>QFN <sup>1</sup> | 48<br>QFN <sup>3</sup> | 64<br>ucBGA | 100<br>TQFP | 132<br>csBGA | 48<br>QFN <sup>3</sup> | 100<br>TQFP | 132<br>csBGA | 144 TQFP | | | General Purpose I/O per Bank | · I | I. | | | | | | • | • | | | Bank 0 | 8 | 10 | 9 | 13 | 13 | 10 | 18 | 19 | 27 | | | Bank 1 | 2 | 10 | 12 | 14 | 14 | 10 | 20 | 20 | 26 | | | Bank 2 | 9 | 10 | 11 | 14 | 14 | 10 | 20 | 20 | 28 | | | Bank 3 | 2 | 10 | 12 | 14 | 14 | 10 | 20 | 20 | 26 | | | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Total General Purpose Single Ended I/O | 21 | 40 | 44 | 55 | 55 | 40 | 78 | 79 | 107 | | | Differential I/O per Bank | | | | | | | | | | | | Bank 0 | 4 | 5 | 5 | 7 | 7 | 5 | 9 | 10 | 14 | | | Bank 1 | 1 | 5 | 6 | 7 | 7 | 5 | 10 | 10 | 13 | | | Bank 2 | 4 | 5 | 5 | 7 | 7 | 5 | 10 | 10 | 14 | | | Bank 3 | 1 | 5 | 6 | 7 | 7 | 5 | 10 | 10 | 13 | | | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Total General Purpose Differential I/O | 10 | 20 | 22 | 28 | 28 | 20 | 39 | 40 | 54 | | | Dual Function I/O | 22 | 25 | 27 | 29 | 29 | 25 | 29 | 29 | 33 | | | High-speed Differential I/O | | | <u> </u> | | <u> </u> | | | | | | | Bank 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 7 | | | Gearboxes | 1 | <u> </u> | l | | l | | | | | | | Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 7 | | | Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 7 | | | DQS Groups | I | I | 1 | | 1 | | | 1 | I | | | Bank 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 | | | VCCIO Pins | | | | | | | | | | | | Bank 0 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 3 | | | Bank 1 | 1 | 1 | 2 | 2 | 2 | 1 | 2 | 2 | 3 | | | Bank 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 3 | | | Bank 3 | 1 | 1 | 2 | 2 | 2 | 1 | 2 | 2 | 3 | | | Bank 4 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Bank 5 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | • | T | _ | Ī | _ | Ī | | 1 | T | | | VCC | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 4 | | | GND <sup>2</sup> | 2 | 1 | 8 | 8 | 8 | 1 | 8 | 10 | 12 | | | NC | 0 | 0 | 1 | 26 | 58 | 0 | 3 | 32 | 8 | | | Reserved for Configuration | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Total Count of Bonded Pins | 32 | 49 | 64 | 100 | 132 | 49 | 100 | 132 | 144 | | Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance. For 48 QFN package, exposed die pad is the device ground. 48-pin QFN information is 'Advanced'. | | | | | MachX | D2-4000 | | | | |-----------------------------------------------------------|-----------|--------------|-------------|--------------|--------------|--------------|--------------|--------------| | | 84<br>QFN | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA | | General Purpose I/O per Bank | | | | | | | | | | Bank 0 | 27 | 25 | 27 | 37 | 50 | 50 | 68 | 70 | | Bank 1 | 10 | 26 | 29 | 37 | 52 | 52 | 68 | 68 | | Bank 2 | 22 | 28 | 29 | 39 | 52 | 52 | 70 | 72 | | Bank 3 | 0 | 7 | 9 | 10 | 16 | 16 | 24 | 24 | | Bank 4 | 9 | 8 | 10 | 12 | 16 | 16 | 16 | 16 | | Bank 5 | 0 | 10 | 10 | 15 | 20 | 20 | 28 | 28 | | Total General Purpose Single Ended I/O | 68 | 104 | 114 | 150 | 206 | 206 | 274 | 278 | | Differential I/O per Bank | | | | | | | | | | Bank 0 | 13 | 13 | 14 | 18 | 25 | 25 | 34 | 35 | | Bank 1 | 4 | 13 | 14 | 18 | 26 | 26 | 34 | 34 | | Bank 2 | 11 | 14 | 14 | 19 | 26 | 26 | 35 | 36 | | Bank 3 | 0 | 3 | 4 | 4 | 8 | 8 | 12 | 12 | | Bank 4 | 4 | 4 | 5 | 6 | 8 | 8 | 8 | 8 | | Bank 5 | 0 | 5 | 5 | 7 | 10 | 10 | 14 | 14 | | Total General Purpose Differential I/O | 32 | 52 | 56 | 72 | 103 | 103 | 137 | 139 | | Dual Function I/O | 28 | 37 | 37 | 37 | 37 | 37 | 37 | 37 | | High-speed Differential I/O | | | | I | l | | 1 | <u> </u> | | Bank 0 | 8 | 8 | 9 | 8 | 18 | 18 | 18 | 18 | | Gearboxes | | ı | | 1 | I | | | I | | Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8 | 8 | 9 | 9 | 18 | 18 | 18 | 18 | | Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2) | 11 | 14 | 14 | 12 | 18 | 18 | 18 | 18 | | DQS Groups | | L | | l | l | | I | I. | | Bank 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | VCCIO Pins | | | | | | | | | | Bank 0 | 3 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 1 | 1 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 2 | 2 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 3 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | Bank 4 | 1 | 1 | 1 | 1 | 2 | 2 | 1 | 4 | | Bank 5 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | VCC | 4 | 4 | 4 | 4 | 8 | 8 | 8 | 12 | | GND | 4 | 10 | 12 | 16 | 24 | 24 | 27 | 48 | | NC | 1 | 1 | 1 | 1 | 1 | 1 | 5 | 105 | | Reserved for configuration | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 84 | 132 | 144 | 184 | 256 | 256 | 332 | 484 | ## **Ordering Information** MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below: LATTICE LCMXO2-1200ZE 1TG100C Datecode LCMXO2 256ZE 1UG64C Datecode ### Notes: - 1. Markings are abbreviated for small packages. - 2. See PCN 05A-12 for information regarding a change to the top-side mark logo. | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-1200HC-4SG32C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-5SG32C | 1280 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-6SG32C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-4TG100C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-5TG100C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-6TG100C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-4MG132C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-5MG132C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-6MG132C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-4TG144C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-5TG144C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-6TG144C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200UHC-4FTG256C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-1200UHC-5FTG256C | 1280 | 2.5 V / 3.3 V | <b>–</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-1200UHC-6FTG256C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-2000HC-4TG100C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-5TG100C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-6TG100C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-4MG132C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-5MG132C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-6MG132C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-4TG144C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-5TG144C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-6TG144C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-4BG256C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-5BG256C | 2112 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-6BG256C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-4FTG256C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HC-5FTG256C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HC-6FTG256C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-1200ZE-1TG100IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-2TG100IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-3TG100IR11 | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-1MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-2MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-3MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-1TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-2TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-3TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | <sup>1.</sup> Specifications for the "LCMXO2-1200ZE-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-5TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-6TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-4MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-4TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-6TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.