Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 79 | | Number of Gates | - | | Voltage - Supply | 2.375V ~ 3.465V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200hc-5tg100ir1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## Introduction The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external $V_{CC}$ supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external $V_{CC}$ supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os. The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity. Figure 2-5. Primary Clocks for MachXO2 Devices Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices. Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes. Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table. ## Table 2-4. PLL Signal Descriptions (Continued) | Port Name | I/O | Description | |---------------|-----|---------------------------------------------------------------------------------------------------| | CLKOP | 0 | Primary PLL output clock (with phase shift adjustment) | | CLKOS | 0 | Secondary PLL output clock (with phase shift adjust) | | CLKOS2 | 0 | Secondary PLL output clock2 (with phase shift adjust) | | CLKOS3 | 0 | Secondary PLL output clock3 (with phase shift adjust) | | LOCK | 0 | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feedback signals. | | DPHSRC | 0 | Dynamic Phase source – ports or WISHBONE is active | | STDBY | I | Standby signal to power down the PLL | | RST | I | PLL reset without resetting the M-divider. Active high reset. | | RESETM | I | PLL reset - includes resetting the M-divider. Active high reset. | | RESETC | I | Reset for CLKOS2 output divider only. Active high reset. | | RESETD | ı | Reset for CLKOS3 output divider only. Active high reset. | | ENCLKOP | I | Enable PLL output CLKOP | | ENCLKOS | I | Enable PLL output CLKOS when port is active | | ENCLKOS2 | I | Enable PLL output CLKOS2 when port is active | | ENCLKOS3 | I | Enable PLL output CLKOS3 when port is active | | PLLCLK | I | PLL data bus clock input signal | | PLLRST | I | PLL data bus reset. This resets only the data bus not any register values. | | PLLSTB | I | PLL data bus strobe signal | | PLLWE | I | PLL data bus write enable signal | | PLLADDR [4:0] | I | PLL data bus address | | PLLDATI [7:0] | I | PLL data bus data input | | PLLDATO [7:0] | 0 | PLL data bus data output | | PLLACK | 0 | PLL data bus acknowledge signal | ## sysMEM Embedded Block RAM Memory The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO. ## sysMEM Memory Block The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5. Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges) ## **Right Edge** The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode. In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams. The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block. Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge) ## **DDR Memory Support** Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing. ## **DQS Read Write Block** Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input. In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers. The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop. ## sysIO Buffer Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL. Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own $V_{CCIO}$ . In addition, each bank has a voltage reference, $V_{REF}$ which allows the use of referenced input buffers independent of the bank $V_{CCIO}$ . MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer. Table 2-11. I/O Support Device by Device | | MachXO2-256,<br>MachXO2-640 | MachXO2-640U,<br>MachXO2-1200 | MachXO2-1200U<br>MachXO2-2000/U,<br>MachXO2-4000,<br>MachXO2-7000 | |------------------------------------------|----------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------| | Number of I/O Banks | 4 | 4 | 6 | | | | Single-ended (all I/O banks) | Single-ended (all I/O banks) | | Type of Input Buffers | Differential Receivers (all I/O banks) | Differential Receivers (all I/O banks) | Differential Receivers (all I/O banks) | | | | Differential input termination (bottom side) | Differential input termination (bottom side) | | Types of Output Buffers | Single-ended buffers with | Single-ended buffers with complementary outputs (all I/O banks) | Single-ended buffers with complementary outputs (all I/O banks) | | Types of Output Buffers | complementary outputs (all I/O banks) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | | Differential Output Emulation Capability | All I/O banks | All I/O banks | All I/O banks | | PCI Clamp Support | No | Clamp on bottom side only | Clamp on bottom side only | Table 2-12. Supported Input Standards | | VCCIO (Typ.) | | | | | | | |---------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 | 1.2 V | | | | Single-Ended Interfaces | ' | | • | | • | | | | LVTTL | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | | | LVCMOS33 | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | | | LVCMOS25 | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | | | LVCMOS18 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | | | | LVCMOS15 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | | | LVCMOS12 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | | | | PCI <sup>1</sup> | ✓ | | | | | | | | SSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | | | SSTL25 (Class I, Class II) | ✓ | ✓ | | | | | | | HSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | | | Differential Interfaces | U. | • | | | • | | | | LVDS | ✓ | ✓ | | | | | | | BLVDS, MVDS, LVPECL, RSDS | ✓ | ✓ | | | | | | | MIPI <sup>3</sup> | ✓ | ✓ | | | | | | | Differential SSTL18 Class I, II | ✓ | ✓ | ✓ | | | | | | Differential SSTL25 Class I, II | ✓ | ✓ | | | | | | | Differential HSTL18 Class I, II | ✓ | ✓ | ✓ | | | | | <sup>1.</sup> Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only. <sup>2.</sup> Reduced functionality. Refer to TN1202, MachXO2 sysIO Usage Guide for more detail. <sup>3.</sup> These interfaces can be emulated with external resistors in all devices. Figure 2-21. PC Core Block Diagram Table 2-15 describes the signals interfacing with the I<sup>2</sup>C cores. Table 2-15. I'C Core Signal Description | Signal Name | I/O | Description | |-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | i2c_scl | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. | | i2c_sda | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. | | i2c_irqo | Output | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions. | | cfg_wake | Output | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab. | | cfg_stdby | Output | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab. | ## **Hardened SPI IP Core** Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions: - · Configurable Master and Slave modes - · Full-Duplex data transfer - Mode fault error flag with CPU interrupt capability - · Double-buffered data register - · Serial clock with programmable polarity and phase - · LSB First or MSB First Data Transfer - Interface to custom logic through 8-bit WISHBONE interface When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes: - Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Dual Boot** MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide. ## **TraceID** Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ## **Density Shifting** The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files. ## Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------------------|---------------|-------|-------| | Icc | | LCMXO2-256ZE | 18 | μΑ | | | | LCMXO2-640ZE | 28 | μΑ | | | Core Power Supply | LCMXO2-1200ZE | 56 | μΑ | | | | LCMXO2-2000ZE | 80 | μΑ | | | | LCMXO2-4000ZE | 124 | μΑ | | | | LCMXO2-7000ZE | 189 | μΑ | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 1 | μΑ | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. # Static Power Consumption Contribution of Different Components – ZE Devices The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool. | Symbol | Parameter | Тур. | Units | |--------------------|-----------------------------------------------|------|-------| | I <sub>DCBG</sub> | Bandgap DC power contribution | 101 | μΑ | | I <sub>DCPOR</sub> | POR DC power contribution | 38 | μΑ | | DCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143 | μΑ | # MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup> ## **Over Recommended Operating Conditions** | | | <b>-6</b> | | 6 | -5 | | -4 | | | | |------------------------------------|-----------------------------------------------|---------------------------------|-------|------|-------|------|-------|------|-------|--| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | Clocks | | | • | • | • | | • | | • | | | Primary Clo | ocks | | | | | | | | | | | f <sub>MAX_PRI</sub> 8 | Frequency for Primary Clock<br>Tree | All MachXO2 devices | _ | 388 | _ | 323 | _ | 269 | MHz | | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | All MachXO2 devices | 0.5 | _ | 0.6 | _ | 0.7 | _ | ns | | | | | MachXO2-256HC-HE | _ | 912 | _ | 939 | _ | 975 | ps | | | | | MachXO2-640HC-HE | _ | 844 | _ | 871 | _ | 908 | ps | | | | Primary Clock Skew Within a | MachXO2-1200HC-HE | _ | 868 | _ | 902 | _ | 951 | ps | | | <sup>t</sup> SKEW_PRI | Device | MachXO2-2000HC-HE | _ | 867 | _ | 897 | _ | 941 | ps | | | | | MachXO2-4000HC-HE | _ | 865 | _ | 892 | _ | 931 | ps | | | | | MachXO2-7000HC-HE | _ | 902 | _ | 942 | _ | 989 | ps | | | Edge Clock | | | • | • | • | | • | | , | | | f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock | MachXO2-1200 and larger devices | _ | 400 | _ | 333 | _ | 278 | MHz | | | Pin-LUT-Pin | Propagation Delay | • | II. | II. | II. | | • | | | | | t <sub>PD</sub> | Best case propagation delay through one LUT-4 | All MachXO2 devices | _ | 6.72 | _ | 6.96 | _ | 7.24 | ns | | | General I/O | Pin Parameters (Using Primar | y Clock without PLL) | • | • | | | • | | , | | | | | MachXO2-256HC-HE | _ | 7.13 | _ | 7.30 | _ | 7.57 | ns | | | | Clock to Output – PIO Output | MachXO2-640HC-HE | _ | 7.15 | _ | 7.30 | _ | 7.57 | ns | | | | | MachXO2-1200HC-HE | _ | 7.44 | _ | 7.64 | _ | 7.94 | ns | | | t <sub>CO</sub> | Register | MachXO2-2000HC-HE | — | 7.46 | — | 7.66 | _ | 7.96 | ns | | | | | MachXO2-4000HC-HE | _ | 7.51 | _ | 7.71 | _ | 8.01 | ns | | | | | MachXO2-7000HC-HE | — | 7.54 | — | 7.75 | _ | 8.06 | ns | | | | | MachXO2-256HC-HE | -0.06 | _ | -0.06 | _ | -0.06 | _ | ns | | | | | MachXO2-640HC-HE | -0.06 | — | -0.06 | _ | -0.06 | _ | ns | | | + . | Clock to Data Setup - PIO | MachXO2-1200HC-HE | -0.17 | | -0.17 | _ | -0.17 | _ | ns | | | t <sub>SU</sub> | Input Register | MachXO2-2000HC-HE | -0.20 | _ | -0.20 | _ | -0.20 | _ | ns | | | | | MachXO2-4000HC-HE | -0.23 | — | -0.23 | — | -0.23 | _ | ns | | | | | MachXO2-7000HC-HE | -0.23 | — | -0.23 | — | -0.23 | _ | ns | | | | | MachXO2-256HC-HE | 1.75 | _ | 1.95 | | 2.16 | _ | ns | | | | | MachXO2-640HC-HE | 1.75 | _ | 1.95 | _ | 2.16 | _ | ns | | | + | Clock to Data Hold – PIO Input | MachXO2-1200HC-HE | 1.88 | _ | 2.12 | _ | 2.36 | _ | ns | | | t <sub>H</sub> | Register | MachXO2-2000HC-HE | 1.89 | _ | 2.13 | _ | 2.37 | _ | ns | | | | | MachXO2-4000HC-HE | 1.94 | _ | 2.18 | _ | 2.43 | _ | ns | | | | | MachXO2-7000HC-HE | 1.98 | _ | 2.23 | _ | 2.49 | _ | ns | | | | | | -6 | | | 5 | _ | 4 | | |----------------------|--------------------------------------------|---------------------|-------|----------|-------|----------|----------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | | MachXO2-256HC-HE | 1.42 | — | 1.59 | — | 1.96 | _ | ns | | t <sub>SU_DEL</sub> | | MachXO2-640HC-HE | 1.41 | _ | 1.58 | _ | 1.96 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-1200HC-HE | 1.63 | _ | 1.79 | _ | 2.17 | _ | ns | | | Input Register with Data Input Delay | MachXO2-2000HC-HE | 1.61 | _ | 1.76 | _ | 2.13 | _ | ns | | | | MachXO2-4000HC-HE | 1.66 | _ | 1.81 | _ | 2.19 | _ | ns | | | | MachXO2-7000HC-HE | 1.53 | _ | 1.67 | _ | 2.03 | _ | ns | | | | MachXO2-256HC-HE | -0.24 | | -0.24 | _ | -0.24 | | ns | | | | MachXO2-640HC-HE | -0.23 | | -0.23 | _ | -0.23 | | ns | | | Clock to Data Hold – PIO Input | MachXO2-1200HC-HE | -0.24 | | -0.24 | _ | -0.24 | _ | ns | | t <sub>H_DEL</sub> | Register with Input Data Delay | MachXO2-2000HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | MachXO2-4000HC-HE | -0.25 | _ | -0.25 | _ | -0.25 | _ | ns | | | | MachXO2-7000HC-HE | -0.21 | _ | -0.21 | _ | -0.21 | _ | ns | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | All MachXO2 devices | _ | 388 | _ | 323 | _ | 269 | MHz | | General I/O | Pin Parameters (Using Edge C | lock without PLL) | | <u>I</u> | l . | <u>I</u> | <u>I</u> | | | | | | MachXO2-1200HC-HE | _ | 7.53 | _ | 7.76 | _ | 8.10 | ns | | | Clock to Output – PIO Output | MachXO2-2000HC-HE | _ | 7.53 | _ | 7.76 | _ | 8.10 | ns | | t <sub>COE</sub> | Register | MachXO2-4000HC-HE | _ | 7.45 | _ | 7.68 | _ | 8.00 | ns | | | | MachXO2-7000HC-HE | _ | 7.53 | _ | 7.76 | _ | 8.10 | ns | | | | MachXO2-1200HC-HE | -0.19 | _ | -0.19 | _ | -0.19 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-2000HC-HE | -0.19 | _ | -0.19 | _ | -0.19 | _ | ns | | t <sub>SUE</sub> | Input Register | MachXO2-4000HC-HE | -0.16 | _ | -0.16 | _ | -0.16 | _ | ns | | | | MachXO2-7000HC-HE | -0.19 | _ | -0.19 | _ | -0.19 | _ | ns | | | | MachXO2-1200HC-HE | 1.97 | _ | 2.24 | _ | 2.52 | _ | ns | | | Clock to Data Hold – PIO Input<br>Register | MachXO2-2000HC-HE | 1.97 | _ | 2.24 | _ | 2.52 | _ | ns | | t <sub>HE</sub> | | MachXO2-4000HC-HE | 1.89 | _ | 2.16 | _ | 2.43 | _ | ns | | | | MachXO2-7000HC-HE | 1.97 | _ | 2.24 | _ | 2.52 | _ | ns | | | | MachXO2-1200HC-HE | 1.56 | _ | 1.69 | _ | 2.05 | _ | ns | | _ | Clock to Data Setup - PIO | MachXO2-2000HC-HE | 1.56 | _ | 1.69 | _ | 2.05 | _ | ns | | t <sub>SU_DELE</sub> | Input Register with Data Input Delay | MachXO2-4000HC-HE | 1.74 | _ | 1.88 | _ | 2.25 | _ | ns | | | Bolay | MachXO2-7000HC-HE | 1.66 | _ | 1.81 | _ | 2.17 | _ | ns | | | | MachXO2-1200HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | t <sub>H_DELE</sub> | Register with Input Data Delay | MachXO2-4000HC-HE | -0.34 | _ | -0.34 | _ | -0.34 | _ | ns | | | | MachXO2-7000HC-HE | -0.29 | _ | -0.29 | _ | -0.29 | _ | ns | | General I/O | Pin Parameters (Using Primary | y Clock with PLL) | | I | I | I | l | | 1 | | | | MachXO2-1200HC-HE | _ | 5.97 | _ | 6.00 | _ | 6.13 | ns | | | Clock to Output – PIO Output | MachXO2-2000HC-HE | _ | 5.98 | _ | 6.01 | _ | 6.14 | ns | | <sup>t</sup> COPLL | Register | MachXO2-4000HC-HE | _ | 5.99 | _ | 6.02 | _ | 6.16 | ns | | | | MachXO2-7000HC-HE | _ | 6.02 | _ | 6.06 | _ | 6.20 | ns | | | | MachXO2-1200HC-HE | 0.36 | _ | 0.36 | _ | 0.65 | _ | ns | | i | Clock to Data Setup – PIO | MachXO2-2000HC-HE | 0.36 | _ | 0.36 | _ | 0.63 | _ | ns | | t <sub>SUPLL</sub> | Input Register | MachXO2-4000HC-HE | 0.35 | _ | 0.35 | _ | 0.62 | _ | ns | | | | MachXO2-7000HC-HE | 0.34 | _ | 0.34 | _ | 0.59 | _ | ns | | | | IVIGOTICO TOURISTIC | 0.07 | | 0.04 | | 0.00 | | 113 | | | | | _ | -6 | | <b>-</b> 5 | | -4 | | |------------------------|-----------------------------------------|------------------------------------------|-------|-------|-------|------------|-------|-------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | LPDDR <sup>9, 12</sup> | | • | I. | | I. | | | I. | ı | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.369 | _ | 0.395 | _ | 0.421 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.529 | _ | 0.530 | _ | 0.527 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U and | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | larger devices, right side only. 13 | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM LPDDR Serial Data<br>Speed | | _ | 280 | _ | 250 | _ | 208 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 140 | _ | 125 | _ | 104 | MHz | | f <sub>LPDDR</sub> | LPDDR Data Transfer Rate | | 0 | 280 | 0 | 250 | 0 | 208 | Mbps | | DDR <sup>9, 12</sup> | | | | | • | | • | • | , | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.350 | _ | 0.387 | _ | 0.414 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.545 | _ | 0.538 | _ | 0.532 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U and larger devices, right | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | side only. <sup>13</sup> | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM DDR Serial Data Speed | | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | f <sub>MEM_DDR</sub> | MEM DDR Data Transfer Rate | | N/A | 300 | N/A | 250 | N/A | 208 | Mbps | | DDR2 <sup>9, 12</sup> | | • | I. | | I. | | I. | I. | | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.360 | _ | 0.378 | _ | 0.406 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.555 | _ | 0.549 | _ | 0.542 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U and | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | larger devices, right side only. 13 | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM DDR Serial Data Speed | | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | f <sub>MEM_DDR2</sub> | MEM DDR2 Data Transfer<br>Rate | | N/A | 300 | N/A | 250 | N/A | 208 | Mbps | - 1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. - 2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate. - 3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports). - 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18. - 5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports). - 6. For Generic DDRX1 mode $t_{SU} = t_{HO} = (t_{DVE} t_{DVA} 0.03 \text{ ns})/2$ . - 7. The $t_{SU\_DEL}$ and $t_{H\_DEL}$ values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5), 120 ps (-4). - 8. This number for general purpose usage. Duty cycle tolerance is +/- 10%. - 9. Duty cycle is +/-5% for system usage. - 10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected. - 11. High-speed DDR and LVDS not supported in SG32 (32 QFN) packages. - 12. Advance information for MachXO2 devices in 48 QFN packages. - 13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages. 46 - 28 34 - 19 35 - 20 36 - 21 ## Figure 3-9. GDDR71 Video Timing Waveforms Receiver - Shown for one LVDS Channel # of Bits 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 Data In 4 / 5 / 6 / 0 / 1 / 2 / 3 / 756 Mbps Clock In 125 MHz Bit # Bit # Bit # For each Channel: ¦0x 10 - 1 20 - 8 30 - 15 40 - 22 7-bit Output Words ¦0x 11 - 2 12 - 3 21 **-** 9 22 **-** 10 31 - 16 32 - 17 41 - 23 42 - 24 !Ox to FPGA Fabric 23 - 11 43 - 25 Ox. 13 - 4 33 - 18 14 - 5 15 - 6 24 - 12 25 - 13 44 - 26 45 - 27 26 - 14 #### Transmitter - Shown for one LVDS Channel 0x l ox Ox. 16 - 7 Figure 3-10. Receiver GDDR71\_RX. Waveforms Figure 3-11. Transmitter GDDR71\_TX. Waveforms # MachXO2 Family Data Sheet Pinout Information March 2017 Data Sheet DS1035 ## **Signal Descriptions** | Signal Name | I/O | Descriptions | |------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Purpose | | , | | | | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top). | | | | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number. | | | | [A/B/C/D] indicates the PIO within the group to which the pad is connected. | | P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic. | | | | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. | | NC | _ | No connect. | | GND | _ | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together. For QFN 48 package, the exposed die pad is the device ground. | | VCC | _ | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply. | | VCCIOx | _ | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply. | | PLL and Clock Function | ons (Us | ed as user-programmable I/O pins when not used for PLL or clock pins) | | [LOC]_GPLL[T, C]_IN | _ | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | [LOC]_GPLL[T, C]_FB | _ | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement. | | PCLK [n]_[2:0] | _ | Primary Clock pads. One to three clock pads per side. | | Test and Programming | <b>)</b> (Dual 1 | function pins used for test access port and during sysCONFIG™) | | TMS | | Test Mode Select input pin, used to control the 1149.1 state machine. | | TCK | | Test Clock input pin, used to clock the 1149.1 state machine. | | TDI | ı | Test Data input pin, used to load data into the device using an 1149.1 state machine. | | TDO | 0 | Output pin – Test Data output pin used to shift data out of the device using 1149.1. | | | | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then: | | JTAGENB | I | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O. | | | | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins. | | | | For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. | | Configuration (Dual fu | nction p | ins used during sysCONFIG) | | PROGRAMN | I | Initiates configuration sequence when asserted low. During configuration, or when reserved as PROGRAMN in user mode, this pin always has an active pull-up. | | | MachXO2-2000 | | | | | MachXO2-2000U | | |-----------------------------------------------------------|--------------|-------------|--------------|-------------|--------------|---------------|-----------| | | 49<br>WLCSP | 100<br>TQFP | 132<br>csBGA | 144<br>TQFP | 256<br>caBGA | 256<br>ftBGA | 484 ftBGA | | General Purpose I/O per Bank | • | • | • | • | • | | | | Bank 0 | 19 | 18 | 25 | 27 | 50 | 50 | 70 | | Bank 1 | 0 | 21 | 26 | 28 | 52 | 52 | 68 | | Bank 2 | 13 | 20 | 28 | 28 | 52 | 52 | 72 | | Bank 3 | 0 | 6 | 7 | 8 | 16 | 16 | 24 | | Bank 4 | 0 | 6 | 8 | 10 | 16 | 16 | 16 | | Bank 5 | 6 | 8 | 10 | 10 | 20 | 20 | 28 | | Total General Purpose Single-Ended I/O | 38 | 79 | 104 | 111 | 206 | 206 | 278 | | Differential I/O per Bank | | | | | | | | | Bank 0 | 7 | 9 | 13 | 14 | 25 | 25 | 35 | | Bank 1 | 0 | 10 | 13 | 14 | 26 | 26 | 34 | | Bank 2 | 6 | 10 | 14 | 14 | 26 | 26 | 36 | | Bank 3 | 0 | 3 | 3 | 4 | 8 | 8 | 12 | | Bank 4 | 0 | 3 | 4 | 5 | 8 | 8 | 8 | | Bank 5 | 3 | 4 | 5 | 5 | 10 | 10 | 14 | | Total General Purpose Differential I/O | 16 | 39 | 52 | 56 | 103 | 103 | 139 | | | | | 1 | | ı | | 1 | | Dual Function I/O | 24 | 31 | 33 | 33 | 33 | 33 | 37 | | High-speed Differential I/O | | | | | | | | | Bank 0 | 5 | 4 | 8 | 9 | 14 | 14 | 18 | | Gearboxes | | | | | | | | | Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 5 | 4 | 8 | 9 | 14 | 14 | 18 | | Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2) | 6 | 10 | 14 | 14 | 14 | 14 | 18 | | DQS Groups | | | | | ı | | | | Bank 1 | 0 | 1 | 2 | 2 | 2 | 2 | 2 | | VCCIO Pins | | | | | | | | | Bank 0 | 2 | 2 | 3 | 3 | 4 | 4 | 10 | | Bank 1 | 0 | 2 | 3 | 3 | 4 | 4 | 10 | | Bank 2 | 1 | 2 | 3 | 3 | 4 | 4 | 10 | | Bank 3 | 0 | 1 | 1 | 1 | 1 | 1 | 3 | | Bank 4 | 0 | 1 | 1 | 1 | 2 | 2 | 4 | | Bank 5 | 1 | 1 | 1 | 1 | 1 | 1 | 3 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | VCC | 2 | 2 | 4 | 4 | 8 | 8 | 12 | | GND | 4 | 8 | 10 | 12 | 24 | 24 | 48 | | NC | 0 | 1 | 1 | 4 | 1 | 1 | 105 | | Reserved for Configuration | 1 | 1 | 1 | 1 | V | 1 | 1 | | Total Count of Bonded Pins | 39 | 100 | 132 | 144 | 256 | 256 | 484 | ## For Further Information For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files. ## **Thermal Management** Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values. ## For Further Information For further information regarding Thermal Management, refer to the following: - Thermal Management document - TN1198, Power Estimation and Management for MachXO2 Devices - The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software # MachXO2 Family Data Sheet Ordering Information March 2017 Data Sheet DS1035 ## **MachXO2 Part Number Description** <sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-7000HC-4TG144C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-5TG144C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-6TG144C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-4BG256C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-5BG256C | 6864 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-6BG256C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-4FTG256C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-5FTG256C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-6FTG256C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-4BG332C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-5BG332C | 6864 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-6BG332C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-4FG400C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-5FG400C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-6FG400C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-4FG484C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000HC-5FG484C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000HC-6FG484C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-1200HC-4TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-5TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-6TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-4MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-5MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-6MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-4TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-5TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-6TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | <sup>1.</sup> Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. | Date | Version | Section | Change Summary | | | |---------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | February 2012 | 2 01.7 All | | Updated document with new corporate logo. | | | | 01.6 | | | Data sheet status changed from preliminary to final. | | | | | Introduction | MachXO2 Family Selection Guide table – Removed references to 49-ball WLCSP. | | | | | | | DC and Switching<br>Characteristics | Updated Flash Download Time table. | | | | | | | Modified Storage Temperature in the Absolute Maximum Ratings section. | | | | | | | Updated I <sub>DK</sub> max in Hot Socket Specifications table. | | | | | | | Modified Static Supply Current tables for ZE and HC/HE devices. | | | | | | | Updated Power Supply Ramp Rates table. | | | | | | | Updated Programming and Erase Supply Current tables. | | | | | | | Updated data in the External Switching Characteristics table. | | | | | | | Corrected Absolute Maximum Ratings for Dedicated Input Voltage Applied for LCMXO2 HC. | | | | | | | DC Electrical Characteristics table – Minor corrections to conditions for $I_{\rm IL}$ , $I_{\rm IH}$ . | | | | | | Pinout Information | Removed references to 49-ball WLCSP. | | | | | | | Signal Descriptions table – Updated description for GND, VCC, and VCCIOx. | | | | | | | Updated Pin Information Summary table – Number of VCCIOs, GNDs, VCCs, and Total Count of Bonded Pins for MachXO2-256, 640, and 640U and Dual Function I/O for MachXO2-4000 332caBGA. | | | | | | Ordering Information | Removed references to 49-ball WLCSP | | | | August 2011 | gust 2011 01.5 DC and Swit<br>Characteris | | Updated ESD information. | | | | | | Ordering Information | Updated footnote for ordering WLCSP devices. | | | | | DC a | Architecture | Updated information in Clock/Control Distribution Network and sys-<br>CLOCK Phase Locked Loops (PLLs). | | | | | | DC and Switching<br>Characteristics | Updated $I_{\rm IL}$ and $I_{\rm IH}$ conditions in the DC Electrical Characteristics table. | | | | | | Pinout Information | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables. | | | | | | Updated Pin Information Summary table: Dual Function I/O, DQS Groups Bank 1, Total General Purpose Single-Ended I/O, Differential I/O Per Bank, Total Count of Bonded Pins, Gearboxes. | | | | | | | Added column of data for MachXO2-2000 49 WLCSP. | | | | | | Ordering Information | Updated R1 Device Specifications text section with information on migration from MachXO2-1200-R1 to Standard (non-R1) devices. | | | | | | | Corrected Supply Voltage typo for part numbers: LCMX02-2000UHE-4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-6FG484I. | | | | | | | | Added footnote for WLCSP package parts. | | | | | | Supplemental<br>Information | Removed reference to Stand-alone Power Calculator for MachXO2 Devices. Added reference to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices. | | | | Date | Version | Section | Change Summary | | | |---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | May 2011 01.3 | | Multiple | Replaced "SED" with "SRAM CRC Error Detection" throughout the document. | | | | | | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table. | | | | | | Pinout Information | Updated Pin Information Summary tables. | | | | | | | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table. | | | | April 2011 | 01.2 | _ | Data sheet status changed from Advance to Preliminary. | | | | | | Introduction | Updated MachXO2 Family Selection Guide table. | | | | | | Architecture | Updated Supported Input Standards table. | | | | | | | Updated sysMEM Memory Primitives diagram. | | | | | | | Added differential SSTL and HSTL IO standards. | | | | | | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. | | | | | | | Added VREF specifications to sysIO recommended operating conditions. | | | | | | | Updating timing information based on characterization. | | | | | | | Added differential SSTL and HSTL IO standards. | | | | | | Ordering Information | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages. | | | | | | | Added R1 device specifications. | | | | January 2011 | 01.1 | All | Included ultra-high I/O devices. | | | | | | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3. | | | | | | | DC Electrical Characteristics table – Updated data for $I_{IL}$ , $I_{IH}$ . $V_{HYST}$ typical values updated. | | | | | | | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for T <sub>DIA</sub> and T <sub>DIB</sub> . | | | | | | | Generic DDRX4 Outputs with Clock and Data Aligned at Pin (GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for T <sub>DIA</sub> and T <sub>DIB</sub> . | | | | | | | Power-On-Reset Voltage Levels table - clarified note 3. | | | | | | | Clarified VCCIO related recommended operating conditions specifications. | | | | | | | Added power supply ramp rate requirements. | | | | | | | Added Power Supply Ramp Rates table. | | | | | | | Updated Programming/Erase Specifications table. | | | | | | | Removed references to V <sub>CCP</sub> . | | | | | | Pinout Information | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables. | | | | | | | Removed references to V <sub>CCP</sub> . | | | | November 2010 | 01.0 | _ | Initial release. | | |