Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 107 | | Number of Gates | - | | Voltage - Supply | 2.375V ~ 3.465V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200hc-5tg144cr1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # MachXO2 Family Data Sheet Architecture March 2016 Data Sheet DS1035 #### **Architecture Overview** The MachXO2 family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). The larger logic density devices in this family have sysCLOCK™ PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members. Figure 2-1. Top View of the MachXO2-1200 Device Note: MachXO2-256, and MachXO2-640/U are similar to MachXO2-1200. MachXO2-256 has a lower LUT count and no PLL or EBR blocks. MachXO2-640 has no PLL, a lower LUT count and two EBR blocks. MachXO2-640U has a lower LUT count, one PLL and seven EBR blocks. Figure 2-2. Top View of the MachXO2-4000 Device Note: MachXO2-1200U, MachXO2-2000/U and MachXO2-7000 are similar to MachXO2-4000. MachXO2-1200U and MachXO2-2000 have a lower LUT count, one PLL, and eight EBR blocks. MachXO2-2000U has a lower LUT count, two PLLs, and 10 EBR blocks. MachXO2-7000 has a higher LUT count, two PLLs, and 26 EBR blocks. © 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices #### sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the $t_{\rm LOCK}$ parameter has been satisfied. The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table. The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table. For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide. Figure 2-7. PLL Diagram Table 2-4 provides signal descriptions of the PLL block. Table 2-4. PLL Signal Descriptions | Port Name | I/O | Description | |---------------|-----|-------------------------------------------------------------------| | CLKI | I | Input clock to PLL | | CLKFB | I | Feedback clock | | PHASESEL[1:0] | I | Select which output is affected by Dynamic Phase adjustment ports | | PHASEDIR | I | Dynamic Phase adjustment direction | | PHASESTEP | I | Dynamic Phase step – toggle shifts VCO phase adjust by one step. | Figure 2-11. Group of Four Programmable I/O Cells #### Notes - 1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices. - 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices. Figure 2-15. MachXO2 Output Register Block Diagram (PIO on the Right Edges) #### **Tri-state Register Block** The tri-state register block registers tri-state control signals from the core of the device before they are passed to the syslO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control. ## **Input Gearbox** Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals. Table 2-9. Input Gearbox Signal List | Name | I/O Type | Description | |-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | Input | High-speed data input after programmable delay in PIO A input register block | | ALIGNWD | Input | Data alignment signal from device core | | SCLK | Input | Slow-speed system clock | | ECLK[1:0] | Input | High-speed edge clock | | RST | Input | Reset | | Q[7:0] | Output | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 | More information on the input gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices. #### **Output Gearbox** Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals. Table 2-10. Output Gearbox Signal List | Name | I/O Type | Description | |----------------------------|----------|---------------------------------| | Q | Output | High-speed data output | | D[7:0] | Input | Low-speed data from device core | | Video TX(7:1): D[6:0] | | | | GDDRX4(8:1): D[7:0] | | | | GDDRX2(4:1)(IOL-A): D[3:0] | | | | GDDRX2(4:1)(IOL-C): D[7:4] | | | | SCLK | Input | Slow-speed system clock | | ECLK [1:0] | Input | High-speed edge clock | | RST | Input | Reset | The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-17 shows the output gearbox block diagram. #### **DDR Memory Support** Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing. #### **DQS Read Write Block** Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input. In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers. The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop. ## sysIO Buffer Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL. Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own $V_{CCIO}$ . In addition, each bank has a voltage reference, $V_{REF}$ which allows the use of referenced input buffers independent of the bank $V_{CCIO}$ . MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer. Table 2-13. Supported Output Standards | Output Standard | V <sub>CCIO</sub> (Typ.) | |---------------------------------|--------------------------| | Single-Ended Interfaces | | | LVTTL | 3.3 | | LVCMOS33 | 3.3 | | LVCMOS25 | 2.5 | | LVCMOS18 | 1.8 | | LVCMOS15 | 1.5 | | LVCMOS12 | 1.2 | | LVCMOS33, Open Drain | _ | | LVCMOS25, Open Drain | _ | | LVCMOS18, Open Drain | _ | | LVCMOS15, Open Drain | _ | | LVCMOS12, Open Drain | _ | | PCI33 | 3.3 | | SSTL25 (Class I) | 2.5 | | SSTL18 (Class I) | 1.8 | | HSTL18(Class I) | 1.8 | | Differential Interfaces | | | LVDS <sup>1, 2</sup> | 2.5, 3.3 | | BLVDS, MLVDS, RSDS <sup>2</sup> | 2.5 | | LVPECL <sup>2</sup> | 3.3 | | MIPI <sup>2</sup> | 2.5 | | Differential SSTL18 | 1.8 | | Differential SSTL25 | 2.5 | | Differential HSTL18 | 1.8 | <sup>1.</sup> MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. #### sysIO Buffer Banks The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures 2-18 and 2-19 show the sysIO banks and their associated supplies for all devices. <sup>2.</sup> These interfaces can be emulated with external resistors in all devices. #### **Hot Socketing** The MachXO2 devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO2 ideal for many multiple power supply and hot-swap applications. #### **On-chip Oscillator** Every MachXO2 device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal MCLK frequency of 2.08 MHz. - During configuration, users select a different master clock frequency. - The MCLK frequency changes to the selected frequency once the clock configuration bits are received. - 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz. Table 2-14 lists all the available MCLK frequencies. Table 2-14. Available MCLK Frequencies | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | |---------------------|---------------------|---------------------| | 2.08 (default) | 9.17 | 33.25 | | 2.46 | 10.23 | 38 | | 3.17 | 13.3 | 44.33 | | 4.29 | 14.78 | 53.2 | | 5.54 | 20.46 | 66.5 | | 7 | 26.6 | 88.67 | | 8.31 | 29.56 | 133 | # **Embedded Hardened IP Functions and User Flash Memory** All MachXO2 devices provide embedded hardened functions such as SPI, I<sup>2</sup>C and Timer/Counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in Figure 2-20. #### **Configuration and Testing** This section describes the configuration and testing features of the MachXO2 family. #### IEEE 1149.1-Compliant Boundary Scan Testability All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology. #### **Device Configuration** All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device: - Internal Flash Download - 2. JTAG - 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Standard I<sup>2</sup>C Interface to system microprocessor Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly. The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os. Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### TransFR (Transparent Field Reconfiguration) TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. # MachXO2 Family Data Sheet DC and Switching Characteristics March 2017 Data Sheet DS1035 # Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) | |-----------------------------------------------|-----------------------|----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | –0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|-----------------------------------------------|-------|------|-------| | V 1 | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.6 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. # Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | _ | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>4.</sup> Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. <sup>5.</sup> The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. # MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup> ## **Over Recommended Operating Conditions** | | | -6 | | 6 | _ | 5 | -4 | | | |------------------------------------|-----------------------------------------------|---------------------------------|-------|------|-------|------|-------|------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Clocks | | | • | • | • | | • | | • | | Primary Clo | ocks | | | | | | | | | | f <sub>MAX_PRI</sub> 8 | Frequency for Primary Clock<br>Tree | All MachXO2 devices | _ | 388 | _ | 323 | _ | 269 | MHz | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | All MachXO2 devices | 0.5 | _ | 0.6 | _ | 0.7 | _ | ns | | | | MachXO2-256HC-HE | _ | 912 | _ | 939 | _ | 975 | ps | | | | MachXO2-640HC-HE | _ | 844 | _ | 871 | _ | 908 | ps | | | Primary Clock Skew Within a | MachXO2-1200HC-HE | _ | 868 | _ | 902 | _ | 951 | ps | | <sup>t</sup> SKEW_PRI | Device | MachXO2-2000HC-HE | _ | 867 | _ | 897 | _ | 941 | ps | | | | MachXO2-4000HC-HE | _ | 865 | _ | 892 | _ | 931 | ps | | | | MachXO2-7000HC-HE | _ | 902 | _ | 942 | _ | 989 | ps | | Edge Clock | | | • | • | • | | • | | , | | f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock | MachXO2-1200 and larger devices | _ | 400 | _ | 333 | _ | 278 | MHz | | Pin-LUT-Pin | Propagation Delay | • | II. | II. | II. | | • | | | | t <sub>PD</sub> | Best case propagation delay through one LUT-4 | All MachXO2 devices | _ | 6.72 | _ | 6.96 | _ | 7.24 | ns | | General I/O | Pin Parameters (Using Primar | y Clock without PLL) | • | • | | | • | | , | | | | MachXO2-256HC-HE | _ | 7.13 | _ | 7.30 | _ | 7.57 | ns | | | | MachXO2-640HC-HE | _ | 7.15 | _ | 7.30 | _ | 7.57 | ns | | | Clock to Output – PIO Output | MachXO2-1200HC-HE | _ | 7.44 | _ | 7.64 | _ | 7.94 | ns | | t <sub>CO</sub> | Register | MachXO2-2000HC-HE | — | 7.46 | — | 7.66 | _ | 7.96 | ns | | | | MachXO2-4000HC-HE | _ | 7.51 | _ | 7.71 | _ | 8.01 | ns | | | | MachXO2-7000HC-HE | — | 7.54 | — | 7.75 | _ | 8.06 | ns | | | | MachXO2-256HC-HE | -0.06 | _ | -0.06 | _ | -0.06 | _ | ns | | | | MachXO2-640HC-HE | -0.06 | — | -0.06 | _ | -0.06 | _ | ns | | + . | Clock to Data Setup - PIO | MachXO2-1200HC-HE | -0.17 | | -0.17 | _ | -0.17 | _ | ns | | t <sub>SU</sub> | Input Register | MachXO2-2000HC-HE | -0.20 | _ | -0.20 | _ | -0.20 | _ | ns | | | | MachXO2-4000HC-HE | -0.23 | — | -0.23 | — | -0.23 | _ | ns | | | | MachXO2-7000HC-HE | -0.23 | — | -0.23 | — | -0.23 | _ | ns | | | | MachXO2-256HC-HE | 1.75 | _ | 1.95 | | 2.16 | _ | ns | | | | MachXO2-640HC-HE | 1.75 | _ | 1.95 | _ | 2.16 | _ | ns | | + | Clock to Data Hold – PIO Input | MachXO2-1200HC-HE | 1.88 | _ | 2.12 | _ | 2.36 | _ | ns | | t <sub>H</sub> | Register | MachXO2-2000HC-HE | 1.89 | _ | 2.13 | _ | 2.37 | _ | ns | | | | MachXO2-4000HC-HE | 1.94 | _ | 2.18 | _ | 2.43 | _ | ns | | | | MachXO2-7000HC-HE | 1.98 | _ | 2.23 | _ | 2.49 | _ | ns | | | | | _ | - <del></del> | -6 -5 | | | -4 | | |--------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------|---------------|-----------|--------|----------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Generic DDI | R4 Inputs with Clock and Data | L<br>Aligned at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | (4_RX.Е | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.290 | _ | 0.320 | _ | 0.345 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | MachXO2-640U, | 0.739 | _ | 0.699 | _ | 0.703 | _ | UI | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only.11 | _ | 378 | _ | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | | 95 | _ | 79 | _ | 66 | MHz | | Generic DDF | R4 Inputs with Clock and Data C | entered at Pin Using PC | LK Pin fo | or Clock | Input – | GDDRX4 | 4_RX.EC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.233 | | 0.219 | | 0.198 | _ | ns | | t <sub>HO</sub> | Input Data Hold After ECLK | MachXO2-640U, | 0.287 | _ | 0.287 | _ | 0.344 | _ | ns | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only.11 | | 378 | _ | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | - | | 95 | _ | 79 | _ | 66 | MHz | | | puts (GDDR71_RX.ECLK.7:1)9, | 12 | I | I | | I | I | I | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | | 0.290 | _ | 0.320 | _ | 0.345 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, bottom<br>side only. <sup>11</sup> | 0.739 | | 0.699 | | 0.703 | | UI | | f <sub>DATA</sub> | DDR71 Serial Input Data<br>Speed | | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | | _ | 378 | _ | 315 | _ | 262 | MHz | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | | _ | 108 | _ | 90 | _ | 75 | MHz | | Generic DDF | R Outputs with Clock and Data | Aligned at Pin Using PC | LK Pin f | or Clock | (Input – | GDDR | (1_TX.S | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.520 | _ | 0.550 | _ | 0.580 | ns | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | All MachXO2 devices, all sides. | _ | 0.520 | _ | 0.550 | _ | 0.580 | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | • | _ | 150 | _ | 125 | _ | 104 | MHz | | | R Outputs with Clock and Data C | entered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_TX.SC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 1.210 | _ | 1.510 | _ | 1.870 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK<br>Output | All MachXO2 devices, | 1.210 | _ | 1.510 | _ | 1.870 | _ | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | all sides. | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX2 Outputs with Clock and Data | a Aligned at Pin Using P | CLK Pin | for Cloc | k Input - | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | MachXO2-640U,<br>MachXO2-1200/U and | _ | 0.200 | _ | 0.215 | | 0.230 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | | _ | 0.200 | _ | 0.215 | _ | 0.230 | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | larger devices, top side only. | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | 1 | _ | 332 | _ | 277 | _ | 231 | MHz | | 2211/4 | SCLK Frequency | 4 | | 166 | | 139 | <b>.</b> | 116 | MHz | | | | | _ | -6 | _ | ·5 | _ | 4 | | |---------------------|------------------------------------------------------------------|--------------------------------------------------------------------------|---------|----------|-----------|--------|---------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Generic DDR | X2 Outputs with Clock and Data | Centered at Pin Using Po | CLK Pin | for Cloc | k Input – | GDDRX | 2_TX.EC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 0.535 | _ | 0.670 | _ | 0.830 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK Output | MachXO2-640U, | 0.535 | _ | 0.670 | _ | 0.830 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | MachXO2-1200/U and larger devices, top side only. | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency<br>(minimum limited by PLL) | , sy. | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | _ | 116 | MHz | | Generic DDF | RX4 Outputs with Clock and Data | a Aligned at Pin Using P | CLK Pin | for Cloc | k Input - | - GDDR | X4_TX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.200 | _ | 0.215 | _ | 0.230 | ns | | t <sub>DIB</sub> | Output Data Invalid Before CLK Output | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, top side<br>only. | _ | 0.200 | - | 0.215 | _ | 0.230 | ns | | f <sub>DATA</sub> | DDRX4 Serial Output Data<br>Speed | | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | | _ | 378 | _ | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 95 | _ | 79 | — | 66 | MHz | | Generic DDF | X4 Outputs with Clock and Data | Centered at Pin Using Po | CLK Pin | for Cloc | k Input – | GDDRX | 4_TX.EC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 0.455 | _ | 0.570 | _ | 0.710 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK Output | MachXO2-640U, | 0.455 | _ | 0.570 | _ | 0.710 | _ | ns | | f <sub>DATA</sub> | DDRX4 Serial Output Data<br>Speed | MachXO2-1200/U and larger devices, top side only. | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency<br>(minimum limited by PLL) | , o , | _ | 378 | _ | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 95 | _ | 79 | _ | 66 | MHz | | 7:1 LVDS O | utputs - GDDR71_TX.ECLK.7:1 | 9, 12 | | | | | • | • | | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | | _ | 0.160 | _ | 0.180 | _ | 0.200 | ns | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, top side<br>only. | _ | 0.160 | _ | 0.180 | _ | 0.200 | ns | | f <sub>DATA</sub> | DDR71 Serial Output Data<br>Speed | | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | | _ | 378 | _ | 315 | _ | 262 | MHz | | f <sub>CLKOUT</sub> | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | | _ | 108 | _ | 90 | _ | 75 | MHz | Figure 3-12. JTAG Port Timing Waveforms # sysCONFIG Port Timing Specifications | Symbol | Pa | Parameter | | Max. | Units | |----------------------|-----------------------|-----------------------------------|----------|------|-------| | All Configuration Mo | odes | | | | l | | t <sub>PRGM</sub> | PROGRAMN low p | oulse accept | 55 | _ | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | PROGRAMN low pulse rejection | | | ns | | t <sub>INITL</sub> | INITN low time | INITN low time LCMXO2-256 | | 30 | μs | | | | LCMXO2-640 | _ | 35 | μs | | | | LCMXO2-640U/<br>LCMXO2-1200 | _ | 55 | μs | | | | LCMXO2-1200U/<br>LCMXO2-2000 | _ | 70 | μs | | | | LCMXO2-2000U/<br>LCMXO2-4000 | _ | 105 | μs | | | | LCMXO2-7000 | _ | 130 | μs | | t <sub>DPPINIT</sub> | PROGRAMN low to | o INITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | o DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | o I/O disable | _ | 120 | ns | | Slave SPI | - | | <b></b> | | • | | f <sub>MAX</sub> | CCLK clock freque | CCLK clock frequency | | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse | CCLK clock pulse width high | | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulse | CCLK clock pulse width low | | _ | ns | | t <sub>STSU</sub> | CCLK setup time | CCLK setup time | | _ | ns | | t <sub>STH</sub> | CCLK hold time | | 0 | _ | ns | | t <sub>STCO</sub> | CCLK falling edge | CCLK falling edge to valid output | | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge | to valid disable | _ | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high tin | ne | 25 | _ | ns | | t <sub>scss</sub> | Chip select setup t | ime | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold tin | ne | 3 | _ | ns | | Master SPI | • | | <b>.</b> | | | | f <sub>MAX</sub> | MCLK clock freque | ency | _ | 133 | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse | MCLK clock pulse width high | | _ | ns | | t <sub>MCLKL</sub> | MCLK clock pulse | MCLK clock pulse width low | | _ | ns | | t <sub>STSU</sub> | MCLK setup time | MCLK setup time | | _ | ns | | t <sub>STH</sub> | MCLK hold time | MCLK hold time | | _ | ns | | t <sub>CSSPI</sub> | INITN high to chip | INITN high to chip select low | | 200 | ns | | t <sub>MCLK</sub> | INITN high to first I | INITN high to first MCLK edge | | | μs | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000UHC-4FG484C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHC-5FG484C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHC-6FG484C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-4000HC-4QN84C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 84 | СОМ | | LCMXO2-4000HC-5QN84C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000HC-6QN84C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000HC-4MG132C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HC-5MG132C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HC-6MG132C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HC-4TG144C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HC-5TG144C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HC-6TG144C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HC-4BG256C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HC-5BG256C | 4320 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HC-6BG256C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HC-4FTG256C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HC-5FTG256C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HC-6FTG256C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HC-4BG332C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HC-5BG332C | 4320 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HC-6BG332C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HC-4FG484C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-4000HC-5FG484C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-4000HC-6FG484C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-4000ZE-1QN84I | 4320 | 1.2 V | -1 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000ZE-2QN84I | 4320 | 1.2 V | -2 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000ZE-3QN84I | 4320 | 1.2 V | -3 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000ZE-1MG132I | 4320 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000ZE-2MG132I | 4320 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000ZE-3MG132I | 4320 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000ZE-1TG144I | 4320 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000ZE-2TG144I | 4320 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000ZE-3TG144I | 4320 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000ZE-1BG256I | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000ZE-2BG256I | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000ZE-3BG256I | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000ZE-1FTG256I | 4320 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000ZE-2FTG256I | 4320 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000ZE-3FTG256I | 4320 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000ZE-1BG332I | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000ZE-2BG332I | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000ZE-3BG332I | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000ZE-1FG484I | 4320 | 1.2 V | -1 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000ZE-2FG484I | 4320 | 1.2 V | -2 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000ZE-3FG484I | 4320 | 1.2 V | -3 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-7000ZE-1TG144I | 6864 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000ZE-2TG144I | 6864 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000ZE-3TG144I | 6864 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000ZE-1BG256I | 6864 | 1.2 V | -1 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000ZE-2BG256I | 6864 | 1.2 V | -2 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000ZE-3BG256I | 6864 | 1.2 V | -3 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000ZE-1FTG256I | 6864 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000ZE-2FTG256I | 6864 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000ZE-3FTG256I | 6864 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000ZE-1BG332I | 6864 | 1.2 V | -1 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000ZE-2BG332I | 6864 | 1.2 V | -2 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000ZE-3BG332I | 6864 | 1.2 V | -3 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000ZE-1FG484I | 6864 | 1.2 V | -1 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000ZE-2FG484I | 6864 | 1.2 V | -2 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000ZE-3FG484I | 6864 | 1.2 V | -3 | Halogen-Free fpBGA | 484 | IND | #### **R1 Device Specifications** The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices. - The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports. - The on-chip differential input termination resistor value is higher than intended. It is approximately $200\Omega$ as opposed to the intended $100\Omega$ . It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software. - Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result. - Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details: | Condition | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL | |--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------| | VPAD > VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD = VCCIO | ON | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | | VPAD = VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD < VCCIO | OFF | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | - The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt. - In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization. - When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly. - PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 μsec before returning low. - Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply. # MachXO2 Family Data Sheet Supplemental Information April 2012 Data Sheet DS1035 #### For Further Information A variety of technical notes for the MachXO2 family are available on the Lattice web site. - TN1198, Power Estimation and Management for MachXO2 Devices - TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide - TN1201, Memory Usage Guide for MachXO2 Devices - TN1202, MachXO2 sysIO Usage Guide - TN1203, Implementing High-Speed Interfaces with MachXO2 Devices - TN1204, MachXO2 Programming and Configuration Usage Guide - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices - TN1206, MachXO2 SRAM CRC Error Detection Usage Guide - TN1207, Using TraceID in MachXO2 Devices - TN1074, PCB Layout Recommendations for BGA Packages - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology - AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices - AN8066, Boundary Scan Testability with Lattice sysIO Capability - MachXO2 Device Pinout Files - Thermal Management document - · Lattice design tools For further information on interface standards, refer to the following web sites: - JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org - PCI: www.pcisig.com