Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 107 | | Number of Gates | - | | Voltage - Supply | 2.375V ~ 3.465V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200hc-5tg144ir1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # MachXO2 Family Data Sheet Introduction May 2016 Data Sheet DS1035 #### **Features** #### ■ Flexible Logic Architecture Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os #### ■ Ultra Low Power Devices - · Advanced 65 nm low power process - $\bullet$ As low as 22 $\mu W$ standby power - Programmable low swing differential I/Os - Stand-by mode and other power saving options #### **■** Embedded and Distributed Memory - Up to 240 kbits sysMEM™ Embedded Block RAM - Up to 54 kbits Distributed RAM - Dedicated FIFO control logic #### ■ On-Chip User Flash Memory - Up to 256 kbits of User Flash Memory - 100,000 write cycles - Accessible through WISHBONE, SPI, I<sup>2</sup>C and JTAG interfaces - Can be used as soft processor PROM or as Flash memory #### ■ Pre-Engineered Source Synchronous I/O - DDR registers in I/O cells - · Dedicated gearing logic - 7:1 Gearing for Display I/Os - Generic DDR, DDRX2, DDRX4 - Dedicated DDR/DDR2/LPDDR memory with DQS support #### ■ High Performance, Flexible I/O Buffer - Programmable syslO<sup>™</sup> buffer supports wide range of interfaces: - LVCMOS 3.3/2.5/1.8/1.5/1.2 - LVTTL - PCI - LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL - SSTL 25/18 - HSTL 18 - Schmitt trigger inputs, up to 0.5 V hysteresis - I/Os support hot socketing - On-chip differential termination - · Programmable pull-up or pull-down mode #### Flexible On-Chip Clocking - · Eight primary clocks - Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only) - Up to two analog PLLs per device with fractional-n frequency synthesis - Wide input frequency range (7 MHz to 400 MHz) #### ■ Non-volatile, Infinitely Reconfigurable - Instant-on powers up in microseconds - Single-chip, secure solution - Programmable through JTAG, SPI or I<sup>2</sup>C - Supports background programming of non-volatile memory - Optional dual boot with external SPI memory #### ■ TransFR<sup>TM</sup> Reconfiguration • In-field logic update while system operates #### ■ Enhanced System Level Support - On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter - On-chip oscillator with 5.5% accuracy - Unique TraceID for system tracking - One Time Programmable (OTP) mode - Single power supply with extended operating range - IEEE Standard 1149.1 boundary scan - IEEE 1532 compliant in-system programming #### Broad Range of Package Options - TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options - · Small footprint package options - As small as 2.5 mm x 2.5 mm - Density migration supported - · Advanced halogen-free packaging Figure 2-5. Primary Clocks for MachXO2 Devices Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices. Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes. Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table. Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices #### sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. Figure 2-11. Group of Four Programmable I/O Cells #### Notes - 1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices. - 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices. Figure 2-15. MachXO2 Output Register Block Diagram (PIO on the Right Edges) #### **Tri-state Register Block** The tri-state register block registers tri-state control signals from the core of the device before they are passed to the syslO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output. The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control. # **Input Gearbox** Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals. Table 2-9. Input Gearbox Signal List | Name | I/O Type | Description | |-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | D | Input | High-speed data input after programmable delay in PIO A input register block | | ALIGNWD | Input | Data alignment signal from device core | | SCLK | Input | Slow-speed system clock | | ECLK[1:0] | Input | High-speed edge clock | | RST | Input | Reset | | Q[7:0] | Output | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 | These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-16 shows a block diagram of the input gearbox. Figure 2-16. Input Gearbox Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks #### **Hot Socketing** The MachXO2 devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO2 ideal for many multiple power supply and hot-swap applications. #### **On-chip Oscillator** Every MachXO2 device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal MCLK frequency of 2.08 MHz. - During configuration, users select a different master clock frequency. - The MCLK frequency changes to the selected frequency once the clock configuration bits are received. - 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz. Table 2-14 lists all the available MCLK frequencies. Table 2-14. Available MCLK Frequencies | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | |---------------------|---------------------|---------------------| | 2.08 (default) | 9.17 | 33.25 | | 2.46 | 10.23 | 38 | | 3.17 | 13.3 | 44.33 | | 4.29 | 14.78 | 53.2 | | 5.54 | 20.46 | 66.5 | | 7 | 26.6 | 88.67 | | 8.31 | 29.56 | 133 | # **Embedded Hardened IP Functions and User Flash Memory** All MachXO2 devices provide embedded hardened functions such as SPI, I<sup>2</sup>C and Timer/Counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in Figure 2-20. # Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------------------|---------------|-------|-------| | Icc | | LCMXO2-256ZE | 18 | μΑ | | | | LCMXO2-640ZE | 28 | μΑ | | | Core Power Supply | LCMXO2-1200ZE | 56 | μΑ | | | | LCMXO2-2000ZE | 80 | μΑ | | | | LCMXO2-4000ZE | 124 | μΑ | | | | LCMXO2-7000ZE | 189 | μΑ | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 1 | μΑ | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. # Static Power Consumption Contribution of Different Components – ZE Devices The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool. | Symbol | Parameter | Тур. | Units | |--------------------|-----------------------------------------------|------|-------| | I <sub>DCBG</sub> | Bandgap DC power contribution | 101 | μΑ | | I <sub>DCPOR</sub> | POR DC power contribution | 38 | μΑ | | DCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143 | μΑ | #### **BLVDS** The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS Multi-point Output Example Table 3-2. BLVDS DC Conditions<sup>1</sup> #### **Over Recommended Operating Conditions** | | | Nominal | | | | |---------------------|-----------------------------|---------|---------|-------|--| | Symbol | Description | Zo = 45 | Zo = 90 | Units | | | Z <sub>OUT</sub> | Output impedance | 20 | 20 | Ohms | | | R <sub>S</sub> | Driver series resistance | 80 | 80 | Ohms | | | R <sub>TLEFT</sub> | Left end termination | 45 | 90 | Ohms | | | R <sub>TRIGHT</sub> | Right end termination | 45 | 90 | Ohms | | | V <sub>OH</sub> | Output high voltage | 1.376 | 1.480 | V | | | V <sub>OL</sub> | Output low voltage | 1.124 | 1.020 | V | | | V <sub>OD</sub> | Output differential voltage | 0.253 | 0.459 | V | | | V <sub>CM</sub> | Output common mode voltage | 1.250 | 1.250 | V | | | I <sub>DC</sub> | DC output current | 11.236 | 10.204 | mA | | <sup>1.</sup> For input buffer, see LVDS table. #### **LVPECL** The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals. Figure 3-3. Differential LVPECL Table 3-3. LVPECL DC Conditions1 #### **Over Recommended Operating Conditions** | Symbol | Description | Nominal | Units | |-------------------|-----------------------------|---------|-------| | Z <sub>OUT</sub> | Output impedance | 20 | Ohms | | R <sub>S</sub> | Driver series resistor | 93 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 196 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 2.05 | V | | V <sub>OL</sub> | Output low voltage | 1.25 | V | | $V_{OD}$ | Output differential voltage | 0.80 | V | | V <sub>CM</sub> | Output common mode voltage | 1.65 | V | | Z <sub>BACK</sub> | Back impedance | 100.5 | Ohms | | I <sub>DC</sub> | DC output current | 12.11 | mA | <sup>1.</sup> For input buffer, see LVDS table. For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet. | | | | _ | -6 | _ | ·5 | _ | 4 | | |------------------------|-----------------------------------------|------------------------------------------|-------|-------|-------|-------|-------|-------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | LPDDR <sup>9, 12</sup> | | • | I. | | I. | | | I. | ı | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.369 | _ | 0.395 | _ | 0.421 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.529 | _ | 0.530 | _ | 0.527 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U and | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | larger devices, right side only. 13 | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM LPDDR Serial Data<br>Speed | | _ | 280 | _ | 250 | _ | 208 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 140 | _ | 125 | _ | 104 | MHz | | f <sub>LPDDR</sub> | LPDDR Data Transfer Rate | | 0 | 280 | 0 | 250 | 0 | 208 | Mbps | | DDR <sup>9, 12</sup> | | | | | • | | • | • | , | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.350 | _ | 0.387 | _ | 0.414 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.545 | _ | 0.538 | _ | 0.532 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U and larger devices, right | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | side only. <sup>13</sup> | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM DDR Serial Data Speed | | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | f <sub>MEM_DDR</sub> | MEM DDR Data Transfer Rate | | N/A | 300 | N/A | 250 | N/A | 208 | Mbps | | DDR2 <sup>9, 12</sup> | | • | I. | | I. | | I. | I. | | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.360 | _ | 0.378 | _ | 0.406 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.555 | _ | 0.549 | _ | 0.542 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U and | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | larger devices, right side only. 13 | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM DDR Serial Data Speed | | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | f <sub>MEM_DDR2</sub> | MEM DDR2 Data Transfer<br>Rate | | N/A | 300 | N/A | 250 | N/A | 208 | Mbps | - 1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. - 2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0pf load, fast slew rate. - 3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports). - 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18. - 5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports). - 6. For Generic DDRX1 mode $t_{SU} = t_{HO} = (t_{DVE} t_{DVA} 0.03 \text{ ns})/2$ . - 7. The $t_{SU\_DEL}$ and $t_{H\_DEL}$ values use the SCLK\_ZERHOLD default step size. Each step is 105 ps (-6), 113 ps (-5), 120 ps (-4). - 8. This number for general purpose usage. Duty cycle tolerance is +/- 10%. - 9. Duty cycle is +/-5% for system usage. - 10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected. - 11. High-speed DDR and LVDS not supported in SG32 (32 QFN) packages. - 12. Advance information for MachXO2 devices in 48 QFN packages. - 13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages. Figure 3-5. Receiver RX.CLK.Aligned and MEM DDR Input Waveforms Figure 3-6. Receiver RX.CLK.Centered Waveforms Figure 3-7. Transmitter TX.CLK.Aligned Waveforms Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms # Flash Download Time<sup>1, 2</sup> | Symbol | Parameter | Device | Тур. | Units | |----------------------|--------------------------|--------------|------|-------| | | | LCMXO2-256 | 0.6 | ms | | | | LCMXO2-640 | 1.0 | ms | | | | LCMXO2-640U | 1.9 | ms | | <sup>†</sup> REFRESH | POR to Device I/O Active | LCMXO2-1200 | 1.9 | ms | | | | LCMXO2-1200U | 1.4 | ms | | | | LCMXO2-2000 | 1.4 | ms | | | | LCMXO2-2000U | 2.4 | ms | | | | LCMXO2-4000 | 2.4 | ms | | | | LCMXO2-7000 | 3.8 | ms | <sup>1.</sup> Assumes sysMEM EBR initialized to an all zero pattern if they are used. ## **JTAG Port Timing Specifications** | Symbol | Parameter | Min. | Max. | Units | |----------------------|--------------------------------------------------------------------|------|------|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 8 | _ | ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 20 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | | 25 | ns | <sup>2.</sup> The Flash download time is measured starting from the maximum voltage of POR trip point. # **Signal Descriptions (Cont.)** | Signal Name | I/O | Descriptions | |-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INITN | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up. | | DONE | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. | | MCLK/CCLK | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. | | SN | I | Slave SPI active low chip select input. | | CSSPIN | I/O | Master SPI active low chip select output. | | SI/SPISI | I/O | Slave SPI serial data input and master SPI serial data output. | | SO/SPISO | I/O | Slave SPI serial data output and master SPI serial data input. | | SCL | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. | | SDA | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output. | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-1200HC-4SG32C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-5SG32C | 1280 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-6SG32C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-4TG100C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-5TG100C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-6TG100C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-4MG132C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-5MG132C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-6MG132C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-4TG144C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-5TG144C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-6TG144C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200UHC-4FTG256C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-1200UHC-5FTG256C | 1280 | 2.5 V / 3.3 V | <b>–</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-1200UHC-6FTG256C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-2000HC-4TG100C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-5TG100C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-6TG100C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-4MG132C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-5MG132C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-6MG132C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-4TG144C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-5TG144C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-6TG144C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-4BG256C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-5BG256C | 2112 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-6BG256C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-4FTG256C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HC-5FTG256C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HC-6FTG256C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-4000HC-4QN84I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000HC-5QN84I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000HC-6QN84I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000HC-4TG144I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HC-5TG144I | 4320 | 2.5 V / 3.3 V | -5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HC-6TG144I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HC-4MG132I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HC-5MG132I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HC-6MG132I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HC-4BG256I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HC-5BG256I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HC-6BG256I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HC-4FTG256I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HC-5FTG256I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HC-6FTG256I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HC-4BG332I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HC-5BG332I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HC-6BG332I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HC-4FG484I | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HC-5FG484I | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HC-6FG484I | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-7000HC-4TG144I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HC-5TG144I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HC-6TG144I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HC-4BG256I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HC-5BG256I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HC-6BG256I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HC-4FTG256I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HC-5FTG256I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HC-6FTG256I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HC-4BG332I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HC-5BG332I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HC-6BG332I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HC-4FG400I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 400 | IND | | LCMXO2-7000HC-5FG400I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 400 | IND | | LCMXO2-7000HC-6FG400I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 400 | IND | | LCMXO2-7000HC-4FG484I | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HC-5FG484I | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HC-6FG484I | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-4000HE-4MG132I | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HE-5MG132I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HE-6MG132I | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HE-4TG144I | 4320 | 1.2 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HE-5TG144I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HE-6TG144I | 4320 | 1.2 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HE-4MG184I | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 184 | IND | | LCMXO2-4000HE-5MG184I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 184 | IND | | LCMXO2-4000HE-6MG184I | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 184 | IND | | LCMXO2-4000HE-4BG256I | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HE-5BG256I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HE-6BG256I | 4320 | 1.2 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HE-4FTG256I | 4320 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HE-5FTG256I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HE-6FTG256I | 4320 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HE-4BG332I | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HE-5BG332I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HE-6BG332I | 4320 | 1.2 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HE-4FG484I | 4320 | 1.2 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HE-5FG484I | 4320 | 1.2 V | <del>-</del> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HE-6FG484I | 4320 | 1.2 V | -6 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-7000HE-4TG144I | 6864 | 1.2 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HE-5TG144I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HE-6TG144I | 6864 | 1.2 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HE-4BG256I | 6864 | 1.2 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HE-5BG256I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HE-6BG256I | 6864 | 1.2 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HE-4FTG256I | 6864 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HE-5FTG256I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HE-6FTG256I | 6864 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HE-4BG332I | 6864 | 1.2 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HE-5BG332I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HE-6BG332I | 6864 | 1.2 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HE-4FG484I | 6864 | 1.2 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HE-5FG484I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HE-6FG484I | 6864 | 1.2 V | -6 | Halogen-Free fpBGA | 484 | IND | ### **R1 Device Specifications** The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices. - The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports. - The on-chip differential input termination resistor value is higher than intended. It is approximately $200\Omega$ as opposed to the intended $100\Omega$ . It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software. - Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result. - Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details: | Condition | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL | |--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------| | VPAD > VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD = VCCIO | ON | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | | VPAD = VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD < VCCIO | OFF | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | - The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt. - In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization. - When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly. - PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 µsec before returning low. - Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply. | Date | Version | Section | Change Summary | | | |----------------|--------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------| | May 2014 | 2.5 | Architecture | Updated TransFR (Transparent Field Reconfiguration) section. Updated TransFR description for PLL use during background Flash programming. | | | | February 2014 | 02.4 | Introduction | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table. | | | | | | Architecture | Added information to Standby Mode and Power Saving Options section. | | | | | | Pinout Information | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table. | | | | | | Ordering Information | Added UW49 package in MachXO2 Part Number Description. | | | | | | | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section. | | | | | | | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. | | | | December 2013 | December 2013 02.3 | Architecture | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section. | | | | | | DC and Switching<br>Characteristics | Updated Static Supply Current – ZE Devices table. | | | | | | | Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated $V_{\rm IL}$ Max. (V) data for LVCMOS 25 and LVCMOS 28. | | | | | | | Updated $V_{\text{OS}}$ test condition in sysIO Differential Electrical Characteristics - LVDS table. | | | | September 2013 | 02.2 | Architecture | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13. | | | | | | | | Removed informati | Removed information on PDPR memory in RAM Mode section. | | | | | Updated Supported Input Standards table. | | | | | | DC and Switching<br>Characteristics | Updated Power-On-Reset Voltage Levels table. | | | | June 2013 | 02.1 | Architecture | Architecture Overview – Added information on the state of the register on power up and after configuration. | | | | | | | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table. | | | | | | DC and Switching<br>Characteristics | Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables. | | | | | | | Power-On-Reset Voltage Levels table – Added symbols. | | |