



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                                    |
|--------------------------------|------------------------------------------------------------------------------------|
| Product Status                 | Obsolete                                                                           |
| Number of LABs/CLBs            | 160                                                                                |
| Number of Logic Elements/Cells | 1280                                                                               |
| Total RAM Bits                 | 65536                                                                              |
| Number of I/O                  | 79                                                                                 |
| Number of Gates                | -                                                                                  |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                    |
| Mounting Type                  | Surface Mount                                                                      |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                                 |
| Package / Case                 | 100-LQFP                                                                           |
| Supplier Device Package        | 100-TQFP (14x14)                                                                   |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200hc-6tg100ir1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# MachXO2 Family Data Sheet Introduction

May 2016 Data Sheet DS1035

## **Features**

#### ■ Flexible Logic Architecture

 Six devices with 256 to 6864 LUT4s and 18 to 334 I/Os

#### ■ Ultra Low Power Devices

- · Advanced 65 nm low power process
- $\bullet$  As low as 22  $\mu W$  standby power
- Programmable low swing differential I/Os
- Stand-by mode and other power saving options

### **■** Embedded and Distributed Memory

- Up to 240 kbits sysMEM™ Embedded Block RAM
- Up to 54 kbits Distributed RAM
- Dedicated FIFO control logic

## ■ On-Chip User Flash Memory

- Up to 256 kbits of User Flash Memory
- 100,000 write cycles
- Accessible through WISHBONE, SPI, I<sup>2</sup>C and JTAG interfaces
- Can be used as soft processor PROM or as Flash memory

## ■ Pre-Engineered Source Synchronous I/O

- DDR registers in I/O cells
- · Dedicated gearing logic
- 7:1 Gearing for Display I/Os
- Generic DDR, DDRX2, DDRX4
- Dedicated DDR/DDR2/LPDDR memory with DQS support

## ■ High Performance, Flexible I/O Buffer

- Programmable syslO<sup>™</sup> buffer supports wide range of interfaces:
  - LVCMOS 3.3/2.5/1.8/1.5/1.2
  - LVTTL
  - PCI
  - LVDS, Bus-LVDS, MLVDS, RSDS, LVPECL
  - SSTL 25/18
  - HSTL 18
  - Schmitt trigger inputs, up to 0.5 V hysteresis
- I/Os support hot socketing
- On-chip differential termination
- · Programmable pull-up or pull-down mode

#### Flexible On-Chip Clocking

- · Eight primary clocks
- Up to two edge clocks for high-speed I/O interfaces (top and bottom sides only)
- Up to two analog PLLs per device with fractional-n frequency synthesis
  - Wide input frequency range (7 MHz to 400 MHz)

## ■ Non-volatile, Infinitely Reconfigurable

- Instant-on powers up in microseconds
- Single-chip, secure solution
- Programmable through JTAG, SPI or I<sup>2</sup>C
- Supports background programming of non-volatile memory
- Optional dual boot with external SPI memory

## ■ TransFR<sup>TM</sup> Reconfiguration

• In-field logic update while system operates

## ■ Enhanced System Level Support

- On-chip hardened functions: SPI, I<sup>2</sup>C, timer/ counter
- On-chip oscillator with 5.5% accuracy
- Unique TraceID for system tracking
- One Time Programmable (OTP) mode
- Single power supply with extended operating range
- IEEE Standard 1149.1 boundary scan
- IEEE 1532 compliant in-system programming

### Broad Range of Package Options

- TQFP, WLCSP, ucBGA, csBGA, caBGA, ftBGA, fpBGA, QFN package options
- · Small footprint package options
  - As small as 2.5 mm x 2.5 mm
- Density migration supported
- · Advanced halogen-free packaging



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{\rm LOCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.

Figure 2-7. PLL Diagram



Table 2-4 provides signal descriptions of the PLL block.

Table 2-4. PLL Signal Descriptions

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | I   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



## PIO

The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

Table 2-8. PIO Signal List

| Pin Name            | I/O Type | Description                                         |
|---------------------|----------|-----------------------------------------------------|
| CE                  | Input    | Clock Enable                                        |
| D                   | Input    | Pin input from sysIO buffer.                        |
| INDD                | Output   | Register bypassed input.                            |
| INCK                | Output   | Clock input                                         |
| Q0                  | Output   | DDR positive edge input                             |
| Q1                  | Output   | Registered input/DDR negative edge input            |
| D0                  | Input    | Output signal from the core (SDR and DDR)           |
| D1                  | Input    | Output signal from the core (DDR)                   |
| TD                  | Input    | Tri-state signal from the core                      |
| Q                   | Output   | Data output signals to sysIO Buffer                 |
| TQ                  | Output   | Tri-state output signals to sysIO Buffer            |
| DQSR90 <sup>1</sup> | Input    | DQS shift 90-degree read clock                      |
| DQSW90 <sup>1</sup> | Input    | DQS shift 90-degree write clock                     |
| DDRCLKPOL1          | Input    | DDR input register polarity control signal from DQS |
| SCLK                | Input    | System clock for input and output/tri-state blocks. |
| RST                 | Input    | Local set reset signal                              |

<sup>1.</sup> Available in PIO on right edge only.

## **Input Register Block**

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory.

Figure 2-12 shows the input register block for the PIOs located on the left, top and bottom edges. Figure 2-13 shows the input register block for the PIOs on the right edge.

#### Left, Top, Bottom Edges

Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.



More information on the input gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices.

## **Output Gearbox**

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals.

Table 2-10. Output Gearbox Signal List

| Name                       | I/O Type | Description                     |
|----------------------------|----------|---------------------------------|
| Q                          | Output   | High-speed data output          |
| D[7:0]                     | Input    | Low-speed data from device core |
| Video TX(7:1): D[6:0]      |          |                                 |
| GDDRX4(8:1): D[7:0]        |          |                                 |
| GDDRX2(4:1)(IOL-A): D[3:0] |          |                                 |
| GDDRX2(4:1)(IOL-C): D[7:4] |          |                                 |
| SCLK                       | Input    | Slow-speed system clock         |
| ECLK [1:0]                 | Input    | High-speed edge clock           |
| RST                        | Input    | Reset                           |

The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-17 shows the output gearbox block diagram.



Figure 2-21. PC Core Block Diagram



Table 2-15 describes the signals interfacing with the I<sup>2</sup>C cores.

Table 2-15. I'C Core Signal Description

| Signal Name | I/O            | Description                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| i2c_scl     | Bi-directional | Bi-directional clock line of the I <sup>2</sup> C core. The signal is an output if the I <sup>2</sup> C core is in master mode. The signal is an input if the I <sup>2</sup> C core is in slave mode. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device.                |
| i2c_sda     | Bi-directional | Bi-directional data line of the I <sup>2</sup> C core. The signal is an output when data is transmitted from the I <sup>2</sup> C core. The signal is an input when data is received into the I <sup>2</sup> C core. MUST be routed directly to the pre-assigned I/O of the chip. Refer to the Pinout Information section of this document for detailed pad and pin locations of I <sup>2</sup> C ports in each MachXO2 device. |
| i2c_irqo    | Output         | Interrupt request output signal of the I <sup>2</sup> C core. The intended usage of this signal is for it to be connected to the WISHBONE master controller (i.e. a microcontroller or state machine) and request an interrupt when a specific condition is met. These conditions are described with the I <sup>2</sup> C register definitions.                                                                                 |
| cfg_wake    | Output         | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab.                                                                                                                                                                                                                               |
| cfg_stdby   | Output         | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, I <sup>2</sup> C Tab.                                                                                                                                                                                                                              |

## **Hardened SPI IP Core**

Every MachXO2 device has a hard SPI IP core that can be configured as a SPI master or slave. When the IP core is configured as a master it will be able to control other SPI enabled chips connected to the SPI bus. When the core is configured as the slave, the device will be able to interface to an external SPI master. The SPI IP core on MachXO2 devices supports the following functions:

- · Configurable Master and Slave modes
- · Full-Duplex data transfer
- Mode fault error flag with CPU interrupt capability
- · Double-buffered data register
- · Serial clock with programmable polarity and phase
- · LSB First or MSB First Data Transfer
- Interface to custom logic through 8-bit WISHBONE interface



There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes:

- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B)
- TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices

Figure 2-22. SPI Core Block Diagram



Table 2-16 describes the signals interfacing with the SPI cores.

Table 2-16. SPI Core Signal Description

| Signal Name | I/O | Master/Slave | Description                                                                                                                                                                           |  |  |  |
|-------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| spi_csn[0]  | 0   | Master       | SPI master chip-select output                                                                                                                                                         |  |  |  |
| spi_csn[17] | 0   | Master       | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                         |  |  |  |
| spi_scsn    | I   | Slave        | SPI slave chip-select input                                                                                                                                                           |  |  |  |
| spi_irq     | 0   | Master/Slave | Interrupt request                                                                                                                                                                     |  |  |  |
| spi_clk     | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                |  |  |  |
| spi_miso    | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode.                                                                                                                                 |  |  |  |
| spi_mosi    | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode.                                                                                                                                 |  |  |  |
| ufm_sn      | I   | Slave        | Configuration Slave Chip Select (active low), dedicated for selecting the User Flash Memory (UFM).                                                                                    |  |  |  |
| cfg_stdby   | 0   | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. |  |  |  |
| cfg_wake    | 0   | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab.  |  |  |  |



#### **Hardened Timer/Counter**

MachXO2 devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions:

- · Supports the following modes of operation:
  - Watchdog timer
  - Clear timer on compare match
  - Fast PWM
  - Phase and Frequency Correct PWM
- · Programmable clock input source
- Programmable input clock prescaler
- · One static interrupt output to routing
- One wake-up interrupt to on-chip standby mode controller.
- · Three independent interrupt sources: overflow, output compare match, and input capture
- · Auto reload
- · Time-stamping support on the input capture unit
- · Waveform generation on the output
- · Glitch-free PWM waveform generation with variable PWM period
- Internal WISHBONE bus access to the control and status registers
- Stand-alone mode with preloaded control registers and direct reset input

Figure 2-23. Timer/Counter Block Diagram



Table 2-17. Timer/Counter Signal Description

| Port    | I/O | Description                                                                                                                                                                                                          |
|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tc_clki | I   | Timer/Counter input clock signal                                                                                                                                                                                     |
| tc_rstn | I   | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled                                                                                                                                   |
| tc_ic   | I   | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. |
| tc_int  | 0   | Without WISHBONE – Can be used as overflow flag With WISHBONE – Controlled by three IRQ registers                                                                                                                    |
| tc_oc   | 0   | Timer counter output signal                                                                                                                                                                                          |



Table 2-18. MachXO2 Power Saving Features Description

| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

### **Power On Reset**

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



## **Configuration and Testing**

This section describes the configuration and testing features of the MachXO2 family.

## IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

## **Device Configuration**

All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device:

- Internal Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



## Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup>

| Symbol                    | Parameter                                                                                                        | Min. | Тур. | Max. | Units |
|---------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>PORUP</sub>        | Power-On-Reset ramp up trip point (band gap based circuit monitoring V <sub>CCINT</sub> and V <sub>CCIO0</sub> ) |      | _    | 1.06 | V     |
| V <sub>PORUPEXT</sub>     | Power-On-Reset ramp up trip point (band gap based circuit monitoring external V <sub>CC</sub> power supply)      |      | _    | 2.1  | V     |
| V <sub>PORDNBG</sub>      | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ )                      | 0.75 | _    | 0.93 | V     |
| V <sub>PORDNBGEXT</sub>   | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC}$ )                                | 0.98 | _    | 1.33 | V     |
| V <sub>PORDNSRAM</sub>    | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{\text{CCINT}}$ )                          | _    | 0.6  | _    | V     |
| V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ )                                    | _    | 0.96 | _    | V     |

- 1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.
- 2. For devices without voltage regulators  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators,  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage.
- 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.).
- 4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply.
- 5. V<sub>CCIOO</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIOO</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

## **Programming/Erase Specifications**

| Symbol               | Symbol Parameter                                    |    | Max.¹   | Units  |  |
|----------------------|-----------------------------------------------------|----|---------|--------|--|
| Nanagaya             | Flash Programming cycles per t <sub>RETENTION</sub> | _  | 10,000  | Cycles |  |
| N <sub>PROGCYC</sub> | Flash functional programming cycles                 | _  | 100,000 | Oycles |  |
| 1 +                  | Data retention at 100 °C junction temperature       | 10 | _       | Years  |  |
| RETENTION            | Data retention at 85 °C junction temperature        | 20 |         | Tears  |  |

<sup>1.</sup> Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product.

## Hot Socketing Specifications<sup>1, 2, 3</sup>

| Symbol          | Parameter                    | Parameter Condition         |         | Units |
|-----------------|------------------------------|-----------------------------|---------|-------|
| I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH} (MAX)$ | +/-1000 | μΑ    |

<sup>1.</sup> Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

## **ESD Performance**

Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance.

<sup>2.</sup>  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

<sup>3.</sup> I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>.



# sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output    | 1                     | / <sub>IL</sub>            | VI                       | Н        | V <sub>OL</sub> Max. | V <sub>OH</sub> Min.     | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max.⁴ |
|-----------------|-----------------------|----------------------------|--------------------------|----------|----------------------|--------------------------|-----------------------------------|-----------------------|
| Standard        | Min. (V) <sup>3</sup> | Max. (V)                   | Min. (V)                 | Max. (V) | (V)                  | (V)                      | (mA)                              | (mA)                  |
|                 | -0.3                  |                            |                          |          |                      | V <sub>CCIO</sub> – 0.4  | 4                                 | -4                    |
|                 |                       |                            |                          |          | 0.4                  |                          | 8                                 | -8                    |
| LVCMOS 3.3      |                       | 0.8                        | 2.0                      | 3.6      |                      |                          | 12                                | -12                   |
| LVTTL           | -0.5                  | 0.6                        | 2.0                      | 3.0      |                      |                          | 16                                | -16                   |
|                 |                       |                            |                          |          |                      |                          | 24                                | -24                   |
|                 |                       |                            |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                               | -0.1                  |
|                 |                       |                            |                          |          |                      |                          | 4                                 | -4                    |
|                 |                       |                            |                          |          | 0.4                  | V <sub>CCIO</sub> – 0.4  | 8                                 | -8                    |
| LVCMOS 2.5      | -0.3                  | 0.7                        | 1.7                      | 3.6      | 0.4                  | VCCIO - 0.4              | 12                                | -12                   |
|                 |                       |                            |                          |          |                      |                          | 16                                | -16                   |
|                 |                       |                            |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                               | -0.1                  |
|                 |                       |                            |                          |          |                      |                          | 4                                 | -4                    |
| LVCMOS 1.8      | -0.3                  | 0.35V <sub>CCIO</sub>      | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4  | 8                                 | -8                    |
| LVCIVIOS 1.0    | -0.5                  | 0.33 V CCIO                | 0.03 V CCIO              | 5.0      |                      |                          | 12                                | -12                   |
|                 |                       |                            |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                               | -0.1                  |
|                 |                       | -0.3 0.35V <sub>CCIO</sub> |                          | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4  | 4                                 | -4                    |
| LVCMOS 1.5      | -0.3                  |                            | 0.65V <sub>CCIO</sub>    |          | 0.4                  |                          | 8                                 | -8                    |
|                 |                       |                            |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                               | -0.1                  |
|                 | -0.3                  | -0.3 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | V <sub>CCIO</sub> - 0.4  | 4                                 | -2                    |
| LVCMOS 1.2      |                       |                            |                          |          |                      |                          | 8                                 | -6                    |
|                 |                       |                            |                          |          | 0.2                  | V <sub>CCIO</sub> – 0.2  | 0.1                               | -0.1                  |
| PCI             | -0.3                  | 0.3V <sub>CCIO</sub>       | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub>     | 1.5                               | -0.5                  |
| SSTL25 Class I  | -0.3                  | V <sub>REF</sub> – 0.18    | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                 | V <sub>CCIO</sub> - 0.62 | 8                                 | 8                     |
| SSTL25 Class II | -0.3                  | V <sub>REF</sub> – 0.18    | V <sub>REF</sub> + 0.18  | 3.6      | NA                   | NA                       | NA                                | NA                    |
| SSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.125   | V <sub>REF</sub> + 0.125 | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                                 | 8                     |
| SSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.125   | V <sub>REF</sub> + 0.125 | 3.6      | NA                   | NA                       | NA                                | NA                    |
| HSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                                 | 8                     |
| HSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                                | NA                    |
| LVCMOS25R33     | -0.3                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                                | NA                    |
| LVCMOS18R33     | -0.3                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                                | NA                    |
| LVCMOS18R25     | -0.3                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                                | NA                    |
| LVCMOS15R33     | -0.3                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                                | NA                    |
| LVCMOS15R25     | -0.3                  | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                                | NA                    |
| LVCMOS12R33     | -0.3                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4               | NA Open<br>Drain      |
| LVCMOS12R25     | -0.3                  | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 16, 12, 8, 4                      | NA Open<br>Drain      |
| LVCMOS10R33     | -0.3                  | V <sub>REF</sub> - 0.1     | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4               | NA Open<br>Drain      |



### **LVPECL**

The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals.

Figure 3-3. Differential LVPECL



Table 3-3. LVPECL DC Conditions1

## **Over Recommended Operating Conditions**

| Symbol            | Description                 | Nominal | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 93      | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 196     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 2.05    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.25    | V     |
| $V_{OD}$          | Output differential voltage | 0.80    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.65    | V     |
| Z <sub>BACK</sub> | Back impedance              | 100.5   | Ohms  |
| I <sub>DC</sub>   | DC output current           | 12.11   | mA    |

<sup>1.</sup> For input buffer, see LVDS table.

For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet.



# Typical Building Block Function Performance – HC/HE Devices<sup>1</sup> Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | -6 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions | ·         |       |
| 16-bit decoder  | 8.9       | ns    |
| 4:1 MUX         | 7.5       | ns    |
| 16:1 MUX        | 8.3       | ns    |

## **Register-to-Register Performance**

| Function                                                                     | -6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           | •     |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           | •     |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           |       |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

<sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.



|                        |                                         |                                                       | _     | -3    | _     | 2     | _     | -1    |       |
|------------------------|-----------------------------------------|-------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter              | Description                             | Device                                                | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| LPDDR <sup>9, 12</sup> |                                         | l                                                     | 1     |       |       |       |       |       | ı     |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input     |                                                       | _     | 0.349 | _     | 0.381 | _     | 0.396 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                                       | 0.665 | _     | 0.630 | _     | 0.613 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U                                        | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | and larger devices,<br>right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM LPDDR Serial Data<br>Speed          |                                                       | _     | 120   | _     | 110   | _     | 96    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                          |                                                       | _     | 60    |       | 55    |       | 48    | MHz   |
| f <sub>LPDDR</sub>     | LPDDR Data Transfer Rate                |                                                       | 0     | 120   | 0     | 110   | 0     | 96    | Mbps  |
| DDR <sup>9, 12</sup>   | •                                       |                                                       | •     |       |       | •     |       | •     |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS<br>Input     |                                                       | _     | 0.347 | _     | 0.374 | _     | 0.393 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                                       | 0.665 | _     | 0.637 | _     | 0.616 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U<br>and larger devices,                 | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | right side only. <sup>13</sup>                        | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed               |                                                       | _     | 140   | _     | 116   | _     | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                          |                                                       | _     | 70    | _     | 58    | _     | 49    | MHz   |
| f <sub>MEM_DDR</sub>   | MEM DDR Data Transfer Rate              |                                                       | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |
| DDR2 <sup>9, 12</sup>  | •                                       |                                                       | •     |       |       | •     |       |       |       |
| t <sub>DVADQ</sub>     | Input Data Valid After DQS Input        |                                                       | _     | 0.372 | _     | 0.394 | _     | 0.410 | UI    |
| t <sub>DVEDQ</sub>     | Input Data Hold After DQS<br>Input      |                                                       | 0.690 | _     | 0.658 | _     | 0.618 | _     | UI    |
| t <sub>DQVBS</sub>     | Output Data Invalid Before DQS Output   | MachXO2-1200/U                                        | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| t <sub>DQVAS</sub>     | Output Data Invalid After DQS<br>Output | and larger devices,<br>right side only. <sup>13</sup> | 0.25  | _     | 0.25  | _     | 0.25  | _     | UI    |
| f <sub>DATA</sub>      | MEM DDR Serial Data Speed               |                                                       | _     | 140   | _     | 116   | _     | 98    | Mbps  |
| f <sub>SCLK</sub>      | SCLK Frequency                          | 1                                                     | _     | 70    | _     | 58    | _     | 49    | MHz   |
| f <sub>MEM_DDR2</sub>  | MEM DDR2 Data Transfer<br>Rate          |                                                       | N/A   | 140   | N/A   | 116   | N/A   | 98    | Mbps  |

- 1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.
- 2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate.
- 3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports).
- 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18.
- 5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports).
- 6. For Generic DDRX1 mode  $t_{SU} = t_{HO} = (t_{DVE} t_{DVA} 0.03 \text{ ns})/2$ .
- 7. The  $t_{SU\_DEL}$  and  $t_{H\_DEL}$  values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (-3), 182 ps (-2), 195 ps (-1).
- 8. This number for general purpose usage. Duty cycle tolerance is +/-10%.
- 9. Duty cycle is +/- 5% for system usage.
- 10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected.
- 11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages.
- 12. Advance information for MachXO2 devices in 48 QFN packages.
- 13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages.



## sysCLOCK PLL Timing

## **Over Recommended Operating Conditions**

| Parameter                         | Descriptions                                   | Conditions                              | Min.   | Max.  | Units  |
|-----------------------------------|------------------------------------------------|-----------------------------------------|--------|-------|--------|
| f <sub>IN</sub>                   | Input Clock Frequency (CLKI, CLKFB)            |                                         | 7      | 400   | MHz    |
| f <sub>OUT</sub>                  | Output Clock Frequency (CLKOP, CLKOS, CLKOS2)  |                                         | 1.5625 | 400   | MHz    |
| f <sub>OUT2</sub>                 | Output Frequency (CLKOS3 cascaded from CLKOS2) |                                         | 0.0122 | 400   | MHz    |
| f <sub>VCO</sub>                  | PLL VCO Frequency                              |                                         | 200    | 800   | MHz    |
| f <sub>PFD</sub>                  | Phase Detector Input Frequency                 |                                         | 7      | 400   | MHz    |
| AC Characteri                     | stics                                          |                                         |        |       |        |
| t <sub>DT</sub>                   | Output Clock Duty Cycle                        | Without duty trim selected <sup>3</sup> | 45     | 55    | %      |
| t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy                        |                                         | -75    | 75    | %      |
| t <sub>PH</sub> <sup>4</sup>      | Output Phase Accuracy                          |                                         | -6     | 6     | %      |
|                                   | Output Clask Payind litter                     | f <sub>OUT</sub> > 100 MHz              | _      | 150   | ps p-p |
|                                   | Output Clock Period Jitter                     | f <sub>OUT</sub> < 100 MHz              | _      | 0.007 | UIPP   |
|                                   |                                                | f <sub>OUT</sub> > 100 MHz              | _      | 180   | ps p-p |
|                                   | Output Clock Cycle-to-cycle Jitter             | f <sub>OUT</sub> < 100 MHz              | _      | 0.009 | UIPP   |
| . 1 8                             | Outrot Olask Dhana Bittan                      | f <sub>PFD</sub> > 100 MHz              | _      | 160   | ps p-p |
| t <sub>OPJIT</sub> 1,8            | Output Clock Phase Jitter                      | f <sub>PFD</sub> < 100 MHz              | _      | 0.011 | UIPP   |
|                                   | Outrout Clask Davied Litter (Freetiens IN)     | f <sub>OUT</sub> > 100 MHz              | _      | 230   | ps p-p |
|                                   | Output Clock Period Jitter (Fractional-N)      | f <sub>OUT</sub> < 100 MHz              | _      | 0.12  | UIPP   |
|                                   | Output Clock Cycle-to-cycle Jitter             | f <sub>OUT</sub> > 100 MHz              | _      | 230   | ps p-p |
|                                   | (Fractional-N)                                 | f <sub>OUT</sub> < 100 MHz              | _      | 0.12  | UIPP   |
| t <sub>SPO</sub>                  | Static Phase Offset                            | Divider ratio = integer                 | -120   | 120   | ps     |
| t <sub>W</sub>                    | Output Clock Pulse Width                       | At 90% or 10% <sup>3</sup>              | 0.9    | _     | ns     |
| t <sub>LOCK</sub> <sup>2, 5</sup> | PLL Lock-in Time                               |                                         | _      | 15    | ms     |
| t <sub>UNLOCK</sub>               | PLL Unlock Time                                |                                         | _      | 50    | ns     |
|                                   |                                                | f <sub>PFD</sub> ≥ 20 MHz               | _      | 1,000 | ps p-p |
| t <sub>IPJIT</sub> 6              | Input Clock Period Jitter                      | f <sub>PFD</sub> < 20 MHz               | _      | 0.02  | UIPP   |
| t <sub>HI</sub>                   | Input Clock High Time                          | 90% to 90%                              | 0.5    | _     | ns     |
| t <sub>LO</sub>                   | Input Clock Low Time                           | 10% to 10%                              | 0.5    | _     | ns     |
| t <sub>STABLE</sub> <sup>5</sup>  | STANDBY High to PLL Stable                     |                                         | _      | 15    | ms     |
| t <sub>RST</sub>                  | RST/RESETM Pulse Width                         |                                         | 1      | _     | ns     |
| t <sub>RSTREC</sub>               | RST Recovery Time                              |                                         | 1      | _     | ns     |
| t <sub>RST_DIV</sub>              | RESETC/D Pulse Width                           |                                         | 10     | _     | ns     |
| t <sub>RSTREC_DIV</sub>           | RESETC/D Recovery Time                         |                                         | 1      | _     | ns     |
| t <sub>ROTATE-SETUP</sub>         | PHASESTEP Setup Time                           |                                         | 10     | _     | ns     |



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100IR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-2TG100IR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-3TG100IR11             | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-1MG132IR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-2MG132IR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-3MG132IR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-1TG144IR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-2TG144IR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-3TG144IR1 <sup>1</sup> | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |

<sup>1.</sup> Specifications for the "LCMXO2-1200ZE-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.





| Part Number                          | LUTs | Supply Voltage | Grade      | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|------------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4         | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6         | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4         | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6         | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4         | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | <b>-</b> 5 | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6         | Halogen-Free TQFP  | 144   | IND   |

Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



# High Performance Industrial Grade Devices Without Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number            | LUTs | Supply Voltage | Grade      | Package            | Leads | Temp. |
|------------------------|------|----------------|------------|--------------------|-------|-------|
| LCMXO2-2000HE-4TG100I  | 2112 | 1.2 V          | -4         | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-5TG100I  | 2112 | 1.2 V          | <b>-</b> 5 | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-6TG100I  | 2112 | 1.2 V          | -6         | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-4MG132I  | 2112 | 1.2 V          | -4         | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-5MG132I  | 2112 | 1.2 V          | <b>-</b> 5 | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-6MG132I  | 2112 | 1.2 V          | -6         | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-4TG144I  | 2112 | 1.2 V          | -4         | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-5TG144I  | 2112 | 1.2 V          | <b>-</b> 5 | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-6TG144I  | 2112 | 1.2 V          | -6         | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-4BG256I  | 2112 | 1.2 V          | -4         | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-5BG256I  | 2112 | 1.2 V          | <b>-</b> 5 | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-6BG256I  | 2112 | 1.2 V          | -6         | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-4FTG256I | 2112 | 1.2 V          | -4         | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HE-5FTG256I | 2112 | 1.2 V          | <b>-</b> 5 | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HE-6FTG256I | 2112 | 1.2 V          | -6         | Halogen-Free ftBGA | 256   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade      | Package            | Leads | Temp. |
|------------------------|------|----------------|------------|--------------------|-------|-------|
| LCMXO2-2000UHE-4FG484I | 2112 | 1.2 V          | -4         | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHE-5FG484I | 2112 | 1.2 V          | <b>-</b> 5 | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHE-6FG484I | 2112 | 1.2 V          | -6         | Halogen-Free fpBGA | 484   | IND   |



## **R1 Device Specifications**

The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices.

- The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports.
- The on-chip differential input termination resistor value is higher than intended. It is approximately  $200\Omega$  as opposed to the intended  $100\Omega$ . It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software.
- Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result.
- Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details:

| Condition    | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL |
|--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------|
| VPAD > VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 μΑ                       |
| VPAD = VCCIO | ON    | 10 μΑ                  | –10 μA                  | 10 μΑ                        | 10 μΑ                       |
| VPAD = VCCIO | OFF   | 1 mA                   | –1 mA                   | 1 mA                         | 10 μΑ                       |
| VPAD < VCCIO | OFF   | 10 μΑ                  | –10 μA                  | 10 μΑ                        | 10 μΑ                       |

- The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt.
- In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization.
- When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly.
- PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 µsec before returning low.
- Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply.



# MachXO2 Family Data Sheet Supplemental Information

April 2012 Data Sheet DS1035

## For Further Information

A variety of technical notes for the MachXO2 family are available on the Lattice web site.

- TN1198, Power Estimation and Management for MachXO2 Devices
- TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide
- TN1201, Memory Usage Guide for MachXO2 Devices
- TN1202, MachXO2 sysIO Usage Guide
- TN1203, Implementing High-Speed Interfaces with MachXO2 Devices
- TN1204, MachXO2 Programming and Configuration Usage Guide
- TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices
- TN1206, MachXO2 SRAM CRC Error Detection Usage Guide
- TN1207, Using TraceID in MachXO2 Devices
- TN1074, PCB Layout Recommendations for BGA Packages
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices
- AN8066, Boundary Scan Testability with Lattice sysIO Capability
- MachXO2 Device Pinout Files
- Thermal Management document
- · Lattice design tools

For further information on interface standards, refer to the following web sites:

- JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org
- PCI: www.pcisig.com