Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|--------------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 18 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 25-UFBGA, WLCSP | | Supplier Device Package | 25-WLCSP | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-1uwg25itr50 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### Introduction The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external $V_{CC}$ supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external $V_{CC}$ supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os. The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity. ## MachXO2 Family Data Sheet Architecture March 2016 Data Sheet DS1035 ### **Architecture Overview** The MachXO2 family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). The larger logic density devices in this family have sysCLOCK™ PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members. Figure 2-1. Top View of the MachXO2-1200 Device Note: MachXO2-256, and MachXO2-640/U are similar to MachXO2-1200. MachXO2-256 has a lower LUT count and no PLL or EBR blocks. MachXO2-640 has no PLL, a lower LUT count and two EBR blocks. MachXO2-640U has a lower LUT count, one PLL and seven EBR blocks. Figure 2-2. Top View of the MachXO2-4000 Device Note: MachXO2-1200U, MachXO2-2000/U and MachXO2-7000 are similar to MachXO2-4000. MachXO2-1200U and MachXO2-2000 have a lower LUT count, one PLL, and eight EBR blocks. MachXO2-2000U has a lower LUT count, two PLLs, and 10 EBR blocks. MachXO2-7000 has a higher LUT count, two PLLs, and 26 EBR blocks. © 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice. Figure 2-3. PFU Block Diagram #### **Slices** Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chipselect and wider RAM/ROM functions. Table 2-1. Resources and Modes Available per Slice | | PFU Block | | | | |---------|-------------------------|-------------------------|--|--| | Slice | Resources | Modes | | | | Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | | Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3. Figure 2-9. Memory Core Reset For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices. #### **EBR Asynchronous Reset** EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous. Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge. If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active. These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices. Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled. #### PIO The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. Table 2-8. PIO Signal List | Pin Name | I/O Type | Description | |---------------------|----------|-----------------------------------------------------| | CE | Input | Clock Enable | | D | Input | Pin input from sysIO buffer. | | INDD | Output | Register bypassed input. | | INCK | Output | Clock input | | Q0 | Output | DDR positive edge input | | Q1 | Output | Registered input/DDR negative edge input | | D0 | Input | Output signal from the core (SDR and DDR) | | D1 | Input | Output signal from the core (DDR) | | TD | Input | Tri-state signal from the core | | Q | Output | Data output signals to sysIO Buffer | | TQ | Output | Tri-state output signals to sysIO Buffer | | DQSR90 <sup>1</sup> | Input | DQS shift 90-degree read clock | | DQSW90 <sup>1</sup> | Input | DQS shift 90-degree write clock | | DDRCLKPOL1 | Input | DDR input register polarity control signal from DQS | | SCLK | Input | System clock for input and output/tri-state blocks. | | RST | Input | Local set reset signal | <sup>1.</sup> Available in PIO on right edge only. ### **Input Register Block** The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory. Figure 2-12 shows the input register block for the PIOs located on the left, top and bottom edges. Figure 2-13 shows the input register block for the PIOs on the right edge. #### Left, Top, Bottom Edges Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams. Figure 2-17. Output Gearbox More information on the output gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices. For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **User Flash Memory (UFM)** MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features: - · Non-volatile storage up to 256 kbits - · 100K write cycles - Write access is performed page-wise; each page has 128 bits (16 bytes) - · Auto-increment addressing - WISHBONE interface For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **Standby Mode and Power Saving Options** MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V $V_{CC}$ and 3.3 V $V_{CC}$ while the HE devices operate at 1.2 V $V_{CC}$ . MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption. In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions. ## **Configuration and Testing** This section describes the configuration and testing features of the MachXO2 family. ### IEEE 1149.1-Compliant Boundary Scan Testability All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology. ### **Device Configuration** All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device: - Internal Flash Download - 2. JTAG - 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Standard I<sup>2</sup>C Interface to system microprocessor Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly. The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os. Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### TransFR (Transparent Field Reconfiguration) TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. ## Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |---------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>PORUP</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ and $V_{\text{CCIO0}}$ ) | 0.9 | _ | 1.06 | V | | V <sub>PORUPEXT</sub> | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{\rm CC}$ power supply) | 1.5 | _ | 2.1 | V | | V <sub>PORDNBG</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{\text{CCINT}}$ ) | 0.75 | _ | 0.93 | V | | V <sub>PORDNBGEXT</sub> | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CC}$ ) | 0.98 | _ | 1.33 | V | | V <sub>PORDNSRAM</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{\text{CCINT}}$ ) | _ | 0.6 | _ | V | | V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CC}$ ) | _ | 0.96 | _ | V | - 1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions. - 2. For devices without voltage regulators $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators, $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. - 3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.). - 4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply. - 5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation. ## **Programming/Erase Specifications** | Symbol | Parameter | Min. | Max.¹ | Units | |------------------------|-----------------------------------------------------|------|---------|--------| | N <sub>PROGCYC</sub> | Flash Programming cycles per t <sub>RETENTION</sub> | _ | 10,000 | Cycles | | | Flash functional programming cycles | _ | 100,000 | Oycles | | <sup>t</sup> RETENTION | Data retention at 100 °C junction temperature | 10 | _ | Years | | | Data retention at 85 °C junction temperature | 20 | | Tears | <sup>1.</sup> Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product. ## Hot Socketing Specifications<sup>1, 2, 3</sup> | Symbol | Parameter | Condition | Max. | Units | |-----------------|------------------------------|-----------------------------|---------|-------| | I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH} (MAX)$ | +/-1000 | μΑ | <sup>1.</sup> Insensitive to sequence of $V_{CC}$ and $V_{CCIO}$ . However, assumes monotonic rise/fall rates for $V_{CC}$ and $V_{CCIO}$ . #### **ESD Performance** Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance. <sup>2.</sup> $0 < V_{CC} < V_{CC}$ (MAX), $0 < V_{CCIO} < V_{CCIO}$ (MAX). <sup>3.</sup> I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>. ## sysIO Recommended Operating Conditions | | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | |--------------------------|-------|-----------------------|-------|-------|----------------------|-------| | Standard | Min. | Тур. | Max. | Min. | Тур. | Max. | | LVCMOS 3.3 | 3.135 | 3.3 | 3.6 | _ | _ | _ | | LVCMOS 2.5 | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVCMOS 1.8 | 1.71 | 1.8 | 1.89 | _ | _ | _ | | LVCMOS 1.5 | 1.425 | 1.5 | 1.575 | _ | _ | _ | | LVCMOS 1.2 | 1.14 | 1.2 | 1.26 | _ | _ | _ | | LVTTL | 3.135 | 3.3 | 3.6 | _ | _ | _ | | PCI <sup>3</sup> | 3.135 | 3.3 | 3.6 | _ | _ | _ | | SSTL25 | 2.375 | 2.5 | 2.625 | 1.15 | 1.25 | 1.35 | | SSTL18 | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | HSTL18 | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | LVCMOS25R33 | 3.135 | 3.3 | 3.6 | 1.1 | 1.25 | 1.4 | | LVCMOS18R33 | 3.135 | 3.3 | 3.6 | 0.75 | 0.9 | 1.05 | | LVCMOS18R25 | 2.375 | 2.5 | 2.625 | 0.75 | 0.9 | 1.05 | | LVCMOS15R33 | 3.135 | 3.3 | 3.6 | 0.6 | 0.75 | 0.9 | | LVCMOS15R25 | 2.375 | 2.5 | 2.625 | 0.6 | 0.75 | 0.9 | | LVCMOS12R334 | 3.135 | 3.3 | 3.6 | 0.45 | 0.6 | 0.75 | | LVCMOS12R254 | 2.375 | 2.5 | 2.625 | 0.45 | 0.6 | 0.75 | | LVCMOS10R33 <sup>4</sup> | 3.135 | 3.3 | 3.6 | 0.35 | 0.5 | 0.65 | | LVCMOS10R25 <sup>4</sup> | 2.375 | 2.5 | 2.625 | 0.35 | 0.5 | 0.65 | | LVDS25 <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVDS33 <sup>1, 2</sup> | 3.135 | 3.3 | 3.6 | _ | _ | _ | | LVPECL1 | 3.135 | 3.3 | 3.6 | _ | _ | _ | | BLVDS <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | RSDS <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | SSTL18D | 1.71 | 1.8 | 1.89 | _ | _ | _ | | SSTL25D | 2.375 | 2.5 | 2.625 | _ | _ | _ | | HSTL18D | 1.71 | 1.8 | 1.89 | _ | _ | _ | <sup>1.</sup> Inputs on-chip. Outputs are implemented with the addition of external resistors. <sup>2.</sup> MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. <sup>3.</sup> Input on the bottom bank of the MachXO2-640U, MachXO2-1200/U and larger devices only. <sup>4.</sup> Supported only for inputs and BIDIs for all ZE devices, and –6 speed grade for HE and HC devices. ### **LVDS Emulation** MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors. Figure 3-1. LVDS Using External Resistors (LVDS25E) Note: All resistors are ±1%. Table 3-1. LVDS25E DC Conditions #### **Over Recommended Operating Conditions** | Parameter | Description | Тур. | Units | |-------------------|-----------------------------|-------|-------| | Z <sub>OUT</sub> | Output impedance | 20 | Ohms | | R <sub>S</sub> | Driver series resistor | 158 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 140 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.43 | V | | V <sub>OL</sub> | Output low voltage | 1.07 | V | | $V_{OD}$ | Output differential voltage | 0.35 | V | | V <sub>CM</sub> | Output common mode voltage | 1.25 | V | | Z <sub>BACK</sub> | Back impedance | 100.5 | Ohms | | I <sub>DC</sub> | DC output current | 6.03 | mA | 46 - 28 34 - 19 35 - 20 36 - 21 #### Figure 3-9. GDDR71 Video Timing Waveforms Receiver - Shown for one LVDS Channel # of Bits 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 Data In 4 / 5 / 6 / 0 / 1 / 2 / 3 / 756 Mbps Clock In 125 MHz Bit # Bit # Bit # For each Channel: ¦0x 10 - 1 20 - 8 30 - 15 40 - 22 7-bit Output Words ¦0x 11 - 2 12 - 3 21 **-** 9 22 **-** 10 31 - 16 32 - 17 41 - 23 42 - 24 !Ox to FPGA Fabric 23 - 11 43 - 25 Ox. 13 - 4 33 - 18 14 - 5 15 - 6 24 - 12 25 - 13 44 - 26 45 - 27 26 - 14 #### Transmitter - Shown for one LVDS Channel 0x l ox Ox. 16 - 7 Figure 3-10. Receiver GDDR71\_RX. Waveforms Figure 3-11. Transmitter GDDR71\_TX. Waveforms ## Flash Download Time<sup>1, 2</sup> | Symbol | Parameter | Device | Тур. | Units | |----------------------|-----------|--------------|------|-------| | | | LCMXO2-256 | 0.6 | ms | | | | LCMXO2-640 | 1.0 | ms | | | | LCMXO2-640U | 1.9 | ms | | | | LCMXO2-1200 | 1.9 | ms | | <sup>†</sup> REFRESH | | LCMXO2-1200U | 1.4 | ms | | | | LCMXO2-2000 | 1.4 | ms | | | | LCMXO2-2000U | 2.4 | ms | | | | LCMXO2-4000 | 2.4 | ms | | | | LCMXO2-7000 | 3.8 | ms | <sup>1.</sup> Assumes sysMEM EBR initialized to an all zero pattern if they are used. ## **JTAG Port Timing Specifications** | Symbol | Parameter | Min. | Max. | Units | |----------------------|--------------------------------------------------------------------|------|------|-------| | f <sub>MAX</sub> | TCK clock frequency | _ | 25 | MHz | | t <sub>BTCPH</sub> | TCK [BSCAN] clock pulse width high | 20 | _ | ns | | t <sub>BTCPL</sub> | TCK [BSCAN] clock pulse width low | 20 | _ | ns | | t <sub>BTS</sub> | TCK [BSCAN] setup time | 10 | _ | ns | | t <sub>BTH</sub> | TCK [BSCAN] hold time | 8 | _ | ns | | t <sub>BTCO</sub> | TAP controller falling edge of clock to valid output | _ | 10 | ns | | t <sub>BTCODIS</sub> | TAP controller falling edge of clock to valid disable | _ | 10 | ns | | t <sub>BTCOEN</sub> | TAP controller falling edge of clock to valid enable | _ | 10 | ns | | t <sub>BTCRS</sub> | BSCAN test capture register setup time | 8 | _ | ns | | t <sub>BTCRH</sub> | BSCAN test capture register hold time | 20 | _ | ns | | t <sub>BUTCO</sub> | BSCAN test update register, falling edge of clock to valid output | _ | 25 | ns | | t <sub>BTUODIS</sub> | BSCAN test update register, falling edge of clock to valid disable | _ | 25 | ns | | t <sub>BTUPOEN</sub> | BSCAN test update register, falling edge of clock to valid enable | | 25 | ns | <sup>2.</sup> The Flash download time is measured starting from the maximum voltage of POR trip point. ## **Signal Descriptions (Cont.)** | Signal Name | I/O | Descriptions | |-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INITN | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up. | | DONE | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. | | MCLK/CCLK | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. | | SN | I | Slave SPI active low chip select input. | | CSSPIN | I/O | Master SPI active low chip select output. | | SI/SPISI | I/O | Slave SPI serial data input and master SPI serial data output. | | SO/SPISO | I/O | Slave SPI serial data output and master SPI serial data input. | | SCL | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. | | SDA | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output. | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-2000ZE-1TG100C | 2112 | 1.2 V | -1 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000ZE-2TG100C | 2112 | 1.2 V | -2 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000ZE-3TG100C | 2112 | 1.2 V | -3 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000ZE-1MG132C | 2112 | 1.2 V | -1 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000ZE-2MG132C | 2112 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000ZE-3MG132C | 2112 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000ZE-1TG144C | 2112 | 1.2 V | -1 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000ZE-2TG144C | 2112 | 1.2 V | -2 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000ZE-3TG144C | 2112 | 1.2 V | -3 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000ZE-1BG256C | 2112 | 1.2 V | -1 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000ZE-2BG256C | 2112 | 1.2 V | -2 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000ZE-3BG256C | 2112 | 1.2 V | -3 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000ZE-1FTG256C | 2112 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000ZE-2FTG256C | 2112 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000ZE-3FTG256C | 2112 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-----------|--------------------|-------|-------| | LCMXO2-4000ZE-1QN84C | 4320 | 1.2 V | -1 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000ZE-2QN84C | 4320 | 1.2 V | -2 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000ZE-3QN84C | 4320 | 1.2 V | -3 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000ZE-1MG132C | 4320 | 1.2 V | <b>–1</b> | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000ZE-2MG132C | 4320 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000ZE-3MG132C | 4320 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000ZE-1TG144C | 4320 | 1.2 V | -1 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000ZE-2TG144C | 4320 | 1.2 V | -2 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000ZE-3TG144C | 4320 | 1.2 V | -3 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000ZE-1BG256C | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000ZE-2BG256C | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000ZE-3BG256C | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000ZE-1FTG256C | 4320 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000ZE-2FTG256C | 4320 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000ZE-3FTG256C | 4320 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000ZE-1BG332C | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000ZE-2BG332C | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000ZE-3BG332C | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000ZE-1FG484C | 4320 | 1.2 V | -1 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-4000ZE-2FG484C | 4320 | 1.2 V | -2 | Halogen-Free fpBGA | 484 | СОМ | | LCMXO2-4000ZE-3FG484C | 4320 | 1.2 V | -3 | Halogen-Free fpBGA | 484 | COM | # High-Performance Commercial Grade Devices without Voltage Regulator, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000HE-4TG100C | 2112 | 1.2 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HE-5TG100C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HE-6TG100C | 2112 | 1.2 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HE-4TG144C | 2112 | 1.2 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HE-5TG144C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HE-6TG144C | 2112 | 1.2 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HE-4MG132C | 2112 | 1.2 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HE-5MG132C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HE-6MG132C | 2112 | 1.2 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HE-4BG256C | 2112 | 1.2 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HE-5BG256C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HE-6BG256C | 2112 | 1.2 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HE-4FTG256C | 2112 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HE-5FTG256C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HE-6FTG256C | 2112 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000UHE-4FG484C | 2112 | 1.2 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHE-5FG484C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHE-6FG484C | 2112 | 1.2 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-4000HE-4TG144C | 4320 | 1.2 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HE-5TG144C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HE-6TG144C | 4320 | 1.2 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HE-4MG132C | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HE-5MG132C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HE-6MG132C | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HE-4BG256C | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HE-4MG184C | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 184 | COM | | LCMXO2-4000HE-5MG184C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 184 | COM | | LCMXO2-4000HE-6MG184C | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 184 | COM | | LCMXO2-4000HE-5BG256C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HE-6BG256C | 4320 | 1.2 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HE-4FTG256C | 4320 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HE-5FTG256C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HE-6FTG256C | 4320 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HE-4BG332C | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HE-5BG332C | 4320 | 1.2 V | <del>-</del> 5 | Halogen-Free caBGA | 332 | COM | ## Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-256ZE-1SG32I | 256 | 1.2 V | -1 | Halogen-Free QFN | 32 | IND | | LCMXO2-256ZE-2SG32I | 256 | 1.2 V | -2 | Halogen-Free QFN | 32 | IND | | LCMXO2-256ZE-3SG32I | 256 | 1.2 V | -3 | Halogen-Free QFN | 32 | IND | | LCMXO2-256ZE-1UMG64I | 256 | 1.2 V | -1 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256ZE-2UMG64I | 256 | 1.2 V | -2 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256ZE-3UMG64I | 256 | 1.2 V | -3 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256ZE-1TG100I | 256 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256ZE-2TG100I | 256 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256ZE-3TG100I | 256 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256ZE-1MG132I | 256 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-256ZE-2MG132I | 256 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-256ZE-3MG132I | 256 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-640ZE-1TG100I | 640 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640ZE-2TG100I | 640 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640ZE-3TG100I | 640 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640ZE-1MG132I | 640 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-640ZE-2MG132I | 640 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-640ZE-3MG132I | 640 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-1200ZE-1UWG25ITR <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free WLCSP | 25 | IND | | LCMXO2-1200ZE-1UWG25ITR50 <sup>3</sup> | 1280 | 1.2 V | -1 | Halogen-Free WLCSP | 25 | IND | | LCMXO2-1200ZE-1UWG25ITR1K <sup>2</sup> | 1280 | 1.2 V | -1 | Halogen-Free WLCSP | 25 | IND | | LCMXO2-1200ZE-1SG32I | 1280 | 1.2 V | -1 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200ZE-2SG32I | 1280 | 1.2 V | -2 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200ZE-3SG32I | 1280 | 1.2 V | -3 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200ZE-1TG100I | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-2TG100I | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-3TG100I | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-1MG132I | 1280 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-2MG132I | 1280 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-3MG132I | 1280 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-1TG144I | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-2TG144I | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-3TG144I | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | <sup>1.</sup> This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled. <sup>2.</sup> This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each. <sup>3.</sup> This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each. ## Ordering Information MachXO2 Family Data Sheet | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-2000ZE-1UWG49ITR <sup>1</sup> | 2112 | 1.2 V | -1 | Halogen-Free WLCSP | 49 | IND | | LCMXO2-2000ZE-1UWG49ITR50 <sup>3</sup> | 2112 | 1.2 V | -1 | Halogen-Free WLCSP | 49 | IND | | LCMXO2-2000ZE-1UWG49ITR1K <sup>2</sup> | 2112 | 1.2 V | -1 | Halogen-Free WLCSP | 49 | IND | | LCMXO2-2000ZE-1TG100I | 2112 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000ZE-2TG100I | 2112 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000ZE-3TG100I | 2112 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000ZE-1MG132I | 2112 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000ZE-2MG132I | 2112 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000ZE-3MG132I | 2112 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000ZE-1TG144I | 2112 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000ZE-2TG144I | 2112 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000ZE-3TG144I | 2112 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000ZE-1BG256I | 2112 | 1.2 V | -1 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000ZE-2BG256I | 2112 | 1.2 V | -2 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000ZE-3BG256I | 2112 | 1.2 V | -3 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000ZE-1FTG256I | 2112 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000ZE-2FTG256I | 2112 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000ZE-3FTG256I | 2112 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | IND | <sup>1.</sup> This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled. <sup>2.</sup> This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each. <sup>3.</sup> This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each. | Date | Version | Section | Change Summary | |----------------|-----------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2014 | 2.5 | Architecture | Updated TransFR (Transparent Field Reconfiguration) section. Updated TransFR description for PLL use during background Flash programming. | | February 2014 | 02.4 | Introduction | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table. | | | | Architecture | Added information to Standby Mode and Power Saving Options section. | | | | Pinout Information | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table. | | | | Ordering Information | Added UW49 package in MachXO2 Part Number Description. | | | | | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section. | | | | | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. | | December 2013 | 2013 02.3 | Architecture | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section. | | | | DC and Switching | Updated Static Supply Current – ZE Devices table. | | | | Characteristics | Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated $V_{\rm IL}$ Max. (V) data for LVCMOS 25 and LVCMOS 28. | | | | | Updated $V_{\text{OS}}$ test condition in sysIO Differential Electrical Characteristics - LVDS table. | | September 2013 | 02.2 | Architecture | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13. | | | | | Removed information on PDPR memory in RAM Mode section. | | | | | Updated Supported Input Standards table. | | | | DC and Switching<br>Characteristics | Updated Power-On-Reset Voltage Levels table. | | June 2013 | 02.1 | Architecture | Architecture Overview – Added information on the state of the register on power up and after configuration. | | | | | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table. | | | | DC and Switching<br>Characteristics | Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables. | | | | | Power-On-Reset Voltage Levels table – Added symbols. | | Date | Version | Section | Change Summary | |--------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2013 | 02.0 | Introduction | Updated the total number IOs to include JTAGENB. | | | | Architecture | Supported Output Standards table – Added 3.3 $\rm V_{\rm CCIO}$ (Typ.) to LVDS row. | | | | | Changed SRAM CRC Error Detection to Soft Error Detection. | | | | DC and Switching<br>Characteristics | Power Supply Ramp Rates table – Updated Units column for t <sub>RAMP</sub> symbol. | | | | | Added new Maximum sysIO Buffer Performance table. | | | | | sysCLOCK PLL Timing table – Updated Min. column values for $f_{\rm IN}$ , $f_{\rm OUT}$ , $f_{\rm OUT2}$ and $f_{\rm PFD}$ parameters. Added $t_{\rm SPO}$ parameter. Updated footnote 6. | | | | | MachXO2 Oscillator Output Frequency table – Updated symbol name for t <sub>STABLEOSC</sub> . | | | | | DC Electrical Characteristics table – Updated conditions for $I_{\rm IL,}$ $I_{\rm IH}$ symbols. | | | | | Corrected parameters tDQVBS and tDQVAS | | | | | Corrected MachXO2 ZE parameters tDVADQ and tDVEDQ | | | | Pinout Information | Included the MachXO2-4000HE 184 csBGA package. | | | | Ordering Information | Updated part number. | | April 2012 | 01.9 | Architecture | Removed references to TN1200. | | | | Ordering Information | Updated the Device Status portion of the MachXO2 Part Number Description to include the 50 parts per reel for the WLCSP package. | | | | | Added new part number and footnote 2 for LCMXO2-1200ZE-1UWG25ITR50. | | | | | Updated footnote 1 for LCMXO2-1200ZE-1UWG25ITR. | | | | Supplemental<br>Information | Removed references to TN1200. | | March 2012 | 01.8 | Introduction | Added 32 QFN packaging information to Features bullets and MachXO2 Family Selection Guide table. | | | | DC and Switching<br>Characteristics | Changed 'STANDBY' to 'USERSTDBY' in Standby Mode timing diagram. | | | | Pinout Information | Removed footnote from Pin Information Summary tables. | | | | | Added 32 QFN package to Pin Information Summary table. | | | | Ordering Information | Updated Part Number Description and Ordering Information tables for 32 QFN package. | | | | | Updated topside mark diagram in the Ordering Information section. |