

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Product StatusActiveNumber of LABs/CLBs160Number of Logic Elements/Cells1280Total RAM Bits65536Number of Logic Lieberts/Cells104 |       |
|----------------------------------------------------------------------------------------------------------------------------------|-------|
| Number of LABs/CLBs160Number of Logic Elements/Cells1280Total RAM Bits65536Number of LO104                                       |       |
| Number of Logic Elements/Cells 1280   Total RAM Bits 65536                                                                       |       |
| Total RAM Bits 65536                                                                                                             |       |
| Number of UO                                                                                                                     |       |
|                                                                                                                                  |       |
| Number of Gates -                                                                                                                |       |
| Voltage - Supply1.14V ~ 1.26V                                                                                                    |       |
| Mounting Type Surface Mount                                                                                                      |       |
| Operating Temperature 0°C ~ 85°C (TJ)                                                                                            |       |
| Package / Case 132-LFBGA, CSPBGA                                                                                                 |       |
| Supplier Device Package132-CSPBGA (8x8)                                                                                          |       |
| Purchase URL https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-2me                                        | ~122~ |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## MachXO2 Family Data Sheet Architecture

#### March 2016

Data Sheet DS1035

## **Architecture Overview**

The MachXO2 family architecture contains an array of logic blocks surrounded by Programmable I/O (PIO). The larger logic density devices in this family have sysCLOCK<sup>™</sup> PLLs and blocks of sysMEM Embedded Block RAM (EBRs). Figure 2-1 and Figure 2-2 show the block diagrams of the various family members.





Note: MachXO2-256, and MachXO2-640/U are similar to MachXO2-1200. MachXO2-256 has a lower LUT count and no PLL or EBR blocks. MachXO2-640 has no PLL, a lower LUT count and two EBR blocks. MachXO2-640U has a lower LUT count, one PLL and seven EBR blocks.

Figure 2-2. Top View of the MachXO2-4000 Device



Note: MachXO2-1200U, MachXO2-2000/U and MachXO2-7000 are similar to MachXO2-4000. MachXO2-1200U and MachXO2-2000 have a lower LUT count, one PLL, and eight EBR blocks. MachXO2-2000U has a lower LUT count, two PLLs, and 10 EBR blocks. MachXO2-7000 has a higher LUT count, two PLLs, and 26 EBR blocks.

© 2016 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources.

In the MachXO2 family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found in MachXO2-640/U and larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage.

The MachXO2 registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function.

The MachXO2 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks on MachXO2-640U, MachXO2-1200/U and larger devices. These blocks are located at the ends of the on-chip Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks.

MachXO2 devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/ counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports.

Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO2 devices are available for operation from 3.3 V, 2.5 V and 1.2 V power supplies, providing easy integration into the overall system.

## **PFU Blocks**

The core of the MachXO2 device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block.



## Figure 2-3. PFU Block Diagram



### Slices

Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-select and wider RAM/ROM functions.

|         | PFU Block               |                         |  |  |
|---------|-------------------------|-------------------------|--|--|
| Slice   | Resources               | Modes                   |  |  |
| Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |
| Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |
| Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM |  |  |
| Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM      |  |  |

Table 2-1. Resources and Modes Available per Slice

Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.



## **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

## Routing

There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

## **Clock/Control Distribution Network**

Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table.

The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2-640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs.



#### Figure 2-8. sysMEM Memory Primitives



#### Table 2-6. EBR Signal Descriptions

| Port Name        | Description                 | Active State      |
|------------------|-----------------------------|-------------------|
| CLK              | Clock                       | Rising Clock Edge |
| CE               | Clock Enable                | Active High       |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |
| RST              | Reset                       | Active High       |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |
| WE               | Write Enable                | Active High       |
| AD               | Address Bus                 | _                 |
| DI               | Data In                     |                   |
| DO               | Data Out                    | _                 |
| CS               | Chip Select                 | Active High       |
| AFF              | FIFO RAM Almost Full Flag   | _                 |
| FF               | FIFO RAM Full Flag          |                   |
| AEF              | FIFO RAM Almost Empty Flag  |                   |
| EF               | FIFO RAM Empty Flag         | _                 |
| RPRST            | FIFO RAM Read Pointer Reset | _                 |

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable.



Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)



#### Right Edge

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)





| Device Subsystem                               | Feature Description                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bandgap                                        | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices.                                                                                |
| Power-On-Reset (POR)                           | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable.     |
| On-Chip Oscillator                             | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode.                                                                                                                                                                                  |
| PLL                                            | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off.                                                      |
| I/O Bank Controller                            | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection.                                                                  |
| Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power.                                                                                                                                                                                                                                                                            |
| Power Guard                                    | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. |

For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices.

## Power On Reset

MachXO2 devices have power-on reset circuitry to monitor  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels during power-up and operation. At power-up, the POR circuitry monitors  $V_{CCINT}$  and  $V_{CCIO0}$  (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the  $V_{PORUP}$  level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices),  $V_{CCINT}$  is the same as the  $V_{CC}$  supply voltage. For devices with voltage regulators (HC devices),  $V_{CCINT}$  is regulated from the  $V_{CC}$  supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time (t<sub>REFRESH</sub>) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external  $V_{CC}$  voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level.

Once the device enters into user mode, the POR circuitry can optionally continue to monitor  $V_{CCINT}$  levels. If  $V_{CCINT}$  drops below  $V_{PORDNBG}$  level (with the bandgap circuitry switched on) or below  $V_{PORDNSRAM}$  level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels.  $V_{PORDNBG}$  and  $V_{PORDNSRAM}$  are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet.

Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the  $V_{PORDNSRAM}$  reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the  $V_{CC}$  supply dropping below  $V_{CC}$  (min) they should not shut down the bandgap or POR circuit.



## Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup>

| Symbol          | Parameter                                       | Device        | Typ.⁴ | Units |
|-----------------|-------------------------------------------------|---------------|-------|-------|
| I <sub>CC</sub> | Core Power Supply                               | LCMXO2-256ZE  | 18    | μΑ    |
|                 |                                                 | LCMXO2-640ZE  | 28    | μΑ    |
|                 |                                                 | LCMXO2-1200ZE | 56    | μΑ    |
|                 |                                                 | LCMXO2-2000ZE | 80    | μΑ    |
|                 |                                                 | LCMXO2-4000ZE | 124   | μΑ    |
|                 |                                                 | LCMXO2-7000ZE | 189   | μA    |
| Iccio           | Bank Power Supply⁵<br>V <sub>CCIO</sub> = 2.5 V | All devices   | 1     | μΑ    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool.

# Static Power Consumption Contribution of Different Components – ZE Devices

The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool.

| Symbol              | Parameter                                     | Тур. | Units |
|---------------------|-----------------------------------------------|------|-------|
| I <sub>DCBG</sub>   | Bandgap DC power contribution                 | 101  | μΑ    |
| IDCPOR              | POR DC power contribution                     | 38   | μΑ    |
| IDCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143  | μΑ    |



## sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup>

| Input/Output    | V                     | /IL                      | v <sub>i</sub>           | н        | Vo. Max.             | Vou Min.                 | lo₁ Max. <sup>4</sup> | lo⊔ Max.⁴        |
|-----------------|-----------------------|--------------------------|--------------------------|----------|----------------------|--------------------------|-----------------------|------------------|
| Standard        | Min. (V) <sup>3</sup> | Max. (V)                 | Min. (V)                 | Max. (V) | (V)                  | (V)                      | (mA)                  | (mA)             |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4               |
| LVCMOS 3.3      |                       |                          |                          |          |                      |                          | 8                     | -8               |
|                 | -0.3                  | 0.8                      | 2.0                      | 3.6      | 0.4                  | $V_{CCIO} - 0.4$         | 12                    | -12              |
| LVTTL           | -0.0                  | 0.0                      | 2.0                      | 5.0      |                      |                          | 16                    | -16              |
|                 |                       |                          |                          |          |                      |                          | 24                    | -24              |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                   | -0.1             |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4               |
|                 |                       |                          |                          |          | 04                   | $V_{000} = 0.4$          | 8                     | -8               |
| LVCMOS 2.5      | -0.3                  | 0.7                      | 1.7                      | 3.6      | 0.4                  | VCCI0 0.4                | 12                    | -12              |
|                 |                       |                          |                          |          |                      |                          | 16                    | -16              |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                   | -0.1             |
|                 |                       |                          |                          |          |                      |                          | 4                     | -4               |
|                 | 0.2                   | 0.25\/                   | 0.651/                   | 26       | 0.4                  | $V_{CCIO} - 0.4$         | 8                     | -8               |
|                 | -0.3                  | 0.33 v CCIO              | 0.03 A CCIO              | 3.0      |                      |                          | 12                    | -12              |
|                 |                       |                          |                          | 0.2      |                      | $V_{CCIO} - 0.2$         | 0.1                   | -0.1             |
|                 |                       |                          |                          |          | 0.4                  | V 04                     | 4                     | -4               |
| LVCMOS 1.5      | -0.3                  | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | VCCIO - 0.4              | 8                     | -8               |
|                 |                       |                          |                          |          | 0.2                  | $V_{CCIO} - 0.2$         | 0.1                   | -0.1             |
|                 |                       | 0.35V <sub>CCIO</sub>    | 0.65V <sub>CCIO</sub>    | 3.6      | 0.4                  | V 04                     | 4                     | -2               |
| LVCMOS 1.2      | -0.3                  |                          |                          |          |                      | VCCIO - 0.4              | 8                     | -6               |
|                 |                       |                          |                          |          | 0.2                  | V <sub>CCIO</sub> - 0.2  | 0.1                   | -0.1             |
| PCI             | -0.3                  | 0.3V <sub>CCIO</sub>     | 0.5V <sub>CCIO</sub>     | 3.6      | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub>     | 1.5                   | -0.5             |
| SSTL25 Class I  | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | 0.54                 | V <sub>CCIO</sub> - 0.62 | 8                     | 8                |
| SSTL25 Class II | -0.3                  | V <sub>REF</sub> - 0.18  | V <sub>REF</sub> + 0.18  | 3.6      | NA                   | NA                       | NA                    | NA               |
| SSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                     | 8                |
| SSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6      | NA                   | NA                       | NA                    | NA               |
| HSTL18 Class I  | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | V <sub>CCIO</sub> - 0.40 | 8                     | 8                |
| HSTL18 Class II | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA               |
| LVCMOS25R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA               |
| LVCMOS18R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA               |
| LVCMOS18R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA               |
| LVCMOS15R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA               |
| LVCMOS15R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | NA                   | NA                       | NA                    | NA               |
| LVCMOS12R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain |
| LVCMOS12R25     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 16, 12, 8, 4          | NA Open<br>Drain |
| LVCMOS10R33     | -0.3                  | V <sub>REF</sub> – 0.1   | V <sub>REF</sub> + 0.1   | 3.6      | 0.40                 | NA Open<br>Drain         | 24, 16, 12,<br>8, 4   | NA Open<br>Drain |



|                                                                                                                                     |                                                                  |                                                                 | -6      |          | _         | 5      | _       | 4       |                        |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------|---------|----------|-----------|--------|---------|---------|------------------------|
| Parameter                                                                                                                           | Description                                                      | Device                                                          | Min.    | Max.     | Min.      | Max.   | Min.    | Max.    | Units                  |
| Generic DDRX2 Outputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX2_TX.ECLK.Centered <sup>9, 12</sup> |                                                                  |                                                                 |         |          |           |        |         |         |                        |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                                 | 0.535   | _        | 0.670     | _      | 0.830   | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                                   | 0.535   | _        | 0.670     |        | 0.830   | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX2 Serial Output Data<br>Speed                                | MacnXO2-1200/U and<br>larger devices, top side                  | _       | 664      | _         | 554    | _       | 462     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                                  | DDRX2 ECLK Frequency<br>(minimum limited by PLL)                 |                                                                 | _       | 332      | _         | 277    | _       | 231     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                                 |         | 166      |           | 139    | —       | 116     | MHz                    |
| Generic DDF                                                                                                                         | X4 Outputs with Clock and Data                                   | a Aligned at Pin Using P                                        | CLK Pin | for Cloc | k Input - | - GDDR | X4_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          |                                                                 |         | 0.200    |           | 0.215  | _       | 0.230   | ns                     |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         | MachXO2-640U,<br>MachXO2-1200/U and                             |         | 0.200    |           | 0.215  | _       | 0.230   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | larger devices, top side<br>only.                               | _       | 756      | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency                                             |                                                                 |         | 378      |           | 315    | —       | 262     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                                 | _       | 95       | _         | 79     | —       | 66      | MHz                    |
| Generic DDF                                                                                                                         | X4 Outputs with Clock and Data                                   | Centered at Pin Using P                                         | CLK Pin | for Cloc | k Input – | GDDRX  | 4_TX.EC | CLK.Cen | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>                                                                                                                    | Output Data Valid Before CLK<br>Output                           |                                                                 | 0.455   | _        | 0.570     |        | 0.710   | _       | ns                     |
| t <sub>DVA</sub>                                                                                                                    | Output Data Valid After CLK<br>Output                            | MachXO2-640U,                                                   | 0.455   | _        | 0.570     | _      | 0.710   | _       | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDRX4 Serial Output Data<br>Speed                                | larger devices, top side                                        |         | 756      | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                                  | DDRX4 ECLK Frequency<br>(minimum limited by PLL)                 |                                                                 |         | 378      |           | 315    | _       | 262     | MHz                    |
| f <sub>SCLK</sub>                                                                                                                   | SCLK Frequency                                                   |                                                                 | _       | 95       | _         | 79     | —       | 66      | MHz                    |
| 7:1 LVDS Ou                                                                                                                         | utputs - GDDR71_TX.ECLK.7:1                                      | 1 <sup>9, 12</sup>                                              |         |          |           |        |         |         |                        |
| t <sub>DIB</sub>                                                                                                                    | Output Data Invalid Before<br>CLK Output                         |                                                                 | _       | 0.160    | _         | 0.180  | _       | 0.200   | ns                     |
| t <sub>DIA</sub>                                                                                                                    | Output Data Invalid After CLK<br>Output                          | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, top side |         | 0.160    |           | 0.180  | _       | 0.200   | ns                     |
| f <sub>DATA</sub>                                                                                                                   | DDR71 Serial Output Data<br>Speed                                |                                                                 | _       | 756      | _         | 630    | _       | 524     | Mbps                   |
| f <sub>DDR71</sub>                                                                                                                  | DDR71 ECLK Frequency                                             | only.                                                           |         | 378      | _         | 315    | —       | 262     | MHz                    |
| fclkout                                                                                                                             | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) |                                                                 | _       | 108      | _         | 90     | _       | 75      | MHz                    |







#### Figure 3-6. Receiver RX.CLK.Centered Waveforms



### Figure 3-7. Transmitter TX.CLK.Aligned Waveforms



Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms





## I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency | —    | 400  | kHz   |

1. MachXO2 supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the I<sup>2</sup>C specification for timing requirements.

## SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency |      | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

## **Switching Test Conditions**

Figure 3-13 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-5.

### Figure 3-13. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-5. Test Fixture Required Components | , Non-Terminated Interfaces |
|---------------------------------------------|-----------------------------|
|---------------------------------------------|-----------------------------|

| Test Condition                             | R1       | CL  | Timing Ref.               | VT              |
|--------------------------------------------|----------|-----|---------------------------|-----------------|
|                                            |          |     | LVTTL, LVCMOS 3.3 = 1.5 V | _               |
|                                            |          | 0pF | LVCMOS 2.5 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS settings (L -> H, H -> L) | $\infty$ |     | LVCMOS 1.8 = $V_{CCIO}/2$ |                 |
|                                            |          |     | LVCMOS 1.5 = $V_{CCIO}/2$ | _               |
|                                            |          |     | LVCMOS 1.2 = $V_{CCIO}/2$ | _               |
| LVTTL and LVCMOS 3.3 (Z -> H)              |          |     | 1.5 V                     | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)              |          |     | 1.5 V                     | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                      | 100      | 0nE | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)                      | 100      | opr | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
| LVTTL + LVCMOS (H -> Z)                    | 1        |     | V <sub>OH</sub> – 0.15 V  | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                    |          |     | V <sub>OL</sub> – 0.15 V  | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.





|                                                            |          | M         | achXO2-120 | 0        |                     | MachXO2-1200U |
|------------------------------------------------------------|----------|-----------|------------|----------|---------------------|---------------|
|                                                            | 100 TQFP | 132 csBGA | 144 TQFP   | 25 WLCSP | 32 QFN <sup>1</sup> | 256 ftBGA     |
| General Purpose I/O per Bank                               |          |           |            |          |                     |               |
| Bank 0                                                     | 18       | 25        | 27         | 11       | 9                   | 50            |
| Bank 1                                                     | 21       | 26        | 26         | 0        | 2                   | 52            |
| Bank 2                                                     | 20       | 28        | 28         | 7        | 9                   | 52            |
| Bank 3                                                     | 20       | 25        | 26         | 0        | 2                   | 16            |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 16            |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 20            |
| Total General Purpose Single Ended I/O                     | 79       | 104       | 107        | 18       | 22                  | 206           |
|                                                            |          |           |            |          |                     |               |
| Differential I/O per Bank                                  |          |           |            |          |                     |               |
| Bank 0                                                     | 9        | 13        | 14         | 5        | 4                   | 25            |
| Bank 1                                                     | 10       | 13        | 13         | 0        | 1                   | 26            |
| Bank 2                                                     | 10       | 14        | 14         | 2        | 4                   | 26            |
| Bank 3                                                     | 10       | 12        | 13         | 0        | 1                   | 8             |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 8             |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 10            |
| Total General Purpose Differential I/O                     | 39       | 52        | 54         | 7        | 10                  | 103           |
|                                                            |          |           |            |          |                     |               |
| Dual Function I/O                                          | 31       | 33        | 33         | 18       | 22                  | 33            |
| High-speed Differential I/O                                |          |           |            |          |                     | 1             |
| Bank 0                                                     | 4        | 7         | 7          | 0        | 0                   | 14            |
| Gearboxes                                                  |          |           |            |          |                     | 1             |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0)  | 4        | 7         | 7          | 0        | 0                   | 14            |
| Number of 7:1 or 8:1 Input Gearbox Avail-<br>able (Bank 2) | 5        | 7         | 7          | 0        | 2                   | 14            |
| DQS Groups                                                 |          |           |            |          |                     |               |
| Bank 1                                                     | 1        | 2         | 2          | 0        | 0                   | 2             |
|                                                            |          |           |            |          |                     |               |
| VCCIO Pins                                                 | 1        | 1         |            |          |                     | 1             |
| Bank 0                                                     | 2        | 3         | 3          | 1        | 2                   | 4             |
| Bank 1                                                     | 2        | 3         | 3          | 0        | 1                   | 4             |
| Bank 2                                                     | 2        | 3         | 3          | 1        | 2                   | 4             |
| Bank 3                                                     | 3        | 3         | 3          | 0        | 1                   | 1             |
| Bank 4                                                     | 0        | 0         | 0          | 0        | 0                   | 2             |
| Bank 5                                                     | 0        | 0         | 0          | 0        | 0                   | 1             |
|                                                            | I        |           |            | гг       |                     | Γ             |
| VCC                                                        | 2        | 4         | 4          | 2        | 2                   | 8             |
| GND                                                        | 8        | 10        | 12         | 2        | 2                   | 24            |
| NC                                                         | 1        | 1         | 8          | 0        | 0                   | 1             |
| Reserved for Configuration                                 | 1        | 1         | 1          | 1        | 1                   | 1             |
| Total Count of Bonded Pins                                 | 100      | 132       | 144        | 25       | 32                  | 256           |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000ZE-1TG100C  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000ZE-2TG100C  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000ZE-3TG100C  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000ZE-1MG132C  | 2112 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000ZE-2MG132C  | 2112 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000ZE-3MG132C  | 2112 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000ZE-1TG144C  | 2112 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000ZE-2TG144C  | 2112 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000ZE-3TG144C  | 2112 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000ZE-1BG256C  | 2112 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000ZE-2BG256C  | 2112 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000ZE-3BG256C  | 2112 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000ZE-1FTG256C | 2112 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000ZE-2FTG256C | 2112 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000ZE-3FTG256C | 2112 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000ZE-1QN84C   | 4320 | 1.2 V          | -1    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000ZE-2QN84C   | 4320 | 1.2 V          | -2    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000ZE-3QN84C   | 4320 | 1.2 V          | -3    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000ZE-1MG132C  | 4320 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000ZE-2MG132C  | 4320 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000ZE-3MG132C  | 4320 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000ZE-1TG144C  | 4320 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000ZE-2TG144C  | 4320 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000ZE-3TG144C  | 4320 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000ZE-1BG256C  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000ZE-2BG256C  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000ZE-3BG256C  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000ZE-1FTG256C | 4320 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000ZE-2FTG256C | 4320 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000ZE-3FTG256C | 4320 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000ZE-1BG332C  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000ZE-2BG332C  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000ZE-3BG332C  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000ZE-1FG484C  | 4320 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000ZE-2FG484C  | 4320 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000ZE-3FG484C  | 4320 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | COM   |



| Part Number           | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4SG32C  | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-5SG32C  | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-6SG32C  | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-1200HC-4TG100C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-5TG100C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-6TG100C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-1200HC-4MG132C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-5MG132C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-6MG132C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-1200HC-4TG144C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-5TG144C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-1200HC-6TG144C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |

| Part Number             | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|-------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200UHC-4FTG256C | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-5FTG256C | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-1200UHC-6FTG256C | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HC-4TG100C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-5TG100C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-6TG100C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HC-4MG132C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-5MG132C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-6MG132C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HC-4TG144C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-5TG144C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-6TG144C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HC-4BG256C  | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-5BG256C  | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-6BG256C  | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HC-4FTG256C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-5FTG256C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HC-6FTG256C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |



# High-Performance Commercial Grade Devices without Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HE-4TG100C  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HE-5TG100C  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HE-6TG100C  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-2000HE-4TG144C  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HE-5TG144C  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HE-6TG144C  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-2000HE-4MG132C  | 2112 | 1.2 V          | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HE-5MG132C  | 2112 | 1.2 V          | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HE-6MG132C  | 2112 | 1.2 V          | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-2000HE-4BG256C  | 2112 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HE-5BG256C  | 2112 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HE-6BG256C  | 2112 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-2000HE-4FTG256C | 2112 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HE-5FTG256C | 2112 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-2000HE-6FTG256C | 2112 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHE-4FG484C | 2112 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHE-5FG484C | 2112 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHE-6FG484C | 2112 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HE-4TG144C  | 4320 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HE-5TG144C  | 4320 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HE-6TG144C  | 4320 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HE-4MG132C  | 4320 | 1.2 V          | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HE-5MG132C  | 4320 | 1.2 V          | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HE-6MG132C  | 4320 | 1.2 V          | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HE-4BG256C  | 4320 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HE-4MG184C  | 4320 | 1.2 V          | -4    | Halogen-Free csBGA | 184   | COM   |
| LCMXO2-4000HE-5MG184C  | 4320 | 1.2 V          | -5    | Halogen-Free csBGA | 184   | COM   |
| LCMXO2-4000HE-6MG184C  | 4320 | 1.2 V          | -6    | Halogen-Free csBGA | 184   | COM   |
| LCMXO2-4000HE-5BG256C  | 4320 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HE-6BG256C  | 4320 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HE-4FTG256C | 4320 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HE-5FTG256C | 4320 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HE-6FTG256C | 4320 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HE-4BG332C  | 4320 | 1.2 V          | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HE-5BG332C  | 4320 | 1.2 V          | -5    | Halogen-Free caBGA | 332   | COM   |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84I   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-5QN84I   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-6QN84I   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-4TG144I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-5TG144I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-6TG144I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-4MG132I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-5MG132I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-6MG132I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-4BG256I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-5BG256I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-6BG256I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-4FTG256I | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-5FTG256I | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-6FTG256I | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-4BG332I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-5BG332I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-6BG332I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-4FG484I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-5FG484I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-6FG484I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-5TG144I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-6TG144I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-4BG256I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-5BG256I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-6BG256I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-4FTG256I | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-5FTG256I | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-6FTG256I | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-4BG332I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-5BG332I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-6BG332I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-4FG400I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-5FG400I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-6FG400I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-4FG484I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-5FG484I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-6FG484I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | IND   |



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100IR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



# High Performance Industrial Grade Devices Without Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HE-4TG100I  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-5TG100I  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-6TG100I  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-4MG132I  | 2112 | 1.2 V          | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-5MG132I  | 2112 | 1.2 V          | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-6MG132I  | 2112 | 1.2 V          | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-4TG144I  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-5TG144I  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-6TG144I  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-4BG256I  | 2112 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-5BG256I  | 2112 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-6BG256I  | 2112 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-4FTG256I | 2112 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HE-5FTG256I | 2112 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HE-6FTG256I | 2112 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHE-4FG484I | 2112 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHE-5FG484I | 2112 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHE-6FG484I | 2112 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | IND   |



| Date         | Version                             | Section                                                                                                                          | Change Summary                                                                                   |  |  |  |  |
|--------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| January 2013 | 02.0                                | Introduction                                                                                                                     | Updated the total number IOs to include JTAGENB.                                                 |  |  |  |  |
|              |                                     | Architecture                                                                                                                     | Supported Output Standards table – Added 3.3 $V_{CCIO}$ (Typ.) to LVDS row.                      |  |  |  |  |
|              |                                     |                                                                                                                                  | Changed SRAM CRC Error Detection to Soft Error Detection.                                        |  |  |  |  |
|              |                                     | DC and Switching<br>Characteristics                                                                                              | Power Supply Ramp Rates table – Updated Units column for t <sub>RAMP</sub> symbol.               |  |  |  |  |
|              |                                     |                                                                                                                                  | Added new Maximum sysIO Buffer Performance table.                                                |  |  |  |  |
|              |                                     |                                                                                                                                  | sysCLOCK PLL Timing table – Updated Min. column values for $f_{IN}$ ,                            |  |  |  |  |
|              |                                     |                                                                                                                                  | $f_{OUT},f_{OUT2}$ and $f_{PFD}$ parameters. Added $t_{SPO}$ parameter. Updated footnote 6.      |  |  |  |  |
|              |                                     | MachXO2 Oscillator Output Frequency table – Updated symbol name for t <sub>STABLEOSC</sub> .                                     |                                                                                                  |  |  |  |  |
|              |                                     | DC Electrical Characteristics table – Updated conditions for ${\rm I}_{\rm IL,}~{\rm I}_{\rm IH}$ symbols.                       |                                                                                                  |  |  |  |  |
|              |                                     | Corrected parameters tDQVBS and tDQVAS                                                                                           |                                                                                                  |  |  |  |  |
|              |                                     | Corrected MachXO2 ZE parameters tDVADQ and tDVEDQ                                                                                |                                                                                                  |  |  |  |  |
|              |                                     | Pinout Information                                                                                                               | Included the MachXO2-4000HE 184 csBGA package.                                                   |  |  |  |  |
|              |                                     | Ordering Information                                                                                                             | Updated part number.                                                                             |  |  |  |  |
| April 2012   | 01.9                                | Architecture                                                                                                                     | Removed references to TN1200.                                                                    |  |  |  |  |
|              | Ordering Information                | Updated the Device Status portion of the MachXO2 Part Number Description to include the 50 parts per reel for the WLCSP package. |                                                                                                  |  |  |  |  |
|              |                                     |                                                                                                                                  | Added new part number and footnote 2 for LCMXO2-1200ZE-<br>1UWG25ITR50.                          |  |  |  |  |
|              |                                     |                                                                                                                                  | Updated footnote 1 for LCMXO2-1200ZE-1UWG25ITR.                                                  |  |  |  |  |
|              |                                     | Supplemental<br>Information                                                                                                      | Removed references to TN1200.                                                                    |  |  |  |  |
| March 2012   | 01.8                                | Introduction                                                                                                                     | Added 32 QFN packaging information to Features bullets and MachXO2 Family Selection Guide table. |  |  |  |  |
|              | DC and Switching<br>Characteristics | Changed 'STANDBY' to 'USERSTDBY' in Standby Mode timing dia-<br>gram.                                                            |                                                                                                  |  |  |  |  |
|              | Pinout Information                  | Removed footnote from Pin Information Summary tables.                                                                            |                                                                                                  |  |  |  |  |
|              |                                     |                                                                                                                                  | Added 32 QFN package to Pin Information Summary table.                                           |  |  |  |  |
|              |                                     | Ordering Information                                                                                                             | Updated Part Number Description and Ordering Information tables for 32 QFN package.              |  |  |  |  |
|              |                                     |                                                                                                                                  | Updated topside mark diagram in the Ordering Information section.                                |  |  |  |  |