Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 104 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 132-LFBGA, CSPBGA | | Supplier Device Package | 132-CSPBGA (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-2mg132ir1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Introduction The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external $V_{CC}$ supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external $V_{CC}$ supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os. The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity. Figure 2-3. PFU Block Diagram #### **Slices** Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1 shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8. The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chipselect and wider RAM/ROM functions. Table 2-1. Resources and Modes Available per Slice | | PFU Block | | | | | |---------|-------------------------|-------------------------|--|--|--| | Slice | Resources | Modes | | | | | Slice 0 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | | Slice 1 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | | Slice 2 | 2 LUT4s and 2 Registers | Logic, Ripple, RAM, ROM | | | | | Slice 3 | 2 LUT4s and 2 Registers | Logic, Ripple, ROM | | | | Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for positive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3. #### Table 2-5. sysMEM Block Configurations | Memory Mode | Configurations | |------------------|--------------------------------------------------------------| | Single Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | True Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | | FIFO | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | #### **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. #### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. #### Single, Dual, Pseudo-Dual Port and FIFO Modes Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output. The EBR memory supports three forms of write behavior for single or dual port operation: - 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths. - 2. **Write Through** A copy of the input data appears at the output of the same port. This mode is supported for all data widths. - 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output. #### **FIFO Configuration** The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags. Table 2-7. Programmable FIFO Flag Ranges | Flag Name | Programming Range | |-------------------|------------------------------------| | Full (FF) | 1 to max (up to 2 <sup>N</sup> -1) | | Almost Full (AF) | 1 to Full-1 | | Almost Empty (AE) | 1 to Full-1 | | Empty (EF) | 0 | N = Address bit width. The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO. #### **Memory Core Reset** The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9. #### PIO The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. Table 2-8. PIO Signal List | Pin Name | I/O Type | Description | |---------------------|----------|-----------------------------------------------------| | CE | Input | Clock Enable | | D | Input | Pin input from sysIO buffer. | | INDD | Output | Register bypassed input. | | INCK | Output | Clock input | | Q0 | Output | DDR positive edge input | | Q1 | Output | Registered input/DDR negative edge input | | D0 | Input | Output signal from the core (SDR and DDR) | | D1 | Input | Output signal from the core (DDR) | | TD | Input | Tri-state signal from the core | | Q | Output | Data output signals to sysIO Buffer | | TQ | Output | Tri-state output signals to sysIO Buffer | | DQSR90 <sup>1</sup> | Input | DQS shift 90-degree read clock | | DQSW90 <sup>1</sup> | Input | DQS shift 90-degree write clock | | DDRCLKPOL1 | Input | DDR input register polarity control signal from DQS | | SCLK | Input | System clock for input and output/tri-state blocks. | | RST | Input | Local set reset signal | <sup>1.</sup> Available in PIO on right edge only. #### **Input Register Block** The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory. Figure 2-12 shows the input register block for the PIOs located on the left, top and bottom edges. Figure 2-13 shows the input register block for the PIOs on the right edge. #### Left, Top, Bottom Edges Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams. Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges) #### **Right Edge** The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode. In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams. The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block. Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge) #### **Output Register Block** The output register block registers signals from the core of the device before they are passed to the sysIO buffers. #### Left, Top, Bottom Edges In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch. In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-14 shows the output register block on the left, top and bottom edges. Figure 2-14. MachXO2 Output Register Block Diagram (PIO on the Left, Top and Bottom Edges) #### Right Edge The output register block on the right edge is a superset of the output register on left, top and bottom edges of the device. In addition to supporting SDR and Generic DDR modes, the output register blocks for PIOs on the right edge include additional logic to support DDR-memory interfaces. Operation of this block is similar to that of the output register block on other edges. In DDR memory mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the DQSW90 signal is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-15 shows the output register block on the right edge. Figure 2-17. Output Gearbox More information on the output gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices. Table 2-11. I/O Support Device by Device | | MachXO2-256,<br>MachXO2-640 | MachXO2-640U,<br>MachXO2-1200 | MachXO2-1200U<br>MachXO2-2000/U,<br>MachXO2-4000,<br>MachXO2-7000 | | |------------------------------------------|---------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|--| | Number of I/O Banks | 4 | 4 | 6 | | | | | Single-ended (all I/O banks) | Single-ended (all I/O banks) | | | Type of Input Buffers | l l | Differential Receivers (all I/O banks) | Differential Receivers (all I/O banks) | | | | banks) | Differential input termination (bottom side) | Differential input termination (bottom side) | | | Types of Output Buffers | Single-ended buffers with | Single-ended buffers with complementary outputs (all I/O banks) | Single-ended buffers with complementary outputs (all I/O banks) | | | Types of Output Buffers | complementary outputs (all I/O banks) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | | | Differential Output Emulation Capability | All I/O banks | All I/O banks | All I/O banks | | | PCI Clamp Support | No | Clamp on bottom side only | Clamp on bottom side only | | Table 2-12. Supported Input Standards | | VCCIO (Typ.) | | | | | |---------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 | 1.2 V | | Single-Ended Interfaces | ' | | • | | • | | LVTTL | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS33 | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS25 | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS18 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | | LVCMOS15 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | LVCMOS12 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | | PCI <sup>1</sup> | ✓ | | | | | | SSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | SSTL25 (Class I, Class II) | ✓ | ✓ | | | | | HSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | Differential Interfaces | U. | • | | | • | | LVDS | ✓ | ✓ | | | | | BLVDS, MVDS, LVPECL, RSDS | ✓ | ✓ | | | | | MIPI <sup>3</sup> | ✓ | ✓ | | | | | Differential SSTL18 Class I, II | ✓ | ✓ | ✓ | | | | Differential SSTL25 Class I, II | ✓ | ✓ | | | | | Differential HSTL18 Class I, II | ✓ | ✓ | ✓ | | | <sup>1.</sup> Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only. <sup>2.</sup> Reduced functionality. Refer to TN1202, MachXO2 sysIO Usage Guide for more detail. <sup>3.</sup> These interfaces can be emulated with external resistors in all devices. Table 2-18. MachXO2 Power Saving Features Description | Device Subsystem | Feature Description | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bandgap | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices. | | Power-On-Reset (POR) | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable. | | On-Chip Oscillator | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode. | | PLL | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off. | | I/O Bank Controller | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection. | | Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power. | | Power Guard | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. | For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices. #### **Power On Reset** MachXO2 devices have power-on reset circuitry to monitor $V_{CCINT}$ and $V_{CCIO}$ voltage levels during power-up and operation. At power-up, the POR circuitry monitors $V_{CCINT}$ and $V_{CCIO}$ (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the $V_{PORUP}$ level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices), $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators (HC devices), $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external $V_{CC}$ voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level. Once the device enters into user mode, the POR circuitry can optionally continue to monitor $V_{CCINT}$ levels. If $V_{CCINT}$ drops below $V_{PORDNBG}$ level (with the bandgap circuitry switched on) or below $V_{PORDNSRAM}$ level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the $V_{CCINT}$ and $V_{CCIO}$ voltage levels. $V_{PORDNBG}$ and $V_{PORDNSRAM}$ are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the $V_{PORDNSRAM}$ reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the $V_{CC}$ supply dropping below $V_{CC}$ (min) they should not shut down the bandgap or POR circuit. When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes: - Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Dual Boot** MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide. #### **TraceID** Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ### **Density Shifting** The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files. # MachXO2 Family Data Sheet DC and Switching Characteristics March 2017 Data Sheet DS1035 ## Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) | |-----------------------------------------------|-----------------------|----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | 0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|-----------------------------------------------|-------|------|-------| | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.6 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. ## Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | _ | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>4.</sup> Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. <sup>5.</sup> The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. ## sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup> | Input/Output | 1 | / <sub>IL</sub> | VI | Н | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max.⁴ | |-----------------|----------------------------|--------------------------------------------------|--------------------------|----------|-------------------------|--------------------------|-----------------------------------|-----------------------| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | | | | | | | | 4 | -4 | | | | | | | | | 8 | -8 | | LVCMOS 3.3 | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | V <sub>CCIO</sub> – 0.4 | 12 | -12 | | LVTTL | -0.3 | 0.6 | 2.0 | 3.0 | | | 16 | -16 | | | | | | | | | 24 | -24 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | | | | | | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | VCCIO - 0.4 | 12 | -12 | | | | | | | | | 16 | -16 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LVCIVIOS 1.0 | -0.5 | 0.33 V CCIO | 0.03 V CCIO | 5.0 | | | 12 | -12 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | -0.3 0.35V <sub>CCIO</sub> | | | | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -4 | | LVCMOS 1.5 | | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | | 8 | -8 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | -0.3 0.35V <sub>CCIO</sub> 0.65V <sub>CCIO</sub> | | 0.4 | V <sub>CCIO</sub> – 0.4 | 4 | -2 | | | LVCMOS 1.2 | -0.3 | | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | ACCIO 0.4 | 8 | -6 | | | | | | | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 | | PCI | -0.3 | 0.3V <sub>CCIO</sub> | 0.5V <sub>CCIO</sub> | 3.6 | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub> | 1.5 | -0.5 | | SSTL25 Class I | -0.3 | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | 3.6 | 0.54 | V <sub>CCIO</sub> - 0.62 | 8 | 8 | | SSTL25 Class II | -0.3 | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | 3.6 | NA | NA | NA | NA | | SSTL18 Class I | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | 0.40 | V <sub>CCIO</sub> - 0.40 | 8 | 8 | | SSTL18 Class II | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | NA | NA | NA | NA | | HSTL18 Class I | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | V <sub>CCIO</sub> - 0.40 | 8 | 8 | | HSTL18 Class II | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS25R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R25 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS12R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | LVCMOS12R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | LVCMOS10R33 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | ## **Maximum sysIO Buffer Performance** | I/O Standard | Max. Speed | Units | |--------------|------------|-------| | LVDS25 | 400 | MHz | | LVDS25E | 150 | MHz | | RSDS25 | 150 | MHz | | RSDS25E | 150 | MHz | | BLVDS25 | 150 | MHz | | BLVDS25E | 150 | MHz | | MLVDS25 | 150 | MHz | | MLVDS25E | 150 | MHz | | LVPECL33 | 150 | MHz | | LVPECL33E | 150 | MHz | | SSTL25_I | 150 | MHz | | SSTL25_II | 150 | MHz | | SSTL25D_I | 150 | MHz | | SSTL25D_II | 150 | MHz | | SSTL18_I | 150 | MHz | | SSTL18_II | 150 | MHz | | SSTL18D_I | 150 | MHz | | SSTL18D_II | 150 | MHz | | HSTL18_I | 150 | MHz | | HSTL18_II | 150 | MHz | | HSTL18D_I | 150 | MHz | | HSTL18D_II | 150 | MHz | | PCI33 | 134 | MHz | | LVTTL33 | 150 | MHz | | LVTTL33D | 150 | MHz | | LVCMOS33 | 150 | MHz | | LVCMOS33D | 150 | MHz | | LVCMOS25 | 150 | MHz | | LVCMOS25D | 150 | MHz | | LVCMOS25R33 | 150 | MHz | | LVCMOS18 | 150 | MHz | | LVCMOS18D | 150 | MHz | | LVCMOS18R33 | 150 | MHz | | LVCMOS18R25 | 150 | MHz | | LVCMOS15 | 150 | MHz | | LVCMOS15D | 150 | MHz | | LVCMOS15R33 | 150 | MHz | | LVCMOS15R25 | 150 | MHz | | LVCMOS12 | 91 | MHz | | LVCMOS12D | 91 | MHz | Figure 3-5. Receiver RX.CLK.Aligned and MEM DDR Input Waveforms Figure 3-6. Receiver RX.CLK.Centered Waveforms Figure 3-7. Transmitter TX.CLK.Aligned Waveforms Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms ## sysCONFIG Port Timing Specifications | Symbol | Pa | arameter | Min. | Max. | Units | |----------------------|-----------------------|------------------------------|----------|------|-------| | All Configuration Mo | odes | | | | l | | t <sub>PRGM</sub> | PROGRAMN low p | oulse accept | 55 | _ | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | PROGRAMN low pulse rejection | | | ns | | t <sub>INITL</sub> | INITN low time | LCMXO2-256 | _ | 30 | μs | | | | LCMXO2-640 | _ | 35 | μs | | | | LCMXO2-640U/<br>LCMXO2-1200 | _ | 55 | μs | | | | LCMXO2-1200U/<br>LCMXO2-2000 | _ | 70 | μs | | | | LCMXO2-2000U/<br>LCMXO2-4000 | _ | 105 | μs | | | | LCMXO2-7000 | _ | 130 | μs | | t <sub>DPPINIT</sub> | PROGRAMN low to | o INITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | o DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | o I/O disable | _ | 120 | ns | | Slave SPI | - | | <b>!</b> | | • | | f <sub>MAX</sub> | CCLK clock freque | CCLK clock frequency | | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse | CCLK clock pulse width high | | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulse | CCLK clock pulse width low | | _ | ns | | t <sub>STSU</sub> | CCLK setup time | | 2 | _ | ns | | t <sub>STH</sub> | CCLK hold time | | 0 | _ | ns | | t <sub>STCO</sub> | CCLK falling edge | to valid output | _ | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge | to valid disable | _ | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high tin | ne | 25 | _ | ns | | t <sub>scss</sub> | Chip select setup t | ime | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold tin | ne | 3 | _ | ns | | Master SPI | • | | <b>.</b> | | | | f <sub>MAX</sub> | MCLK clock freque | ency | _ | 133 | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse | MCLK clock pulse width high | | | ns | | t <sub>MCLKL</sub> | MCLK clock pulse | MCLK clock pulse width low | | | ns | | t <sub>STSU</sub> | MCLK setup time | MCLK setup time | | | ns | | t <sub>STH</sub> | MCLK hold time | • | | | ns | | t <sub>CSSPI</sub> | INITN high to chip | select low | 100 | 200 | ns | | t <sub>MCLK</sub> | INITN high to first I | MCLK edge | 0.75 | 1 | μs | ## High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-256HC-4SG32C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-5SG32C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-6SG32C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-4SG48C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-5SG48C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-6SG48C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-4UMG64C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-5UMG64C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-6UMG64C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-4TG100C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-5TG100C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-6TG100C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-4MG132C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256HC-5MG132C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256HC-6MG132C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-640HC-4SG48C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-5SG48C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-6SG48C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-4TG100C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-5TG100C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-6TG100C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-4MG132C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640HC-5MG132C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640HC-6MG132C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|------------|-------------------|-------|-------| | LCMXO2-640UHC-4TG144C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-640UHC-5TG144C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-640UHC-6TG144C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | ## High-Performance Commercial Grade Devices without Voltage Regulator, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000HE-4TG100C | 2112 | 1.2 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HE-5TG100C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HE-6TG100C | 2112 | 1.2 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HE-4TG144C | 2112 | 1.2 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HE-5TG144C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HE-6TG144C | 2112 | 1.2 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HE-4MG132C | 2112 | 1.2 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HE-5MG132C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HE-6MG132C | 2112 | 1.2 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HE-4BG256C | 2112 | 1.2 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HE-5BG256C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HE-6BG256C | 2112 | 1.2 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HE-4FTG256C | 2112 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HE-5FTG256C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HE-6FTG256C | 2112 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000UHE-4FG484C | 2112 | 1.2 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHE-5FG484C | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHE-6FG484C | 2112 | 1.2 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-4000HE-4TG144C | 4320 | 1.2 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HE-5TG144C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HE-6TG144C | 4320 | 1.2 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HE-4MG132C | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HE-5MG132C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HE-6MG132C | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HE-4BG256C | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HE-4MG184C | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 184 | COM | | LCMXO2-4000HE-5MG184C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 184 | COM | | LCMXO2-4000HE-6MG184C | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 184 | COM | | LCMXO2-4000HE-5BG256C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HE-6BG256C | 4320 | 1.2 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HE-4FTG256C | 4320 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HE-5FTG256C | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HE-6FTG256C | 4320 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HE-4BG332C | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HE-5BG332C | 4320 | 1.2 V | <del>-</del> 5 | Halogen-Free caBGA | 332 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-1200ZE-1TG100IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-2TG100IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-3TG100IR11 | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-1MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-2MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-3MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-1TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-2TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-3TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | <sup>1.</sup> Specifications for the "LCMXO2-1200ZE-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. | Date | Version | Section | Change Summary | | | | | | |------------|---------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | May 2016 | 3.2 | All | Moved designation for 84 QFN package information from 'Advanced' to 'Final'. | | | | | | | | Inti | | Updated the Features section. Revised Table 1-1, MachXO2 Family Selection Guide. — Added 'Advanced' 48 QFN package. — Revised footnote 6. — Added footnote 9. | | | | | | | | | DC and Switching<br>Characteristics | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Added footnote 12. | | | | | | | | | | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Added footnote 12. | | | | | | | | | Pinout Information | Updated the Signal Descriptions section. Added information on GND signal. | | | | | | | | | | Updated the Pinout Information Summary section. — Added 'Advanced' MachXO2-256 48 QFN values. — Added 'Advanced' MachXO2-640 48 QFN values. — Added footnote to GND. — Added footnotes 2 and 3. | | | | | | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Added 'Advanced' SG48 package and revised footnote. | | | | | | | | | | Updated the Ordering Information section. — Added part numbers for 'Advanced' QFN 48 package. | | | | | | | March 2016 | rch 2016 3.1 Introduction | | Updated the Features section. Revised Table 1-1, MachXO2 Family Selection Guide. — Added 32 QFN value for XO2-1200. — Added 84 QFN (7 mm x 7 mm, 0.5 mm) package. — Modified package name to 100-pin TQFP. — Modified package name to 144-pin TQFP. — Added footnote. | | | | | | | | | Architecture | Updated the Typical I/O Behavior During Power-up section. Removed reference to TN1202. | | | | | | | | | | | | | | DC and Switching<br>Characteristics | Updated the sysCONFIG Port Timing Specifications section. Revised t <sub>DPPDONE</sub> and t <sub>DPPINIT</sub> Max. values per PCN 03A-16, released March 2016. | | | | Pinout Information | Updated the Pinout Information Summary section. — Added MachXO2-1200 32 QFN values. — Added 'Advanced' MachXO2-4000 84 QFN values. | | | | | | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Added 'Advanced' QN84 package and footnote. | | | | | | | | | | Updated the Ordering Information section. — Added part numbers for 1280 LUTs QFN 32 package. — Added part numbers for 4320 LUTs QFN 84 package. | | | | | | | March 2015 | 3.0 | Introduction | Updated the Features section. Revised Table 1-1, MachXO2 Family Selection Guide. — Changed 64-ball ucBGA dimension. | | | | | | | | | Architecture | Updated the Device Configuration section. Added JTAGENB to TAP dual purpose pins. | | | | | |