Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 21 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 32-UFQFN Exposed Pad | | Supplier Device Package | 32-QFN (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-2sg32c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Figure 2-4. Slice Diagram For Slices 0 and 1, memory control signals are generated from Slice 2 as follows: - WCK is CLK - WRE is from LSR - DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2 - WAD [A:D] is a 4-bit address from slice 2 LUT input Table 2-2. Slice Signal Descriptions | Function | Туре | Signal Names | Description | | |----------|------------------|----------------|----------------------------------------------------------------------|--| | Input | Data signal | A0, B0, C0, D0 | Inputs to LUT4 | | | Input | Data signal | A1, B1, C1, D1 | Inputs to LUT4 | | | Input | Multi-purpose | M0/M1 | Multi-purpose input | | | Input | Control signal | CE | Clock enable | | | Input | Control signal | LSR | Local set/reset | | | Input | Control signal | CLK | System clock | | | Input | Inter-PFU signal | FCIN | Fast carry in <sup>1</sup> | | | Output | Data signals | F0, F1 | LUT4 output register bypass signals | | | Output | Data signals | Q0, Q1 | Register outputs | | | Output | Data signals | OFX0 | Output of a LUT5 MUX | | | Output | Data signals | OFX1 | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice | | | Output | Inter-PFU signal | FCO | Fast carry out <sup>1</sup> | | - 1. See Figure 2-3 for connection details. - 2. Requires two PFUs. #### **ROM Mode** ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information on the RAM and ROM modes, please refer to TN1201, Memory Usage Guide for MachXO2 Devices. ## Routing There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions. The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design. ## Clock/Control Distribution Network Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly. The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources. The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals. The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table. The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2-640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs. Figure 2-5. Primary Clocks for MachXO2 Devices Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices. Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes. Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table. ## Table 2-5. sysMEM Block Configurations | Memory Mode | Configurations | |------------------|--------------------------------------------------------------| | Single Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | True Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | | FIFO | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | #### **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. ## **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. ## **Memory Cascading** Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. #### Single, Dual, Pseudo-Dual Port and FIFO Modes Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output. ## Programmable I/O Cells (PIC) The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device. On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair. The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support. ## PIO The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic. Table 2-8. PIO Signal List | Pin Name | I/O Type | Description | | |---------------------|----------|-----------------------------------------------------|--| | CE | Input | Clock Enable | | | D | Input | Pin input from sysIO buffer. | | | INDD | Output | Register bypassed input. | | | INCK | Output | Clock input | | | Q0 | Output | DDR positive edge input | | | Q1 | Output | Registered input/DDR negative edge input | | | D0 | Input | Output signal from the core (SDR and DDR) | | | D1 | Input | Output signal from the core (DDR) | | | TD | Input | Tri-state signal from the core | | | Q | Output | Data output signals to sysIO Buffer | | | TQ | Output | Tri-state output signals to sysIO Buffer | | | DQSR90 <sup>1</sup> | Input | DQS shift 90-degree read clock | | | DQSW90 <sup>1</sup> | Input | DQS shift 90-degree write clock | | | DDRCLKPOL1 | Input | DDR input register polarity control signal from DQS | | | SCLK | Input | System clock for input and output/tri-state blocks. | | | RST | Input | Local set reset signal | | <sup>1.</sup> Available in PIO on right edge only. ## **Input Register Block** The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory. Figure 2-12 shows the input register block for the PIOs located on the left, top and bottom edges. Figure 2-13 shows the input register block for the PIOs on the right edge. #### Left, Top, Bottom Edges Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams. More information on the input gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices. ## **Output Gearbox** Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals. Table 2-10. Output Gearbox Signal List | Name | I/O Type | Description | |----------------------------|----------|---------------------------------| | Q | Output | High-speed data output | | D[7:0] | Input | Low-speed data from device core | | Video TX(7:1): D[6:0] | | | | GDDRX4(8:1): D[7:0] | | | | GDDRX2(4:1)(IOL-A): D[3:0] | | | | GDDRX2(4:1)(IOL-C): D[7:4] | | | | SCLK | Input | Slow-speed system clock | | ECLK [1:0] | Input | High-speed edge clock | | RST | Input | Reset | The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-17 shows the output gearbox block diagram. MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs. ## 1. Left and Right sysIO Buffer Pairs The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers. #### 2. Bottom sysIO Buffer Pairs The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after $V_{CC}$ and $V_{CCIO}$ are at valid operating levels and the device has been configured. #### 3. Top sysIO Buffer Pairs The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer. ## Typical I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ and $V_{CC|OO}$ have reached $V_{PORUP}$ level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all $V_{CC|O}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to $V_{CC|O}$ as the default functionality). The I/O pins will maintain the blank configuration until $V_{CC}$ and $V_{CC|O}$ (for I/O banks containing configuration I/Os) have reached $V_{PORUP}$ levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration. ## **Supported Standards** The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 summarizes the I/O characteristics of the MachXO2 PLDs. Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, MachXO2 sysIO Usage Guide. Table 2-13. Supported Output Standards | Output Standard | V <sub>CCIO</sub> (Typ.) | | | |---------------------------------|--------------------------|--|--| | Single-Ended Interfaces | | | | | LVTTL | 3.3 | | | | LVCMOS33 | 3.3 | | | | LVCMOS25 | 2.5 | | | | LVCMOS18 | 1.8 | | | | LVCMOS15 | 1.5 | | | | LVCMOS12 | 1.2 | | | | LVCMOS33, Open Drain | _ | | | | LVCMOS25, Open Drain | _ | | | | LVCMOS18, Open Drain | _ | | | | LVCMOS15, Open Drain | _ | | | | LVCMOS12, Open Drain | _ | | | | PCI33 | 3.3 | | | | SSTL25 (Class I) | 2.5 | | | | SSTL18 (Class I) | 1.8 | | | | HSTL18(Class I) | 1.8 | | | | Differential Interfaces | | | | | LVDS <sup>1, 2</sup> | 2.5, 3.3 | | | | BLVDS, MLVDS, RSDS <sup>2</sup> | 2.5 | | | | LVPECL <sup>2</sup> | 3.3 | | | | MIPI <sup>2</sup> | 2.5 | | | | Differential SSTL18 | 1.8 | | | | Differential SSTL25 | 2.5 | | | | Differential HSTL18 | 1.8 | | | <sup>1.</sup> MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. ## sysIO Buffer Banks The numbers of banks vary between the devices of this family. MachXO2-1200U, MachXO2-2000/U and higher density devices have six I/O banks (one bank on the top, right and bottom side and three banks on the left side). The MachXO2-1200 and lower density devices have four banks (one bank per side). Figures 2-18 and 2-19 show the sysIO banks and their associated supplies for all devices. <sup>2.</sup> These interfaces can be emulated with external resistors in all devices. There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes: - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B) - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices Figure 2-22. SPI Core Block Diagram Table 2-16 describes the signals interfacing with the SPI cores. Table 2-16. SPI Core Signal Description | Signal Name | I/O | Master/Slave | Description | | |-------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | spi_csn[0] | 0 | Master | SPI master chip-select output | | | spi_csn[17] | 0 | Master | Additional SPI chip-select outputs (total up to eight slaves) | | | spi_scsn | I | Slave | SPI slave chip-select input | | | spi_irq | 0 | Master/Slave | Interrupt request | | | spi_clk | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode. | | | spi_miso | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode. | | | spi_mosi | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode. | | | ufm_sn | I | Slave | Configuration Slave Chip Select (active low), dedicated for selecting the User Flash Memory (UFM). | | | cfg_stdby | 0 | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | | cfg_wake | 0 | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **User Flash Memory (UFM)** MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features: - · Non-volatile storage up to 256 kbits - · 100K write cycles - Write access is performed page-wise; each page has 128 bits (16 bytes) - · Auto-increment addressing - WISHBONE interface For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **Standby Mode and Power Saving Options** MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V $V_{CC}$ and 3.3 V $V_{CC}$ while the HE devices operate at 1.2 V $V_{CC}$ . MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption. In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions. When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes: - Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Dual Boot** MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide. ## **TraceID** Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ## **Density Shifting** The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files. # Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------------------|---------------|-------|-------| | | | LCMXO2-256ZE | 18 | μΑ | | | | LCMXO2-640ZE | 28 | μΑ | | | Core Power Supply | LCMXO2-1200ZE | 56 | μΑ | | lcc | Cole Fower Supply | LCMXO2-2000ZE | 80 | μΑ | | | | LCMXO2-4000ZE | 124 | μΑ | | | | LCMXO2-7000ZE | 189 | μΑ | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 1 | μΑ | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. # Static Power Consumption Contribution of Different Components – ZE Devices The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool. | Symbol | Parameter | Тур. | Units | |---------------------|-----------------------------------------------|------|-------| | I <sub>DCBG</sub> | Bandgap DC power contribution | 101 | μΑ | | I <sub>DCPOR</sub> | POR DC power contribution | 38 | μΑ | | IDCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143 | μΑ | # Static Supply Current – HC/HE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 1.15 | mA | | | | LCMXO2-640HC | 1.84 | mA | | | | LCMXO2-640UHC | 3.48 | mA | | | | LCMXO2-1200HC | 3.49 | mA | | | | LCMXO2-1200UHC | 4.80 | mA | | | Core Power Supply | LCMXO2-2000HC | 4.80 | mA | | Icc | | LCMXO2-2000UHC | 8.44 | mA | | | | LCMXO2-4000HC | 8.45 | mA | | | | LCMXO2-7000HC | 12.87 | mA | | | | LCMXO2-2000HE | 1.39 | mA | | | | LCMXO2-4000HE | 2.55 | mA | | | | LCMXO2-7000HE | 4.06 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. # Programming and Erase Flash Supply Current – HC/HE Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁵ | Units | |-------------------|--------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 14.6 | mA | | | | LCMXO2-640HC | 16.1 | mA | | | | LCMXO2-640UHC | 18.8 | mA | | | | LCMXO2-1200HC | 18.8 | mA | | | | LCMXO2-1200UHC | 22.1 | mA | | | | LCMXO2-2000HC | 22.1 | mA | | I <sub>CC</sub> | Core Power Supply | LCMXO2-2000UHC | 26.8 | mA | | | | LCMXO2-4000HC | 26.8 | mA | | | | LCMXO2-7000HC | 33.2 | mA | | | | LCMXO2-2000HE | 18.3 | mA | | | | LCMXO2-2000UHE | 20.4 | mA | | | | LCMXO2-4000HE | 20.4 | mA | | | | LCMXO2-7000HE | 23.9 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. - 3. Typical user pattern. - 4. JTAG programming is at 25 MHz. - 5. $T_J = 25$ °C, power supplies at nominal voltage. - 6. Per bank. V<sub>CCIO</sub> = 2.5 V. Does not include pull-up/pull-down. ## **BLVDS** The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS Multi-point Output Example Table 3-2. BLVDS DC Conditions<sup>1</sup> #### **Over Recommended Operating Conditions** | | | Nominal | | | |---------------------|-----------------------------|---------|---------|-------| | Symbol | Description | Zo = 45 | Zo = 90 | Units | | Z <sub>OUT</sub> | Output impedance | 20 | 20 | Ohms | | R <sub>S</sub> | Driver series resistance | 80 | 80 | Ohms | | R <sub>TLEFT</sub> | Left end termination | 45 | 90 | Ohms | | R <sub>TRIGHT</sub> | Right end termination | 45 | 90 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.376 | 1.480 | V | | V <sub>OL</sub> | Output low voltage | 1.124 | 1.020 | V | | V <sub>OD</sub> | Output differential voltage | 0.253 | 0.459 | V | | $V_{CM}$ | Output common mode voltage | 1.250 | 1.250 | V | | I <sub>DC</sub> | DC output current | 11.236 | 10.204 | mA | <sup>1.</sup> For input buffer, see LVDS table. | | | | -6 - | | _ | -5 | | -4 | | |------------------------|----------------------------------------------------------------------|------------------------------------|----------|-----------|-----------|-------------------------------------------|---------|---------|-------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | - | MachXO2-1200HC-HE | 0.41 | _ | 0.48 | _ | 0.55 | _ | ns | | t <sub>HPLL</sub> | Clock to Data Hold – PIO Input<br>Register | MachXO2-2000HC-HE | 0.42 | _ | 0.49 | _ | 0.56 | _ | ns | | | | MachXO2-4000HC-HE | 0.43 | | 0.50 | | 0.58 | | ns | | | | MachXO2-7000HC-HE | 0.46 | | 0.54 | | 0.62 | | ns | | t <sub>SU_DELPLL</sub> | Clock to Data Setup – PIO<br>Input Register with Data Input<br>Delay | MachXO2-1200HC-HE | 2.88 | | 3.19 | _ | 3.72 | _ | ns | | | | MachXO2-2000HC-HE | 2.87 | _ | 3.18 | _ | 3.70 | _ | ns | | | | MachXO2-4000HC-HE | 2.96 | _ | 3.28 | _ | 3.81 | _ | ns | | | | MachXO2-7000HC-HE | 3.05 | _ | 3.35 | _ | 3.87 | _ | ns | | <sup>t</sup> H_DELPLL | Clock to Data Hold – PIO Input<br>Register with Input Data Delay | MachXO2-1200HC-HE | -0.83 | _ | -0.83 | _ | -0.83 | _ | ns | | | | MachXO2-2000HC-HE | -0.83 | _ | -0.83 | _ | -0.83 | _ | ns | | | | MachXO2-4000HC-HE | -0.87 | _ | -0.87 | _ | -0.87 | _ | ns | | | | MachXO2-7000HC-HE | -0.91 | _ | -0.91 | _ | -0.91 | _ | ns | | Generic DDF | RX1 Inputs with Clock and Data | Aligned at Pin Using PC | LK Pin | for Cloc | k Input - | - GDDRX1_RX.SCLK.Aligned <sup>9, 12</sup> | | | | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.317 | | 0.344 | _ | 0.368 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | All MachXO2 devices, | 0.742 | | 0.702 | | 0.668 | | UI | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | — | 300 | — | 250 | | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX1 Inputs with Clock and Data C | Centered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_RX.SC | CLK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.566 | _ | 0.560 | _ | 0.538 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | All MachXO2 devices, | 0.778 | | 0.879 | | 1.090 | | ns | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX2 Inputs with Clock and Data | Aligned at Pin Using PC | LK Pin f | for Clock | k Input – | GDDRX | (2_RX.E | CLK.Ali | ned <sup>9, 12</sup> ار | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.316 | _ | 0.342 | _ | 0.364 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.710 | | 0.675 | | 0.679 | | UI | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | — | 166 | — | 139 | | 116 | MHz | | Generic DDF | XX2 Inputs with Clock and Data C | entered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 2_RX.EC | LK.Cen | ered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.233 | | 0.219 | | 0.198 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.287 | _ | 0.287 | _ | 0.344 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | _ | 116 | MHz | | | | | -3 | | -2 | | | -1 | | | |-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------|----------|---------|-------|---------|--------|------------------------|--| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | Generic DDR4 Inputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX4_RX.ECLK.Centered9,1 | | | | | | | | | | | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.434 | _ | 0.535 | _ | 0.630 | _ | ns | | | t <sub>HO</sub> | Input Data Hold After ECLK | MachXO2-640U. | 0.385 | _ | 0.395 | _ | 0.463 | _ | ns | | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 420 | _ | 352 | _ | 292 | Mbps | | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only <sup>11</sup> | _ | 210 | | 176 | | 146 | MHz | | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 53 | _ | 44 | _ | 37 | MHz | | | 7:1 LVDS Inputs – GDDR71_RX.ECLK.7.1 <sup>9, 12</sup> | | | | | | | | | | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.307 | _ | 0.316 | _ | 0.326 | UI | | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.662 | _ | 0.650 | _ | 0.649 | _ | UI | | | f <sub>DATA</sub> | DDR71 Serial Input Data<br>Speed | MachXO2-640U,<br>MachXO2-1200/U | _ | 420 | _ | 352 | _ | 292 | Mbps | | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | and larger devices,<br>bottom side only <sup>11</sup> | _ | 210 | | 176 | | 146 | MHz | | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | bottom side only | _ | 60 | _ | 50 | _ | 42 | MHz | | | Generic DDR | Generic DDR Outputs with Clock and Data Aligned at Pin Using PCLK Pin for Clock Input – GDDRX1_TX.SCLK.Aligned <sup>9, 12</sup> | | | | | | | | | | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.850 | _ | 0.910 | _ | 0.970 | ns | | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | All MachXO2<br>devices, all sides | _ | 0.850 | _ | 0.910 | _ | 0.970 | ns | | | f <sub>DATA</sub> | DDRX1 Output Data Speed | , | _ | 140 | _ | 116 | _ | 98 | Mbps | | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | | _ | 70 | _ | 58 | | 49 | MHz | | | Generic DDR | Outputs with Clock and Data Ce | ntered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_TX.SC | LK.Cen | tered <sup>9, 12</sup> | | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 2.720 | _ | 3.380 | _ | 4.140 | _ | ns | | | t <sub>DVA</sub> | Output Data Valid After CLK Output | All MachXO2 | 2.720 | _ | 3.380 | _ | 4.140 | _ | ns | | | f <sub>DATA</sub> | DDRX1 Output Data Speed | devices, all sides | _ | 140 | _ | 116 | | 98 | Mbps | | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | | _ | 70 | _ | 58 | _ | 49 | MHz | | | Generic DDRX2 Outputs with Clock and Data Aligned at Pin Using PCLK Pin for Clock Input – GDDRX2_TX.ECLK.Aligned <sup>9, 12</sup> | | | | | | | | | | | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | MachXO2-640U,<br>MachXO2-1200/U | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | and larger devices,<br>top side only | _ | 280 | _ | 234 | _ | 194 | Mbps | | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | | _ | 140 | _ | 117 | _ | 97 | MHz | | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 59 | _ | 49 | MHz | | ## **Ordering Information** MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below: LATTICE LCMXO2-1200ZE 1TG100C Datecode LCMXO2 256ZE 1UG64C Datecode ## Notes: - 1. Markings are abbreviated for small packages. - 2. See PCN 05A-12 for information regarding a change to the top-side mark logo. # MachXO2 Family Data Sheet Supplemental Information April 2012 Data Sheet DS1035 ## For Further Information A variety of technical notes for the MachXO2 family are available on the Lattice web site. - TN1198, Power Estimation and Management for MachXO2 Devices - TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide - TN1201, Memory Usage Guide for MachXO2 Devices - TN1202, MachXO2 sysIO Usage Guide - TN1203, Implementing High-Speed Interfaces with MachXO2 Devices - TN1204, MachXO2 Programming and Configuration Usage Guide - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices - TN1206, MachXO2 SRAM CRC Error Detection Usage Guide - TN1207, Using TraceID in MachXO2 Devices - TN1074, PCB Layout Recommendations for BGA Packages - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology - AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices - AN8066, Boundary Scan Testability with Lattice sysIO Capability - MachXO2 Device Pinout Files - Thermal Management document - · Lattice design tools For further information on interface standards, refer to the following web sites: - JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org - PCI: www.pcisig.com # MachXO2 Family Data Sheet Revision History March 2017 Data Sheet DS1035 | Date | Version | Section | Change Summary | | |------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | March 2017 | 3.3 | DC and Switching<br>Characteristics | Updated the Absolute Maximum Ratings section. Added standards. | | | | | | Updated the sysIO Recommended Operating Conditions section. Added standards. | | | | | | Updated the sysIO Single-Ended DC Electrical Characteristics section. Added standards. | | | | | | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section. Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the D <sub>VB</sub> and the D <sub>VA</sub> parameters were changed to D <sub>IB</sub> and D <sub>IA</sub> . The parameter descriptions were also modified. | | | | | | Updated the MachXO2 External Switching Characteristics – ZE Devices section. Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the D <sub>VB</sub> and the D <sub>VA</sub> parameters were changed to D <sub>IB</sub> and D <sub>IA</sub> . The parameter descriptions were also modified. | | | | | | Updated the sysCONFIG Port Timing Specifications section. Corrected the t <sub>INITL</sub> units from ns to μs. | | | | | Pinout Information | Updated the Signal Descriptions section. Revised the descriptions of the PROGRAMN, INITN, and DONE signals. | | | | | | Updated the Pinout Information Summary section. Added footnote to MachXO2-1200 32 QFN. | | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Corrected the MG184, BG256, FTG256 package information. Added "(0.8 mm Pitch)" to BG332. | | | | | | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. — Updated LCMXO2-1200ZE-1UWG25ITR50 footnote. — Corrected footnote numbering typo. — Added the LCMXO2-2000ZE-1UWG49ITR50 and LCMXO2-2000ZE-1UWG49ITR1K part numbers. Updated/added footnote/s. | |