Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 104 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 132-LFBGA, CSPBGA | | Supplier Device Package | 132-CSPBGA (8x8) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-3mg132cr1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources. In the MachXO2 family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found in MachXO2-640/U and larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage. The MachXO2 registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function. The MachXO2 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks on MachXO2-640U, MachXO2-1200/U and larger devices. These blocks are located at the ends of the on-chip Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks. MachXO2 devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports. Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO2 devices are available for operation from 3.3 V, 2.5 V and 1.2 V power supplies, providing easy integration into the overall system. #### **PFU Blocks** The core of the MachXO2 device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block. #### **Modes of Operation** Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM. #### **Logic Mode** In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices. #### **Ripple Mode** Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice: - · Addition 2-bit - Subtraction 2-bit - Add/subtract 2-bit using dynamic control - · Up counter 2-bit - · Down counter 2-bit - Up/down counter with asynchronous clear - Up/down counter with preload (sync) - · Ripple mode multiplier building block - Multiplier support - Comparator functions of A and B inputs - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices. #### **RAM Mode** In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals. MachXO2 devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO2 devices, please see TN1201, Memory Usage Guide for MachXO2 Devices. Table 2-3. Number of Slices Required For Implementing Distributed RAM | | SPR 16x4 | PDPR 16x4 | |------------------|----------|-----------| | Number of slices | 3 | 3 | Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM #### **ROM Mode** ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration. For more information on the RAM and ROM modes, please refer to TN1201, Memory Usage Guide for MachXO2 Devices. #### Routing There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments. The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions. The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design. #### Clock/Control Distribution Network Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly. The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources. The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals. The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table. The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2-640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs. Figure 2-5. Primary Clocks for MachXO2 Devices Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices. Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes. Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table. #### Table 2-5. sysMEM Block Configurations | Memory Mode | Configurations | |------------------|--------------------------------------------------------------| | Single Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | True Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9 | | Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | | FIFO | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 | #### **Bus Size Matching** All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port. #### **RAM Initialization and ROM Operation** If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern. By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM. #### **Memory Cascading** Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs. #### Single, Dual, Pseudo-Dual Port and FIFO Modes Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output. Figure 2-9. Memory Core Reset For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices. #### **EBR Asynchronous Reset** EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous. Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge. If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active. These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices. Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled. Figure 2-11. Group of Four Programmable I/O Cells #### Notes - 1. Input gearbox is available only in PIC on the bottom edge of MachXO2-640U, MachXO2-1200/U and larger devices. - 2. Output gearbox is available only in PIC on the top edge of MachXO2-640U, MachXO2-1200/U and larger devices. There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes: - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B) - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices Figure 2-22. SPI Core Block Diagram Table 2-16 describes the signals interfacing with the SPI cores. Table 2-16. SPI Core Signal Description | Signal Name | I/O | Master/Slave | Description | | |-------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | spi_csn[0] | 0 | Master | SPI master chip-select output | | | spi_csn[17] | 0 | Master | Additional SPI chip-select outputs (total up to eight slaves) | | | spi_scsn | I | Slave | SPI slave chip-select input | | | spi_irq | 0 | Master/Slave | Interrupt request | | | spi_clk | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode. | | | spi_miso | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode. | | | spi_mosi | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode. | | | ufm_sn | I | Slave | Configuration Slave Chip Select (active low), dedicated for selecting the User Flash Memory (UFM). | | | cfg_stdby | 0 | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | | cfg_wake | 0 | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | # MachXO2 Family Data Sheet DC and Switching Characteristics March 2017 Data Sheet DS1035 ## Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) | |-----------------------------------------------|-----------------------|----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | –0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|-----------------------------------------------|-------|------|-------| | V 1 | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.6 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. ## Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | _ | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>4.</sup> Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. <sup>5.</sup> The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. ## Static Supply Current – ZE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |-------------------|-------------------------------------------------------------|---------------|-------|-------| | | Core Power Supply | LCMXO2-256ZE | 18 | μΑ | | | | LCMXO2-640ZE | 28 | μΑ | | 1 | | LCMXO2-1200ZE | 56 | μΑ | | Icc | | LCMXO2-2000ZE | 80 | μΑ | | | | LCMXO2-4000ZE | 124 | μΑ | | | | LCMXO2-7000ZE | 189 | μΑ | | I <sub>CCIO</sub> | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 1 | μΑ | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. To estimate the impact of turning each of these items on, please refer to the following table or for more detail with your specific design use the Power Calculator tool. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. ## Static Power Consumption Contribution of Different Components – ZE Devices The table below can be used for approximating static power consumption. For a more accurate power analysis for your design please use the Power Calculator tool. | Symbol | Parameter | Тур. | Units | |--------------------|-----------------------------------------------|------|-------| | I <sub>DCBG</sub> | Bandgap DC power contribution | 101 | μΑ | | I <sub>DCPOR</sub> | POR DC power contribution | 38 | μΑ | | DCIOBANKCONTROLLER | DC power contribution per I/O bank controller | 143 | μΑ | ## Static Supply Current – HC/HE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |--------|-------------------------------------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 1.15 | mA | | | | LCMXO2-640HC | 1.84 | mA | | | | LCMXO2-640UHC | 3.48 | mA | | | | LCMXO2-1200HC | 3.49 | mA | | | | LCMXO2-1200UHC | 4.80 | mA | | | Core Power Supply | LCMXO2-2000HC | 4.80 | mA | | Icc | | LCMXO2-2000UHC | 8.44 | mA | | | | LCMXO2-4000HC | 8.45 | mA | | | | LCMXO2-7000HC | 12.87 | mA | | | | LCMXO2-2000HE | 1.39 | mA | | | | LCMXO2-4000HE | 2.55 | mA | | | | LCMXO2-7000HE | 4.06 | mA | | Iccio | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. ## Programming and Erase Flash Supply Current – HC/HE Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁵ | Units | |-------------------|--------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 14.6 | mA | | | | LCMXO2-640HC | 16.1 | mA | | | | LCMXO2-640UHC | 18.8 | mA | | | | LCMXO2-1200HC | 18.8 | mA | | | | LCMXO2-1200UHC | 22.1 | mA | | | | LCMXO2-2000HC | 22.1 | mA | | I <sub>CC</sub> | Core Power Supply | LCMXO2-2000UHC | 26.8 | mA | | | | LCMXO2-4000HC | 26.8 | mA | | | | LCMXO2-7000HC | 33.2 | mA | | | | LCMXO2-2000HE | 18.3 | mA | | | | LCMXO2-2000UHE | 20.4 | mA | | | | LCMXO2-4000HE | 20.4 | mA | | | | LCMXO2-7000HE | 23.9 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. - 3. Typical user pattern. - 4. JTAG programming is at 25 MHz. - 5. $T_J = 25$ °C, power supplies at nominal voltage. - 6. Per bank. $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up/pull-down. #### **LVDS Emulation** MachXO2 devices can support LVDS outputs via emulation (LVDS25E). The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all devices. The scheme shown in Figure 3-1 is one possible solution for LVDS standard implementation. Resistor values in Figure 3-1 are industry standard values for 1% resistors. Figure 3-1. LVDS Using External Resistors (LVDS25E) Note: All resistors are ±1%. Table 3-1. LVDS25E DC Conditions #### **Over Recommended Operating Conditions** | Parameter | Description | Тур. | Units | |-------------------|-----------------------------|-------|-------| | Z <sub>OUT</sub> | Output impedance | 20 | Ohms | | R <sub>S</sub> | Driver series resistor | 158 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 140 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.43 | V | | V <sub>OL</sub> | Output low voltage | 1.07 | V | | V <sub>OD</sub> | Output differential voltage | 0.35 | V | | V <sub>CM</sub> | Output common mode voltage | 1.25 | V | | Z <sub>BACK</sub> | Back impedance | 100.5 | Ohms | | I <sub>DC</sub> | DC output current | 6.03 | mA | ## MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup> ### **Over Recommended Operating Conditions** | | | | _ | 6 | _ | 5 | _ | 4 | | | |------------------------------------|------------------------------------------------------------|---------------------------------|-------|------|-------|------|-------|------|-------|--| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | Clocks | | | • | • | • | | • | | • | | | Primary Clo | ocks | | | | | | | | | | | f <sub>MAX_PRI</sub> 8 | Frequency for Primary Clock Tree All MachXO2 devices — 388 | | 388 | _ | 323 | _ | 269 | MHz | | | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | All MachXO2 devices | 0.5 | _ | 0.6 | _ | 0.7 | _ | ns | | | | | MachXO2-256HC-HE | _ | 912 | _ | 939 | _ | 975 | ps | | | | | MachXO2-640HC-HE | _ | 844 | _ | 871 | _ | 908 | ps | | | | Primary Clock Skew Within a | MachXO2-1200HC-HE | _ | 868 | _ | 902 | _ | 951 | ps | | | <sup>t</sup> SKEW_PRI | Device | MachXO2-2000HC-HE | _ | 867 | _ | 897 | _ | 941 | ps | | | | | MachXO2-4000HC-HE | _ | 865 | _ | 892 | _ | 931 | ps | | | | | MachXO2-7000HC-HE | _ | 902 | _ | 942 | _ | 989 | ps | | | Edge Clock | | | • | • | • | | • | | • | | | f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock | MachXO2-1200 and larger devices | _ | 400 | _ | 333 | _ | 278 | MHz | | | Pin-LUT-Pin | Propagation Delay | | I | I | ı | | | | | | | t <sub>PD</sub> | Best case propagation delay through one LUT-4 | All MachXO2 devices | _ | 6.72 | _ | 6.96 | _ | 7.24 | ns | | | General I/O | Pin Parameters (Using Primar | y Clock without PLL) | 1 | 1 | | | | | | | | | | MachXO2-256HC-HE | _ | 7.13 | _ | 7.30 | _ | 7.57 | ns | | | | | MachXO2-640HC-HE | _ | 7.15 | _ | 7.30 | _ | 7.57 | ns | | | | Clock to Output – PIO Output | MachXO2-1200HC-HE | _ | 7.44 | _ | 7.64 | _ | 7.94 | ns | | | t <sub>CO</sub> | Register | MachXO2-2000HC-HE | _ | 7.46 | _ | 7.66 | _ | 7.96 | ns | | | | | MachXO2-4000HC-HE | _ | 7.51 | _ | 7.71 | _ | 8.01 | ns | | | | | MachXO2-7000HC-HE | _ | 7.54 | _ | 7.75 | _ | 8.06 | ns | | | | | MachXO2-256HC-HE | -0.06 | _ | -0.06 | _ | -0.06 | _ | ns | | | | | MachXO2-640HC-HE | -0.06 | _ | -0.06 | _ | -0.06 | _ | ns | | | | Clock to Data Setup - PIO | MachXO2-1200HC-HE | -0.17 | _ | -0.17 | _ | -0.17 | _ | ns | | | t <sub>SU</sub> | Input Register | MachXO2-2000HC-HE | -0.20 | — | -0.20 | — | -0.20 | _ | ns | | | | | MachXO2-4000HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | | MachXO2-7000HC-HE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | | MachXO2-256HC-HE | 1.75 | _ | 1.95 | _ | 2.16 | _ | ns | | | | | MachXO2-640HC-HE | 1.75 | _ | 1.95 | _ | 2.16 | _ | ns | | | + | Clock to Data Hold – PIO Input | MachXO2-1200HC-HE | 1.88 | _ | 2.12 | _ | 2.36 | _ | ns | | | t <sub>H</sub> | Register | MachXO2-2000HC-HE | 1.89 | _ | 2.13 | _ | 2.37 | _ | ns | | | | | MachXO2-4000HC-HE | 1.94 | _ | 2.18 | _ | 2.43 | _ | ns | | | | | MachXO2-7000HC-HE | 1.98 | _ | 2.23 | _ | 2.49 | _ | ns | | | | | | _ | 3 | _ | 2 | _ | 1 | | | |----------------------|-------------------------------------------------------------|---------------------|-------|-------|-------|-------|-------|-------|-------|--| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | - aramotor | 2000 ii piioii | MachXO2-256ZE | 2.62 | | 2.91 | | 3.14 | | ns | | | | | MachXO2-640ZE | 2.56 | | 2.85 | | 3.08 | | ns | | | | Clock to Data Setup – PIO Input Register with Data Input | MachXO2-1200ZE | 2.30 | _ | 2.57 | | 2.79 | | ns | | | t <sub>SU_DEL</sub> | | MachXO2-2000ZE | 2.25 | _ | 2.50 | _ | 2.70 | _ | ns | | | | Delay | MachXO2-4000ZE | 2.39 | _ | 2.60 | _ | 2.76 | _ | ns | | | | | MachXO2-7000ZE | 2.17 | _ | 2.33 | _ | 2.43 | _ | ns | | | | | MachXO2-256ZE | -0.44 | _ | -0.44 | _ | -0.44 | _ | ns | | | | | MachXO2-640ZE | -0.43 | _ | -0.43 | _ | -0.43 | _ | ns | | | | Clock to Data Hold – PIO Input | MachXO2-1200ZE | -0.28 | _ | -0.28 | _ | -0.28 | _ | ns | | | t <sub>H_DEL</sub> | Register with Input Data Delay | MachXO2-2000ZE | -0.31 | _ | -0.31 | _ | -0.31 | _ | ns | | | | | MachXO2-4000ZE | -0.34 | _ | -0.34 | _ | -0.34 | _ | ns | | | | | MachXO2-7000ZE | -0.21 | _ | -0.21 | _ | -0.21 | _ | ns | | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | All MachXO2 devices | _ | 150 | _ | 125 | _ | 104 | MHz | | | General I/O P | Pin Parameters (Using Edge Cl | ock without PLL) | | | | | | | | | | | | MachXO2-1200ZE | | 11.10 | | 11.51 | | 11.91 | ns | | | Clock to | Clock to Output – PIO Output | MachXO2-2000ZE | _ | 11.10 | _ | 11.51 | _ | 11.91 | ns | | | t <sub>COE</sub> | Register | MachXO2-4000ZE | _ | 10.89 | | 11.28 | | 11.67 | ns | | | | | MachXO2-7000ZE | _ | 11.10 | _ | 11.51 | _ | 11.91 | ns | | | | | MachXO2-1200ZE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | Clock to Data Setup - PIO | MachXO2-2000ZE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | Input Register | MachXO2-4000ZE | -0.15 | _ | -0.15 | _ | -0.15 | _ | ns | | | | | MachXO2-7000ZE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | | MachXO2-1200ZE | 3.81 | _ | 4.11 | _ | 4.52 | _ | ns | | | | Clock to Data Hold – PIO Input | MachXO2-2000ZE | 3.81 | _ | 4.11 | _ | 4.52 | _ | ns | | | t <sub>HE</sub> | Register | MachXO2-4000ZE | 3.60 | _ | 3.89 | _ | 4.28 | _ | ns | | | | | MachXO2-7000ZE | 3.81 | _ | 4.11 | _ | 4.52 | _ | ns | | | | | MachXO2-1200ZE | 2.78 | _ | 3.11 | _ | 3.40 | _ | ns | | | | Clock to Data Setup – PIO<br>Input Register with Data Input | MachXO2-2000ZE | 2.78 | _ | 3.11 | _ | 3.40 | _ | ns | | | t <sub>SU_DELE</sub> | Delay | MachXO2-4000ZE | 3.11 | _ | 3.48 | _ | 3.79 | _ | ns | | | | , | MachXO2-7000ZE | 2.94 | _ | 3.30 | _ | 3.60 | _ | ns | | | | | MachXO2-1200ZE | -0.29 | _ | -0.29 | | -0.29 | _ | ns | | | | Clock to Data Hold – PIO Input | MachXO2-2000ZE | -0.29 | _ | -0.29 | _ | -0.29 | — | ns | | | t <sub>H_DELE</sub> | Register with Input Data Delay | MachXO2-4000ZE | -0.46 | _ | -0.46 | | -0.46 | _ | ns | | | | | MachXO2-7000ZE | -0.37 | _ | -0.37 | _ | -0.37 | _ | ns | | | General I/O F | General I/O Pin Parameters (Using Primary Clock with PLL) | | | | | | | | | | | | | MachXO2-1200ZE | _ | 7.95 | _ | 8.07 | _ | 8.19 | ns | | | t <sub>COPLL</sub> | Clock to Output – PIO Output | MachXO2-2000ZE | _ | 7.97 | _ | 8.10 | _ | 8.22 | ns | | | | Register | MachXO2-4000ZE | | 7.98 | | 8.10 | _ | 8.23 | ns | | | | | MachXO2-7000ZE | _ | 8.02 | _ | 8.14 | _ | 8.26 | ns | | | | | MachXO2-1200ZE | 0.85 | | 0.85 | _ | 0.89 | _ | ns | | | tour | Clock to Data Setup - PIO | MachXO2-2000ZE | 0.84 | 1 | 0.84 | | 0.86 | | ns | | | t <sub>SUPLL</sub> | Input Register | MachXO2-4000ZE | 0.84 | | 0.84 | | 0.85 | _ | ns | | | | | MachXO2-7000ZE | 0.83 | _ | 0.83 | _ | 0.81 | _ | ns | | | | | | _ | 3 | _ | 2 | _ | 1 | | | |--------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------|----------|---------|--------|---------|---------|------------------------|--| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | Generic DDR | Inputs with Clock and Data Cer | ntered at Pin Using PC | LK Pin fo | or Clock | Input – | GDDRX4 | _RX.EC | LK.Cent | ered <sup>9, 12</sup> | | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.434 | _ | 0.535 | _ | 0.630 | _ | ns | | | t <sub>HO</sub> | Input Data Hold After ECLK | MachXO2-640U. | 0.385 | _ | 0.395 | _ | 0.463 | | ns | | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 420 | _ | 352 | _ | 292 | Mbps | | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only <sup>11</sup> | _ | 210 | | 176 | | 146 | MHz | | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 53 | _ | 44 | _ | 37 | MHz | | | 7:1 LVDS Inp | uts - GDDR71_RX.ECLK.7.19,12 | 2 | | | | | | | | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.307 | _ | 0.316 | _ | 0.326 | UI | | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.662 | _ | 0.650 | _ | 0.649 | _ | UI | | | f <sub>DATA</sub> | DDR71 Serial Input Data<br>Speed | MachXO2-640U,<br>MachXO2-1200/U | _ | 420 | _ | 352 | _ | 292 | Mbps | | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | and larger devices,<br>bottom side only <sup>11</sup> | _ | 210 | | 176 | | 146 | MHz | | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | bottom side only | _ | 60 | _ | 50 | _ | 42 | MHz | | | Generic DDR | Generic DDR Outputs with Clock and Data Aligned at Pin Using PCLK Pin for Clock Input – GDDRX1_TX.SCLK.Aligned <sup>9, 12</sup> | | | | | | | | | | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.850 | _ | 0.910 | _ | 0.970 | ns | | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | All MachXO2<br>devices, all sides | _ | 0.850 | _ | 0.910 | _ | 0.970 | ns | | | f <sub>DATA</sub> | DDRX1 Output Data Speed | , | _ | 140 | _ | 116 | _ | 98 | Mbps | | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | | _ | 70 | _ | 58 | | 49 | MHz | | | Generic DDR | Outputs with Clock and Data Ce | ntered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_TX.SC | LK.Cen | tered <sup>9, 12</sup> | | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 2.720 | _ | 3.380 | _ | 4.140 | _ | ns | | | t <sub>DVA</sub> | Output Data Valid After CLK<br>Output | All MachXO2 | 2.720 | _ | 3.380 | _ | 4.140 | _ | ns | | | f <sub>DATA</sub> | DDRX1 Output Data Speed | devices, all sides | _ | 140 | _ | 116 | | 98 | Mbps | | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | | _ | 70 | _ | 58 | _ | 49 | MHz | | | Generic DDR | X2 Outputs with Clock and Data | Aligned at Pin Using P | CLK Pin | for Cloc | k Input | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup> | | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | MachXO2-640U,<br>MachXO2-1200/U | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | and larger devices,<br>top side only | _ | 280 | _ | 234 | _ | 194 | Mbps | | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | | _ | 140 | _ | 117 | _ | 97 | MHz | | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 59 | _ | 49 | MHz | | Figure 3-5. Receiver RX.CLK.Aligned and MEM DDR Input Waveforms Figure 3-6. Receiver RX.CLK.Centered Waveforms Figure 3-7. Transmitter TX.CLK.Aligned Waveforms Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms | | | | | MachX | D2-4000 | | | | |-----------------------------------------------------------|-----------|--------------|-------------|--------------|--------------|--------------|--------------|--------------| | | 84<br>QFN | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA | | General Purpose I/O per Bank | | | | | | | | | | Bank 0 | 27 | 25 | 27 | 37 | 50 | 50 | 68 | 70 | | Bank 1 | 10 | 26 | 29 | 37 | 52 | 52 | 68 | 68 | | Bank 2 | 22 | 28 | 29 | 39 | 52 | 52 | 70 | 72 | | Bank 3 | 0 | 7 | 9 | 10 | 16 | 16 | 24 | 24 | | Bank 4 | 9 | 8 | 10 | 12 | 16 | 16 | 16 | 16 | | Bank 5 | 0 | 10 | 10 | 15 | 20 | 20 | 28 | 28 | | Total General Purpose Single Ended I/O | 68 | 104 | 114 | 150 | 206 | 206 | 274 | 278 | | Differential I/O per Bank | | | | | | | | | | Bank 0 | 13 | 13 | 14 | 18 | 25 | 25 | 34 | 35 | | Bank 1 | 4 | 13 | 14 | 18 | 26 | 26 | 34 | 34 | | Bank 2 | 11 | 14 | 14 | 19 | 26 | 26 | 35 | 36 | | Bank 3 | 0 | 3 | 4 | 4 | 8 | 8 | 12 | 12 | | Bank 4 | 4 | 4 | 5 | 6 | 8 | 8 | 8 | 8 | | Bank 5 | 0 | 5 | 5 | 7 | 10 | 10 | 14 | 14 | | Total General Purpose Differential I/O | 32 | 52 | 56 | 72 | 103 | 103 | 137 | 139 | | Dual Function I/O | 28 | 37 | 37 | 37 | 37 | 37 | 37 | 37 | | High-speed Differential I/O | | | | | | | | | | Bank 0 | 8 | 8 | 9 | 8 | 18 | 18 | 18 | 18 | | Gearboxes | | 1 | | ı | I | | | | | Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8 | 8 | 9 | 9 | 18 | 18 | 18 | 18 | | Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2) | 11 | 14 | 14 | 12 | 18 | 18 | 18 | 18 | | DQS Groups | | | | | | | | | | Bank 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | VCCIO Pins | | | | | | | | | | Bank 0 | 3 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 1 | 1 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 2 | 2 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 3 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | Bank 4 | 1 | 1 | 1 | 1 | 2 | 2 | 1 | 4 | | Bank 5 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | VCC | 4 | 4 | 4 | 4 | 8 | 8 | 8 | 12 | | GND | 4 | 10 | 12 | 16 | 24 | 24 | 27 | 48 | | NC | 1 | 1 | 1 | 1 | 1 | 1 | 5 | 105 | | Reserved for configuration | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 84 | 132 | 144 | 184 | 256 | 256 | 332 | 484 | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-7000HC-4TG144C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-5TG144C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-6TG144C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-4BG256C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-5BG256C | 6864 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-6BG256C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-4FTG256C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-5FTG256C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-6FTG256C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-4BG332C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-5BG332C | 6864 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-6BG332C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-4FG400C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-5FG400C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-6FG400C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-4FG484C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000HC-5FG484C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000HC-6FG484C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-5TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-6TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-4MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-5MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-6MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-4TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-5TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-6TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | <sup>1.</sup> Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4SG32I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-5SG32I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-6SG32I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-4TG100I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-5TG100I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-6TG100I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-4MG132I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-5MG132I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-6MG132I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-4TG144I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-5TG144I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-6TG144I | 1280 | 2.5 V/ 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200UHC-4FTG256I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-1200UHC-5FTG256I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-1200UHC-6FTG256I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000HC-4TG100I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-5TG100I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-6TG100I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-4MG132I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-5MG132I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-6MG132I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-4TG144I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-5TG144I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-6TG144I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-4BG256I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-5BG256I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-6BG256I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-4FTG256I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HC-5FTG256I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HC-6FTG256I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-2000UHC-4FG484I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHC-5FG484I | 2112 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHC-6FG484I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | IND | | Date | Version | Section | Change Summary | |--------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2013 | 02.0 | Introduction | Updated the total number IOs to include JTAGENB. | | | | Architecture | Supported Output Standards table – Added 3.3 V <sub>CCIO</sub> (Typ.) to LVDS row. | | | | | Changed SRAM CRC Error Detection to Soft Error Detection. | | | | DC and Switching<br>Characteristics | Power Supply Ramp Rates table – Updated Units column for t <sub>RAMP</sub> symbol. | | | | | Added new Maximum sysIO Buffer Performance table. | | | | | sysCLOCK PLL Timing table – Updated Min. column values for $f_{\rm IN}$ , $f_{\rm OUT}$ , $f_{\rm OUT2}$ and $f_{\rm PFD}$ parameters. Added $t_{\rm SPO}$ parameter. Updated footnote 6. | | | | | MachXO2 Oscillator Output Frequency table – Updated symbol name for t <sub>STABLEOSC</sub> . | | | | | DC Electrical Characteristics table – Updated conditions for $I_{\rm IL,}\ I_{\rm IH}$ symbols. | | | | | Corrected parameters tDQVBS and tDQVAS | | | | | Corrected MachXO2 ZE parameters tDVADQ and tDVEDQ | | | | Pinout Information | Included the MachXO2-4000HE 184 csBGA package. | | | | Ordering Information | Updated part number. | | April 2012 | 01.9 | Architecture | Removed references to TN1200. | | | | Ordering Information | Updated the Device Status portion of the MachXO2 Part Number Description to include the 50 parts per reel for the WLCSP package. | | | | | Added new part number and footnote 2 for LCMXO2-1200ZE-1UWG25ITR50. | | | | | Updated footnote 1 for LCMXO2-1200ZE-1UWG25ITR. | | | | Supplemental<br>Information | Removed references to TN1200. | | March 2012 | 01.8 | Introduction | Added 32 QFN packaging information to Features bullets and MachXO2 Family Selection Guide table. | | | | DC and Switching<br>Characteristics | Changed 'STANDBY' to 'USERSTDBY' in Standby Mode timing diagram. | | | | Pinout Information | Removed footnote from Pin Information Summary tables. | | | | | Added 32 QFN package to Pin Information Summary table. | | | Orde | | Updated Part Number Description and Ordering Information tables for 32 QFN package. | | | | | Updated topside mark diagram in the Ordering Information section. |