#### Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 79 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-3tg100cr1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong The logic blocks, Programmable Functional Unit (PFU) and sysMEM EBR blocks, are arranged in a two-dimensional grid with rows and columns. Each row has either the logic blocks or the EBR blocks. The PIO cells are located at the periphery of the device, arranged in banks. The PFU contains the building blocks for logic, arithmetic, RAM, ROM, and register functions. The PIOs utilize a flexible I/O buffer referred to as a sysIO buffer that supports operation with a variety of interface standards. The blocks are connected with many vertical and horizontal routing channel resources. The place and route software tool automatically allocates these routing resources. In the MachXO2 family, the number of sysIO banks varies by device. There are different types of I/O buffers on the different banks. Refer to the details in later sections of this document. The sysMEM EBRs are large, dedicated fast memory blocks; these blocks are found in MachXO2-640/U and larger devices. These blocks can be configured as RAM, ROM or FIFO. FIFO support includes dedicated FIFO pointer and flag "hard" control logic to minimize LUT usage. The MachXO2 registers in PFU and sysl/O can be configured to be SET or RESET. After power up and device is configured, the device enters into user mode with these registers SET/RESET according to the configuration setting, allowing device entering to a known state for predictable system function. The MachXO2 architecture also provides up to two sysCLOCK Phase Locked Loop (PLL) blocks on MachXO2-640U, MachXO2-1200/U and larger devices. These blocks are located at the ends of the on-chip Flash block. The PLLs have multiply, divide, and phase shifting capabilities that are used to manage the frequency and phase relationships of the clocks. MachXO2 devices provide commonly used hardened functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These hardened functions and the UFM interface to the core logic and routing through a WISHBONE interface. The UFM can also be accessed through the SPI, I<sup>2</sup>C and JTAG ports. Every device in the family has a JTAG port that supports programming and configuration of the device as well as access to the user logic. The MachXO2 devices are available for operation from 3.3 V, 2.5 V and 1.2 V power supplies, providing easy integration into the overall system. #### **PFU Blocks** The core of the MachXO2 device consists of PFU blocks, which can be programmed to perform logic, arithmetic, distributed RAM and distributed ROM functions. Each PFU block consists of four interconnected slices numbered 0 to 3 as shown in Figure 2-3. Each slice contains two LUTs and two registers. There are 53 inputs and 25 outputs associated with each PFU block. ## Programmable I/O Cells (PIC) The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device. On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair. The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support. MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs. #### 1. Left and Right sysIO Buffer Pairs The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers. #### 2. Bottom sysIO Buffer Pairs The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after $V_{CC}$ and $V_{CCIO}$ are at valid operating levels and the device has been configured. #### 3. Top sysIO Buffer Pairs The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer. ### Typical I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ and $V_{CC|OO}$ have reached $V_{PORUP}$ level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all $V_{CC|O}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to $V_{CC|O}$ as the default functionality). The I/O pins will maintain the blank configuration until $V_{CC}$ and $V_{CC|O}$ (for I/O banks containing configuration I/Os) have reached $V_{PORUP}$ levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration. ## **Supported Standards** The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 summarizes the I/O characteristics of the MachXO2 PLDs. Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, MachXO2 sysIO Usage Guide. Table 2-11. I/O Support Device by Device | | MachXO2-256,<br>MachXO2-640 | MachXO2-640U,<br>MachXO2-1200 | MachXO2-1200U<br>MachXO2-2000/U,<br>MachXO2-4000,<br>MachXO2-7000 | |------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------| | Number of I/O Banks | 4 | 4 | 6 | | | | Single-ended (all I/O banks) | Single-ended (all I/O banks) | | Type of Input Buffers | Single-ended (all I/O banks) Differential Receivers (all I/O | Differential Receivers (all I/O banks) | Differential Receivers (all I/O banks) | | | banks) | Differential input termination (bottom side) | Differential input termination (bottom side) | | Types of Output Buffers | Single-ended buffers with | Single-ended buffers with complementary outputs (all I/O banks) | Single-ended buffers with complementary outputs (all I/O banks) | | Types of Output Buffers | complementary outputs (all I/O banks) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | Differential buffers with true<br>LVDS outputs (50% on top<br>side) | | Differential Output Emulation Capability | All I/O banks | All I/O banks | All I/O banks | | PCI Clamp Support | No | Clamp on bottom side only | Clamp on bottom side only | Table 2-12. Supported Input Standards | | | V | CCIO (Ty | p.) | | |---------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | Input Standard | 3.3 V | 2.5 V | 1.8 V | 1.5 | 1.2 V | | Single-Ended Interfaces | ' | | • | | • | | LVTTL | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS33 | ✓ | ✓2 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS25 | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | | | LVCMOS18 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | | LVCMOS15 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | <b>√</b> <sup>2</sup> | | LVCMOS12 | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | <b>√</b> <sup>2</sup> | ✓ | | PCI <sup>1</sup> | ✓ | | | | | | SSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | SSTL25 (Class I, Class II) | ✓ | ✓ | | | | | HSTL18 (Class I, Class II) | ✓ | ✓ | ✓ | | | | Differential Interfaces | U. | • | | | • | | LVDS | ✓ | ✓ | | | | | BLVDS, MVDS, LVPECL, RSDS | ✓ | ✓ | | | | | MIPI <sup>3</sup> | ✓ | ✓ | | | | | Differential SSTL18 Class I, II | ✓ | ✓ | ✓ | | | | Differential SSTL25 Class I, II | ✓ | ✓ | | | | | Differential HSTL18 Class I, II | ✓ | ✓ | ✓ | | | <sup>1.</sup> Bottom banks of MachXO2-640U, MachXO2-1200/U and higher density devices only. <sup>2.</sup> Reduced functionality. Refer to TN1202, MachXO2 sysIO Usage Guide for more detail. <sup>3.</sup> These interfaces can be emulated with external resistors in all devices. There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes: - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B) - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices Figure 2-22. SPI Core Block Diagram Table 2-16 describes the signals interfacing with the SPI cores. Table 2-16. SPI Core Signal Description | Signal Name | I/O | Master/Slave | Description | |-------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | spi_csn[0] | 0 | Master | SPI master chip-select output | | spi_csn[17] | 0 | Master | Additional SPI chip-select outputs (total up to eight slaves) | | spi_scsn | I | Slave | SPI slave chip-select input | | spi_irq | 0 | Master/Slave | Interrupt request | | spi_clk | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode. | | spi_miso | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode. | | spi_mosi | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode. | | ufm_sn | I | Slave | Configuration Slave Chip Select (active low), dedicated for selecting the User Flash Memory (UFM). | | cfg_stdby | 0 | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | cfg_wake | 0 | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **User Flash Memory (UFM)** MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features: - · Non-volatile storage up to 256 kbits - · 100K write cycles - Write access is performed page-wise; each page has 128 bits (16 bytes) - · Auto-increment addressing - WISHBONE interface For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices. ## **Standby Mode and Power Saving Options** MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V $V_{CC}$ and 3.3 V $V_{CC}$ while the HE devices operate at 1.2 V $V_{CC}$ . MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption. In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions. ## **Configuration and Testing** This section describes the configuration and testing features of the MachXO2 family. ### IEEE 1149.1-Compliant Boundary Scan Testability All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards. For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology. ### **Device Configuration** All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device: - Internal Flash Download - 2. JTAG - 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory - 4. System microprocessor to drive a serial slave SPI port (SSPI mode) - 5. Standard I<sup>2</sup>C Interface to system microprocessor Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly. The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os. Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### TransFR (Transparent Field Reconfiguration) TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details. # MachXO2 Family Data Sheet DC and Switching Characteristics March 2017 Data Sheet DS1035 # Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) | |-----------------------------------------------|-----------------------|----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | –0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ## Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|-----------------------------------------------|-------|------|-------| | V 1 | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.6 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. # Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | _ | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>4.</sup> Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. <sup>5.</sup> The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. # Static Supply Current – HC/HE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |--------|-------------------------------------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 1.15 | mA | | | | LCMXO2-640HC | 1.84 | mA | | | | LCMXO2-640UHC | 3.48 | mA | | | | LCMXO2-1200HC | 3.49 | mA | | | | LCMXO2-1200UHC | 4.80 | mA | | | Core Power Supply | LCMXO2-2000HC | 4.80 | mA | | Icc | | LCMXO2-2000UHC | 8.44 | mA | | | | LCMXO2-4000HC | 8.45 | mA | | | | LCMXO2-7000HC | 12.87 | mA | | | | LCMXO2-2000HE | 1.39 | mA | | | | LCMXO2-4000HE | 2.55 | mA | | | | LCMXO2-7000HE | 4.06 | mA | | Iccio | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. # Programming and Erase Flash Supply Current – HC/HE Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁵ | Units | |-------------------|--------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 14.6 | mA | | | | LCMXO2-640HC | 16.1 | mA | | | | LCMXO2-640UHC | 18.8 | mA | | | | LCMXO2-1200HC | 18.8 | mA | | | | LCMXO2-1200UHC | 22.1 | mA | | | | LCMXO2-2000HC | 22.1 | mA | | I <sub>CC</sub> | Core Power Supply | LCMXO2-2000UHC | 26.8 | mA | | | | LCMXO2-4000HC | 26.8 | mA | | | | LCMXO2-7000HC | 33.2 | mA | | | | LCMXO2-2000HE | 18.3 | mA | | | | LCMXO2-2000UHE | 20.4 | mA | | | | LCMXO2-4000HE | 20.4 | mA | | | | LCMXO2-7000HE | 23.9 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. - 3. Typical user pattern. - 4. JTAG programming is at 25 MHz. - 5. $T_J = 25$ °C, power supplies at nominal voltage. - 6. Per bank. $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up/pull-down. # sysIO Recommended Operating Conditions | | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | |--------------------------|-------|-----------------------|-------|-------|----------------------|-------| | Standard | Min. | Тур. | Max. | Min. | Тур. | Max. | | LVCMOS 3.3 | 3.135 | 3.3 | 3.6 | _ | _ | _ | | LVCMOS 2.5 | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVCMOS 1.8 | 1.71 | 1.8 | 1.89 | _ | _ | _ | | LVCMOS 1.5 | 1.425 | 1.5 | 1.575 | _ | _ | _ | | LVCMOS 1.2 | 1.14 | 1.2 | 1.26 | _ | _ | _ | | LVTTL | 3.135 | 3.3 | 3.6 | _ | _ | _ | | PCI <sup>3</sup> | 3.135 | 3.3 | 3.6 | _ | _ | _ | | SSTL25 | 2.375 | 2.5 | 2.625 | 1.15 | 1.25 | 1.35 | | SSTL18 | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | | HSTL18 | 1.71 | 1.8 | 1.89 | 0.816 | 0.9 | 1.08 | | LVCMOS25R33 | 3.135 | 3.3 | 3.6 | 1.1 | 1.25 | 1.4 | | LVCMOS18R33 | 3.135 | 3.3 | 3.6 | 0.75 | 0.9 | 1.05 | | LVCMOS18R25 | 2.375 | 2.5 | 2.625 | 0.75 | 0.9 | 1.05 | | LVCMOS15R33 | 3.135 | 3.3 | 3.6 | 0.6 | 0.75 | 0.9 | | LVCMOS15R25 | 2.375 | 2.5 | 2.625 | 0.6 | 0.75 | 0.9 | | LVCMOS12R334 | 3.135 | 3.3 | 3.6 | 0.45 | 0.6 | 0.75 | | LVCMOS12R254 | 2.375 | 2.5 | 2.625 | 0.45 | 0.6 | 0.75 | | LVCMOS10R33 <sup>4</sup> | 3.135 | 3.3 | 3.6 | 0.35 | 0.5 | 0.65 | | LVCMOS10R25 <sup>4</sup> | 2.375 | 2.5 | 2.625 | 0.35 | 0.5 | 0.65 | | LVDS25 <sup>1, 2</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | LVDS33 <sup>1, 2</sup> | 3.135 | 3.3 | 3.6 | _ | _ | _ | | LVPECL1 | 3.135 | 3.3 | 3.6 | _ | _ | _ | | BLVDS <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | RSDS <sup>1</sup> | 2.375 | 2.5 | 2.625 | _ | _ | _ | | SSTL18D | 1.71 | 1.8 | 1.89 | _ | _ | _ | | SSTL25D | 2.375 | 2.5 | 2.625 | _ | _ | _ | | HSTL18D | 1.71 | 1.8 | 1.89 | _ | _ | _ | <sup>1.</sup> Inputs on-chip. Outputs are implemented with the addition of external resistors. <sup>2.</sup> MachXO2-640U, MachXO2-1200/U and larger devices have dedicated LVDS buffers. <sup>3.</sup> Input on the bottom bank of the MachXO2-640U, MachXO2-1200/U and larger devices only. <sup>4.</sup> Supported only for inputs and BIDIs for all ZE devices, and –6 speed grade for HE and HC devices. # Typical Building Block Function Performance – HC/HE Devices<sup>1</sup> Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | -6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | · | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ## **Register-to-Register Performance** | Function | -6 Timing | Units | |------------------------------------------------------------------------------|-----------|-------| | Basic Functions | | • | | 16:1 MUX | 412 | MHz | | 16-bit adder | 297 | MHz | | 16-bit counter | 324 | MHz | | 64-bit counter | 161 | MHz | | Embedded Memory Functions | | • | | 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183 | MHz | | Distributed Memory Functions | | | | 16x4 Pseudo-Dual Port RAM (one PFU) | 500 | MHz | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. | | | | _ | 3 | _ | 2 | _ | 1 | | |--------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------|----------|----------|--------|---------|----------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Generic DDR | Inputs with Clock and Data Cer | ntered at Pin Using PC | LK Pin fo | or Clock | Input – | GDDRX4 | _RX.EC | LK.Cent | ered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.434 | _ | 0.535 | _ | 0.630 | _ | ns | | t <sub>HO</sub> | Input Data Hold After ECLK | MachXO2-640U. | 0.385 | _ | 0.395 | _ | 0.463 | _ | ns | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 420 | _ | 352 | _ | 292 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only <sup>11</sup> | _ | 210 | | 176 | | 146 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 53 | _ | 44 | _ | 37 | MHz | | 7:1 LVDS Inp | uts - GDDR71_RX.ECLK.7.19,12 | 2 | | | | | | | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.307 | _ | 0.316 | _ | 0.326 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.662 | _ | 0.650 | _ | 0.649 | _ | UI | | f <sub>DATA</sub> | DDR71 Serial Input Data<br>Speed | MachXO2-640U,<br>MachXO2-1200/U<br>and larger devices,<br>bottom side only <sup>11</sup> | _ | 420 | _ | 352 | _ | 292 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | | _ | 210 | | 176 | | 146 | MHz | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | | _ | 60 | _ | 50 | _ | 42 | MHz | | Generic DDR | Outputs with Clock and Data A | ligned at Pin Using PC | LK Pin 1 | or Clock | (Input - | GDDRX | 1_TX.S | CLK.Aliç | ned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.850 | _ | 0.910 | _ | 0.970 | ns | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | All MachXO2<br>devices, all sides | _ | 0.850 | _ | 0.910 | _ | 0.970 | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | , | _ | 140 | _ | 116 | _ | 98 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | | _ | 70 | _ | 58 | | 49 | MHz | | Generic DDR | Outputs with Clock and Data Ce | ntered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_TX.SC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 2.720 | _ | 3.380 | _ | 4.140 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK<br>Output | All MachXO2 | 2.720 | _ | 3.380 | _ | 4.140 | _ | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | devices, all sides | _ | 140 | _ | 116 | | 98 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | | _ | 70 | _ | 58 | _ | 49 | MHz | | Generic DDR | X2 Outputs with Clock and Data | Aligned at Pin Using P | CLK Pin | for Cloc | k Input | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | MachXO2-640U,<br>MachXO2-1200/U | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | and larger devices,<br>top side only | _ | 280 | _ | 234 | _ | 194 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | | _ | 140 | _ | 117 | _ | 97 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 59 | _ | 49 | MHz | | | | | _ | -3 | _ | 2 | _ | 1 | | |---------------------|------------------------------------------------------------------|-------------------------------------------------------------------------|---------|-----------|-----------|--------|---------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Generic DDR | K2 Outputs with Clock and Data C | entered at Pin Using P | CLK Pin | for Cloc | k Input – | GDDRX | 2_TX.E0 | CLK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 1.445 | _ | 1.760 | _ | 2.140 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK<br>Output | MachXO2-640U, | 1.445 | _ | 1.760 | _ | 2.140 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | MachXO2-1200/U<br>and larger devices,<br>top side only | _ | 280 | _ | 234 | _ | 194 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency<br>(minimum limited by PLL) | top oldo olliy | _ | 140 | _ | 117 | _ | 97 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 59 | | 49 | MHz | | Generic DDR | X4 Outputs with Clock and Data | Aligned at Pin Using P | CLK Pin | for Cloc | k Input | - GDDR | X4_TX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | MachXO2-640U,<br>MachXO2-1200/U<br>and larger devices,<br>top side only | _ | 0.270 | _ | 0.300 | _ | 0.330 | ns | | f <sub>DATA</sub> | DDRX4 Serial Output Data<br>Speed | | _ | 420 | _ | 352 | _ | 292 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | | _ | 210 | _ | 176 | _ | 146 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 53 | _ | 44 | _ | 37 | MHz | | Generic DDR | K4 Outputs with Clock and Data C | entered at Pin Using P | CLK Pin | for Clock | k Input – | GDDRX | 4_TX.EC | CLK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 0.873 | _ | 1.067 | _ | 1.319 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK<br>Output | MachXO2-640U, | 0.873 | _ | 1.067 | _ | 1.319 | _ | ns | | f <sub>DATA</sub> | DDRX4 Serial Output Data<br>Speed | MachXO2-1200/U<br>and larger devices,<br>top side only | _ | 420 | _ | 352 | _ | 292 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency (minimum limited by PLL) | top oldo olliy | _ | 210 | _ | 176 | _ | 146 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 53 | _ | 44 | _ | 37 | MHz | | 7:1 LVDS Ou | tputs - GDDR71_TX.ECLK.7:1 <sup>s</sup> | , 12 | • | | | • | • | • | | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | | _ | 0.240 | _ | 0.270 | _ | 0.300 | ns | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | MachXO2-640U, | _ | 0.240 | _ | 0.270 | _ | 0.300 | ns | | f <sub>DATA</sub> | DDR71 Serial Output Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 420 | _ | 352 | _ | 292 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | top side only. | _ | 210 | _ | 176 | _ | 146 | MHz | | f <sub>CLKOUT</sub> | 7:1 Output Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | | _ | 60 | _ | 50 | _ | 42 | MHz | # Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-256ZE-1SG32C | 256 | 1.2 V | -1 | Halogen-Free QFN | 32 | COM | | LCMXO2-256ZE-2SG32C | 256 | 1.2 V | -2 | Halogen-Free QFN | 32 | COM | | LCMXO2-256ZE-3SG32C | 256 | 1.2 V | -3 | Halogen-Free QFN | 32 | COM | | LCMXO2-256ZE-1UMG64C | 256 | 1.2 V | -1 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256ZE-2UMG64C | 256 | 1.2 V | -2 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256ZE-3UMG64C | 256 | 1.2 V | -3 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256ZE-1TG100C | 256 | 1.2 V | -1 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256ZE-2TG100C | 256 | 1.2 V | -2 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256ZE-3TG100C | 256 | 1.2 V | -3 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256ZE-1MG132C | 256 | 1.2 V | -1 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256ZE-2MG132C | 256 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256ZE-3MG132C | 256 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-640ZE-1TG100C | 640 | 1.2 V | -1 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640ZE-2TG100C | 640 | 1.2 V | -2 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640ZE-3TG100C | 640 | 1.2 V | -3 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640ZE-1MG132C | 640 | 1.2 V | -1 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640ZE-2MG132C | 640 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640ZE-3MG132C | 640 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-1200ZE-1SG32C | 1280 | 1.2 V | -1 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200ZE-2SG32C | 1280 | 1.2 V | -2 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200ZE-3SG32C | 1280 | 1.2 V | -3 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200ZE-1TG100C | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200ZE-2TG100C | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200ZE-3TG100C | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200ZE-1MG132C | 1280 | 1.2 V | -1 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200ZE-2MG132C | 1280 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200ZE-3MG132C | 1280 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200ZE-1TG144C | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200ZE-2TG144C | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200ZE-3TG144C | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 144 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-2000ZE-1TG100C | 2112 | 1.2 V | -1 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000ZE-2TG100C | 2112 | 1.2 V | -2 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000ZE-3TG100C | 2112 | 1.2 V | -3 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000ZE-1MG132C | 2112 | 1.2 V | -1 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000ZE-2MG132C | 2112 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000ZE-3MG132C | 2112 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000ZE-1TG144C | 2112 | 1.2 V | -1 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000ZE-2TG144C | 2112 | 1.2 V | -2 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000ZE-3TG144C | 2112 | 1.2 V | -3 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000ZE-1BG256C | 2112 | 1.2 V | -1 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000ZE-2BG256C | 2112 | 1.2 V | -2 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000ZE-3BG256C | 2112 | 1.2 V | -3 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000ZE-1FTG256C | 2112 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000ZE-2FTG256C | 2112 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000ZE-3FTG256C | 2112 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-4000ZE-1QN84C | 4320 | 1.2 V | -1 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000ZE-2QN84C | 4320 | 1.2 V | -2 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000ZE-3QN84C | 4320 | 1.2 V | -3 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000ZE-1MG132C | 4320 | 1.2 V | <b>–1</b> | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000ZE-2MG132C | 4320 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000ZE-3MG132C | 4320 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000ZE-1TG144C | 4320 | 1.2 V | -1 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000ZE-2TG144C | 4320 | 1.2 V | -2 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000ZE-3TG144C | 4320 | 1.2 V | -3 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000ZE-1BG256C | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000ZE-2BG256C | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000ZE-3BG256C | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000ZE-1FTG256C | 4320 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000ZE-2FTG256C | 4320 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000ZE-3FTG256C | 4320 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000ZE-1BG332C | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000ZE-2BG332C | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000ZE-3BG332C | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000ZE-1FG484C | 4320 | 1.2 V | -1 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-4000ZE-2FG484C | 4320 | 1.2 V | -2 | Halogen-Free fpBGA | 484 | СОМ | | LCMXO2-4000ZE-3FG484C | 4320 | 1.2 V | <del>-</del> 3 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-----------|--------------------|-------|-------| | LCMXO2-7000ZE-1TG144C | 6864 | 1.2 V | -1 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000ZE-2TG144C | 6864 | 1.2 V | -2 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000ZE-3TG144C | 6864 | 1.2 V | -3 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000ZE-1BG256C | 6864 | 1.2 V | -1 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000ZE-2BG256C | 6864 | 1.2 V | -2 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000ZE-3BG256C | 6864 | 1.2 V | -3 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000ZE-1FTG256C | 6864 | 1.2 V | <b>–1</b> | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000ZE-2FTG256C | 6864 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000ZE-3FTG256C | 6864 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000ZE-1BG332C | 6864 | 1.2 V | -1 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000ZE-2BG332C | 6864 | 1.2 V | -2 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000ZE-3BG332C | 6864 | 1.2 V | -3 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000ZE-1FG484C | 6864 | 1.2 V | -1 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000ZE-2FG484C | 6864 | 1.2 V | -2 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000ZE-3FG484C | 6864 | 1.2 V | -3 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-1200ZE-1TG100CR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200ZE-2TG100CR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200ZE-3TG100CR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200ZE-1MG132CR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200ZE-2MG132CR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200ZE-3MG132CR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200ZE-1TG144CR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200ZE-2TG144CR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200ZE-3TG144CR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 144 | COM | Specifications for the "LCMXO2-1200ZE-speed package CR1" are the same as the "LCMXO2-1200ZE-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. # High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-256HC-4SG32C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-5SG32C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-6SG32C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | COM | | LCMXO2-256HC-4SG48C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-5SG48C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-6SG48C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | COM | | LCMXO2-256HC-4UMG64C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-5UMG64C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-6UMG64C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free ucBGA | 64 | COM | | LCMXO2-256HC-4TG100C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-5TG100C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-6TG100C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-256HC-4MG132C | 256 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256HC-5MG132C | 256 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-256HC-6MG132C | 256 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-640HC-4SG48C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-5SG48C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-6SG48C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 48 | COM | | LCMXO2-640HC-4TG100C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-5TG100C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-6TG100C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-640HC-4MG132C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640HC-5MG132C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-640HC-6MG132C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|------------|-------------------|-------|-------| | LCMXO2-640UHC-4TG144C | 640 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-640UHC-5TG144C | 640 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-640UHC-6TG144C | 640 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4SG32I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-5SG32I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-6SG32I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-4TG100I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-5TG100I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-6TG100I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-4MG132I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-5MG132I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-6MG132I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-4TG144I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-5TG144I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-6TG144I | 1280 | 2.5 V/ 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200UHC-4FTG256I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-1200UHC-5FTG256I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-1200UHC-6FTG256I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000HC-4TG100I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-5TG100I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-6TG100I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-4MG132I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-5MG132I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-6MG132I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-4TG144I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-5TG144I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-6TG144I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-4BG256I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-5BG256I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-6BG256I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-4FTG256I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HC-5FTG256I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HC-6FTG256I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-2000UHC-4FG484I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHC-5FG484I | 2112 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHC-6FG484I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | IND | # High Performance Industrial Grade Devices Without Voltage Regulator, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000HE-4TG100I | 2112 | 1.2 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HE-5TG100I | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HE-6TG100I | 2112 | 1.2 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HE-4MG132I | 2112 | 1.2 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HE-5MG132I | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HE-6MG132I | 2112 | 1.2 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HE-4TG144I | 2112 | 1.2 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HE-5TG144I | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HE-6TG144I | 2112 | 1.2 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HE-4BG256I | 2112 | 1.2 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HE-5BG256I | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HE-6BG256I | 2112 | 1.2 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HE-4FTG256I | 2112 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HE-5FTG256I | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HE-6FTG256I | 2112 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000UHE-4FG484I | 2112 | 1.2 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHE-5FG484I | 2112 | 1.2 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHE-6FG484I | 2112 | 1.2 V | -6 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-4000HE-4MG132I | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HE-5MG132I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HE-6MG132I | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000HE-4TG144I | 4320 | 1.2 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HE-5TG144I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HE-6TG144I | 4320 | 1.2 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000HE-4MG184I | 4320 | 1.2 V | -4 | Halogen-Free csBGA | 184 | IND | | LCMXO2-4000HE-5MG184I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free csBGA | 184 | IND | | LCMXO2-4000HE-6MG184I | 4320 | 1.2 V | -6 | Halogen-Free csBGA | 184 | IND | | LCMXO2-4000HE-4BG256I | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HE-5BG256I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HE-6BG256I | 4320 | 1.2 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000HE-4FTG256I | 4320 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HE-5FTG256I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HE-6FTG256I | 4320 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000HE-4BG332I | 4320 | 1.2 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HE-5BG332I | 4320 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HE-6BG332I | 4320 | 1.2 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000HE-4FG484I | 4320 | 1.2 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HE-5FG484I | 4320 | 1.2 V | <del>-</del> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000HE-6FG484I | 4320 | 1.2 V | -6 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-7000HE-4TG144I | 6864 | 1.2 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HE-5TG144I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HE-6TG144I | 6864 | 1.2 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000HE-4BG256I | 6864 | 1.2 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HE-5BG256I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HE-6BG256I | 6864 | 1.2 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000HE-4FTG256I | 6864 | 1.2 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HE-5FTG256I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HE-6FTG256I | 6864 | 1.2 V | -6 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000HE-4BG332I | 6864 | 1.2 V | -4 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HE-5BG332I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HE-6BG332I | 6864 | 1.2 V | -6 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000HE-4FG484I | 6864 | 1.2 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HE-5FG484I | 6864 | 1.2 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000HE-6FG484I | 6864 | 1.2 V | -6 | Halogen-Free fpBGA | 484 | IND |