Welcome to **E-XFL.COM** ## **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 79 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-3tg100ir1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### Introduction The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external $V_{CC}$ supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external $V_{CC}$ supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os. The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity. ### Programmable I/O Cells (PIC) The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device. On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair. The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support. These gearboxes have three stage pipeline registers. The first stage registers sample the high-speed input data by the high-speed edge clock on its rising and falling edges. The second stage registers perform data alignment based on the control signals UPDATE and SEL0 from the control block. The third stage pipeline registers pass the data to the device core synchronized to the low-speed system clock. Figure 2-16 shows a block diagram of the input gearbox. Figure 2-16. Input Gearbox More information on the input gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices. ### **Output Gearbox** Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals. Table 2-10. Output Gearbox Signal List | Name | I/O Type | Description | |----------------------------|----------|---------------------------------| | Q | Output | High-speed data output | | D[7:0] | Input | Low-speed data from device core | | Video TX(7:1): D[6:0] | | | | GDDRX4(8:1): D[7:0] | | | | GDDRX2(4:1)(IOL-A): D[3:0] | | | | GDDRX2(4:1)(IOL-C): D[7:4] | | | | SCLK | Input | Slow-speed system clock | | ECLK [1:0] | Input | High-speed edge clock | | RST | Input | Reset | The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-17 shows the output gearbox block diagram. Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks #### **Hardened Timer/Counter** MachXO2 devices provide a hard Timer/Counter IP core. This Timer/Counter is a general purpose, bi-directional, 16-bit timer/counter module with independent output compare units and PWM support. The Timer/Counter supports the following functions: - · Supports the following modes of operation: - Watchdog timer - Clear timer on compare match - Fast PWM - Phase and Frequency Correct PWM - · Programmable clock input source - Programmable input clock prescaler - · One static interrupt output to routing - One wake-up interrupt to on-chip standby mode controller. - · Three independent interrupt sources: overflow, output compare match, and input capture - · Auto reload - · Time-stamping support on the input capture unit - · Waveform generation on the output - · Glitch-free PWM waveform generation with variable PWM period - · Internal WISHBONE bus access to the control and status registers - Stand-alone mode with preloaded control registers and direct reset input Figure 2-23. Timer/Counter Block Diagram Table 2-17. Timer/Counter Signal Description | Port | I/O | Description | |---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tc_clki | I | Timer/Counter input clock signal | | tc_rstn | I | Register tc_rstn_ena is preloaded by configuration to always keep this pin enabled | | tc_ic | I | Input capture trigger event, applicable for non-pwm modes with WISHBONE interface. If enabled, a rising edge of this signal will be detected and synchronized to capture tc_cnt value into tc_icr for time-stamping. | | tc_int | 0 | Without WISHBONE – Can be used as overflow flag With WISHBONE – Controlled by three IRQ registers | | tc_oc | 0 | Timer counter output signal | # MachXO2 Family Data Sheet DC and Switching Characteristics March 2017 Data Sheet DS1035 ### Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) | |-----------------------------------------------|-----------------------|----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | –0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|-----------------------------------------------|-------|------|-------| | V 1 | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.6 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. ### Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | _ | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>4.</sup> Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. <sup>5.</sup> The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. ## Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁵ | Units | |-------------------|--------------------------------|---------------|-------|-------| | | | LCMXO2-256ZE | 13 | mA | | | | LCMXO2-640ZE | 14 | mA | | 1 | Core Power Supply | LCMXO2-1200ZE | 15 | mA | | l'cc | Core i ower Supply | LCMXO2-2000ZE | 17 | mA | | | | LCMXO2-4000ZE | 18 | mA | | | | LCMXO2-7000ZE | 20 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. - 3. Typical user pattern. - 4. JTAG programming is at 25 MHz. - 5. TJ = 25 °C, power supplies at nominal voltage. - 6. Per bank. $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up/pull-down. ## sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup> | Input/Output | 1 | / <sub>IL</sub> | VI | Н | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max.⁴ | |-----------------|-----------------------|--------------------------|--------------------------|----------|----------------------|--------------------------|-----------------------------------|-----------------------| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | | | | | | | | 4 | -4 | | | -0.3 | | | 3.6 | | | 8 | -8 | | LVCMOS 3.3 | | 0.8 | 2.0 | | 0.4 | V <sub>CCIO</sub> – 0.4 | 12 | -12 | | LVTTL | -0.5 | 0.6 | 2.0 | 3.0 | | | 16 | -16 | | | | | | | | | 24 | -24 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | | | | | | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | VCCIO - 0.4 | 12 | -12 | | | | | | | | | 16 | -16 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LVOIVIOO 1.0 | | 0.33 V CCIO | 0.03 V CCIO | 5.0 | | | 12 | -12 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -4 | | LVCMOS 1.5 | -0.3 | | | | | | 8 | -8 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 4 | -2 | | LVCMOS 1.2 | | | | | | | 8 | -6 | | | | | | | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 | | PCI | -0.3 | 0.3V <sub>CCIO</sub> | 0.5V <sub>CCIO</sub> | 3.6 | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub> | 1.5 | -0.5 | | SSTL25 Class I | -0.3 | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | 3.6 | 0.54 | V <sub>CCIO</sub> - 0.62 | 8 | 8 | | SSTL25 Class II | -0.3 | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | 3.6 | NA | NA | NA | NA | | SSTL18 Class I | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | 0.40 | V <sub>CCIO</sub> - 0.40 | 8 | 8 | | SSTL18 Class II | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | NA | NA | NA | NA | | HSTL18 Class I | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | V <sub>CCIO</sub> - 0.40 | 8 | 8 | | HSTL18 Class II | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS25R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R25 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS12R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | LVCMOS12R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | LVCMOS10R33 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | ## Typical Building Block Function Performance – HC/HE Devices<sup>1</sup> Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | -6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | · | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ### **Register-to-Register Performance** | Function | -6 Timing | Units | |------------------------------------------------------------------------------|-----------|-------| | Basic Functions | | • | | 16:1 MUX | 412 | MHz | | 16-bit adder | 297 | MHz | | 16-bit counter | 324 | MHz | | 64-bit counter | 161 | MHz | | Embedded Memory Functions | | • | | 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183 | MHz | | Distributed Memory Functions | | | | 16x4 Pseudo-Dual Port RAM (one PFU) | 500 | MHz | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. | | | | _ | 3 | _ | 2 | _ | 1 | | |------------------------|--------------------------------------|---------------------------------------|-----------|----------|-----------|-------|---------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | | MachXO2-1200ZE | 0.66 | _ | 0.68 | _ | 0.80 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000ZE | 0.68 | _ | 0.70 | _ | 0.83 | _ | ns | | t <sub>HPLL</sub> | Register | MachXO2-4000ZE | 0.68 | _ | 0.71 | _ | 0.84 | _ | ns | | | | MachXO2-7000ZE | 0.73 | _ | 0.74 | _ | 0.87 | _ | ns | | | | MachXO2-1200ZE | 5.14 | | 5.69 | | 6.20 | | ns | | | Clock to Data Setup – PIO | MachXO2-2000ZE | 5.11 | _ | 5.67 | _ | 6.17 | _ | ns | | t <sub>SU_DELPLL</sub> | Input Register with Data Input Delay | MachXO2-4000ZE | 5.27 | _ | 5.84 | _ | 6.35 | _ | ns | | | | MachXO2-7000ZE | 5.15 | _ | 5.71 | _ | 6.23 | _ | ns | | | | MachXO2-1200ZE | -1.36 | _ | -1.36 | _ | -1.36 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000ZE | -1.35 | _ | -1.35 | _ | -1.35 | _ | ns | | <sup>t</sup> H_DELPLL | Register with Input Data Delay | MachXO2-4000ZE | -1.43 | _ | -1.43 | _ | -1.43 | _ | ns | | | | MachXO2-7000ZE | -1.41 | _ | -1.41 | _ | -1.41 | _ | ns | | Generic DDR | X1 Inputs with Clock and Data A | ligned at Pin Using Po | CLK Pin | for Cloc | k Input - | GDDR | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.382 | | 0.401 | | 0.417 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | All MachXO2 | 0.670 | _ | 0.684 | _ | 0.693 | _ | UI | | f <sub>DATA</sub> | DDRX1 Input Data Speed | devices, all sides | _ | 140 | _ | 116 | _ | 98 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 70 | _ | 58 | _ | 49 | MHz | | | X1 Inputs with Clock and Data Ce | entered at Pin Using Po | CLK Pin 1 | or Clock | Input – | GDDRX | 1_RX.SC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 1.319 | _ | 1.412 | _ | 1.462 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | All MachXO2<br>devices, all sides | 0.717 | _ | 1.010 | _ | 1.340 | _ | ns | | f <sub>DATA</sub> | DDRX1 Input Data Speed | | _ | 140 | _ | 116 | _ | 98 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 70 | _ | 58 | _ | 49 | MHz | | | X2 Inputs with Clock and Data A | ligned at Pin Using Po | CLK Pin | for Cloc | k Input - | GDDR | (2_RX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.361 | | 0.346 | | 0.334 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.602 | | 0.625 | | 0.648 | | UI | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 280 | _ | 234 | _ | 194 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only11 | _ | 140 | _ | 117 | _ | 97 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 59 | _ | 49 | MHz | | | X2 Inputs with Clock and Data Ce | entered at Pin Using Po | LK Pin f | or Clock | Input – | GDDRX | 2_RX.EC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.472 | _ | 0.672 | | 0.865 | | ns | | t <sub>HO</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.363 | | 0.501 | | 0.743 | | ns | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 280 | _ | 234 | _ | 194 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 140 | _ | 117 | _ | 97 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 59 | _ | 49 | MHz | | | 4 Inputs with Clock and Data A | ligned at Pin Using Po | LK Pin | for Cloc | k Input - | GDDRX | 4_RX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.307 | _ | 0.316 | _ | 0.326 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | MachXO2-640U, | 0.662 | _ | 0.650 | _ | 0.649 | _ | UI | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 420 | _ | 352 | _ | 292 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only <sup>11</sup> | _ | 210 | _ | 176 | _ | 146 | MHz | | i . | | | | | | | | | | ## sysCLOCK PLL Timing ### **Over Recommended Operating Conditions** | Parameter | Descriptions | Conditions | Min. | Max. | Units | |-----------------------------------|------------------------------------------------|-----------------------------------------|--------|-------|--------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | | 7 | 400 | MHz | | f <sub>OUT</sub> | Output Clock Frequency (CLKOP, CLKOS, CLKOS2) | | 1.5625 | 400 | MHz | | f <sub>OUT2</sub> | Output Frequency (CLKOS3 cascaded from CLKOS2) | | 0.0122 | 400 | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | | 200 | 800 | MHz | | f <sub>PFD</sub> | Phase Detector Input Frequency | | 7 | 400 | MHz | | AC Characteri | stics | | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | Without duty trim selected <sup>3</sup> | 45 | 55 | % | | t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy | | -75 | 75 | % | | t <sub>PH</sub> <sup>4</sup> | Output Phase Accuracy | | -6 | 6 | % | | | Output Clask Payind litter | f <sub>OUT</sub> > 100 MHz | _ | 150 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.007 | UIPP | | | | f <sub>OUT</sub> > 100 MHz | _ | 180 | ps p-p | | t <sub>OPJIT</sub> 1,8 | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.009 | UIPP | | | Outrot Olask Blassa Bittan | f <sub>PFD</sub> > 100 MHz | _ | 160 | ps p-p | | | Output Clock Phase Jitter | f <sub>PFD</sub> < 100 MHz | _ | 0.011 | UIPP | | | 0 + +0+ + 5 + +1111 /5 +11 +111 | f <sub>OUT</sub> > 100 MHz | _ | 230 | ps p-p | | | Output Clock Period Jitter (Fractional-N) | f <sub>OUT</sub> < 100 MHz | _ | 0.12 | UIPP | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> > 100 MHz | _ | 230 | ps p-p | | | (Fractional-N) | f <sub>OUT</sub> < 100 MHz | _ | 0.12 | UIPP | | t <sub>SPO</sub> | Static Phase Offset | Divider ratio = integer | -120 | 120 | ps | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% <sup>3</sup> | 0.9 | _ | ns | | t <sub>LOCK</sub> <sup>2, 5</sup> | PLL Lock-in Time | | _ | 15 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time | | _ | 50 | ns | | | | f <sub>PFD</sub> ≥ 20 MHz | _ | 1,000 | ps p-p | | t <sub>IPJIT</sub> 6 | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | 0.02 | UIPP | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | ns | | $t_{LO}$ | Input Clock Low Time | 10% to 10% | 0.5 | _ | ns | | t <sub>STABLE</sub> <sup>5</sup> | STANDBY High to PLL Stable | | _ | 15 | ms | | t <sub>RST</sub> | RST/RESETM Pulse Width | | 1 | _ | ns | | t <sub>RSTREC</sub> | RST Recovery Time | | 1 | _ | ns | | t <sub>RST_DIV</sub> | RESETC/D Pulse Width | | 10 | _ | ns | | t <sub>RSTREC_DIV</sub> | RESETC/D Recovery Time | | 1 | _ | ns | | t <sub>ROTATE-SETUP</sub> | PHASESTEP Setup Time | | 10 | _ | ns | ## **Signal Descriptions (Cont.)** | Signal Name | I/O | Descriptions | |-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INITN | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up. | | DONE | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. | | MCLK/CCLK | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. | | SN | I | Slave SPI active low chip select input. | | CSSPIN | I/O | Master SPI active low chip select output. | | SI/SPISI | I/O | Slave SPI serial data input and master SPI serial data output. | | SO/SPISO | I/O | Slave SPI serial data output and master SPI serial data input. | | SCL | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. | | SDA | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output. | ### For Further Information For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files. ### **Thermal Management** Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values. ### For Further Information For further information regarding Thermal Management, refer to the following: - Thermal Management document - TN1198, Power Estimation and Management for MachXO2 Devices - The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software ### Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-256ZE-1SG32I | 256 | 1.2 V | -1 | Halogen-Free QFN | 32 | IND | | LCMXO2-256ZE-2SG32I | 256 | 1.2 V | -2 | Halogen-Free QFN | 32 | IND | | LCMXO2-256ZE-3SG32I | 256 | 1.2 V | -3 | Halogen-Free QFN | 32 | IND | | LCMXO2-256ZE-1UMG64I | 256 | 1.2 V | -1 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256ZE-2UMG64I | 256 | 1.2 V | -2 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256ZE-3UMG64I | 256 | 1.2 V | -3 | Halogen-Free ucBGA | 64 | IND | | LCMXO2-256ZE-1TG100I | 256 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256ZE-2TG100I | 256 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256ZE-3TG100I | 256 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-256ZE-1MG132I | 256 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-256ZE-2MG132I | 256 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-256ZE-3MG132I | 256 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-640ZE-1TG100I | 640 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640ZE-2TG100I | 640 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640ZE-3TG100I | 640 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-640ZE-1MG132I | 640 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-640ZE-2MG132I | 640 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-640ZE-3MG132I | 640 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |----------------------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-1200ZE-1UWG25ITR <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free WLCSP | 25 | IND | | LCMXO2-1200ZE-1UWG25ITR50 <sup>3</sup> | 1280 | 1.2 V | -1 | Halogen-Free WLCSP | 25 | IND | | LCMXO2-1200ZE-1UWG25ITR1K <sup>2</sup> | 1280 | 1.2 V | -1 | Halogen-Free WLCSP | 25 | IND | | LCMXO2-1200ZE-1SG32I | 1280 | 1.2 V | -1 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200ZE-2SG32I | 1280 | 1.2 V | -2 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200ZE-3SG32I | 1280 | 1.2 V | -3 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200ZE-1TG100I | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-2TG100I | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-3TG100I | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-1MG132I | 1280 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-2MG132I | 1280 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-3MG132I | 1280 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-1TG144I | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-2TG144I | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-3TG144I | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | <sup>1.</sup> This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled. <sup>2.</sup> This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each. <sup>3.</sup> This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each. | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-4000ZE-1QN84I | 4320 | 1.2 V | -1 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000ZE-2QN84I | 4320 | 1.2 V | -2 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000ZE-3QN84I | 4320 | 1.2 V | -3 | Halogen-Free QFN | 84 | IND | | LCMXO2-4000ZE-1MG132I | 4320 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000ZE-2MG132I | 4320 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000ZE-3MG132I | 4320 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-4000ZE-1TG144I | 4320 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000ZE-2TG144I | 4320 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000ZE-3TG144I | 4320 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | | LCMXO2-4000ZE-1BG256I | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000ZE-2BG256I | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000ZE-3BG256I | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 256 | IND | | LCMXO2-4000ZE-1FTG256I | 4320 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000ZE-2FTG256I | 4320 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000ZE-3FTG256I | 4320 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-4000ZE-1BG332I | 4320 | 1.2 V | -1 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000ZE-2BG332I | 4320 | 1.2 V | -2 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000ZE-3BG332I | 4320 | 1.2 V | -3 | Halogen-Free caBGA | 332 | IND | | LCMXO2-4000ZE-1FG484I | 4320 | 1.2 V | -1 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000ZE-2FG484I | 4320 | 1.2 V | -2 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-4000ZE-3FG484I | 4320 | 1.2 V | -3 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-7000ZE-1TG144I | 6864 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000ZE-2TG144I | 6864 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000ZE-3TG144I | 6864 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | | LCMXO2-7000ZE-1BG256I | 6864 | 1.2 V | -1 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000ZE-2BG256I | 6864 | 1.2 V | -2 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000ZE-3BG256I | 6864 | 1.2 V | -3 | Halogen-Free caBGA | 256 | IND | | LCMXO2-7000ZE-1FTG256I | 6864 | 1.2 V | -1 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000ZE-2FTG256I | 6864 | 1.2 V | -2 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000ZE-3FTG256I | 6864 | 1.2 V | -3 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-7000ZE-1BG332I | 6864 | 1.2 V | -1 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000ZE-2BG332I | 6864 | 1.2 V | -2 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000ZE-3BG332I | 6864 | 1.2 V | -3 | Halogen-Free caBGA | 332 | IND | | LCMXO2-7000ZE-1FG484I | 6864 | 1.2 V | -1 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000ZE-2FG484I | 6864 | 1.2 V | -2 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-7000ZE-3FG484I | 6864 | 1.2 V | -3 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|-------|--------------------|-------|-------| | LCMXO2-1200ZE-1TG100IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-2TG100IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-3TG100IR11 | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200ZE-1MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-2MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-3MG132IR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200ZE-1TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -1 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-2TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -2 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200ZE-3TG144IR1 <sup>1</sup> | 1280 | 1.2 V | -3 | Halogen-Free TQFP | 144 | IND | <sup>1.</sup> Specifications for the "LCMXO2-1200ZE-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. ### **R1 Device Specifications** The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices. - The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports. - The on-chip differential input termination resistor value is higher than intended. It is approximately $200\Omega$ as opposed to the intended $100\Omega$ . It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software. - Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result. - Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details: | Condition | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL | |--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------| | VPAD > VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD = VCCIO | ON | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | | VPAD = VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD < VCCIO | OFF | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | - The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt. - In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization. - When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly. - PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 µsec before returning low. - Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply. | Date | Version | Section | Change Summary | | |---------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2014 | December 2014 2.9 | er 2014 2.9 Intro | | Updated the Features section. Revised Table 1-1, MachXO2 Family Selection Guide. — Removed XO2-4000U data. — Removed 400-ball ftBGA. — Removed 25-ball WLCSP value for XO2-2000U. | | | DC and Switching<br>Characteristics | Updated the Recommended Operating Conditions section. Adjusted Max. values for $V_{\rm CC}$ and $V_{\rm CCIO}$ . | | | | | | Updated the sysIO Recommended Operating Conditions section. Adjusted Max. values for LVCMOS 3.3, LVTTL, PCI, LVDS33 and LVPECL. | | | | | | Pinout Information | Updated the Pinout Information Summary section. Removed MachXO2-4000U. | | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Removed BG400 package. | | | | | | Updated the High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging section. Removed LCMXO2-4000UHC part numbers. | | | | | | Updated the High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging section. Removed LCMXO2-4000UHC part numbers. | | | November 2014 | November 2014 2.8 | Introduction | Updated the Features section. — Revised I/Os under Flexible Logic Architecture. — Revised standby power under Ultra Low Power Devices. — Revise input frequency range under Flexible On-Chip Clocking. | | | | | | Updated Table 1-1, MachXO2 Family Selection Guide. — Added XO2-4000U data. — Removed HE and ZE device options for XO2-4000. — Added 400-ball ftBGA. | | | | | Pinout Information | Updated the Pinout Information Summary section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400. | | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Added BG400 package. | | | | | | Updated the Ordering Information section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400 part numbers. | | | October 2014 | 2.7 | Ordering Information | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Fixed typo in LCMXO2-2000ZE-1UWG49ITR part number package. | | | | | Architecture | Updated the Supported Standards section. Added MIPI information to Table 2-12. Supported Input Standards and Table 2-13. Supported Output Standards. | | | | | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition. | | | | | | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition. | | | | | | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values. | | | July 2014 | 2.6 | DC and Switching<br>Characteristics | Updated sysIO Single-Ended DC Electrical Characteristics <sup>1,2</sup> section. Updated footnote 4. | | | | | | Updated Register-to-Register Performance section. Updated footnote. | | | | | Ordering Information | Updated UW49 package to UWG49 in MachXO2 Part Number Description. | | | | | | Updated LCMXO2-2000ZE-1UWG49CTR package in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging. | | | Date | Version | Section | Change Summary | | | |---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | May 2011 | 01.3 | Multiple | Replaced "SED" with "SRAM CRC Error Detection" throughout the document. | | | | | | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table. | | | | | | Pinout Information | Updated Pin Information Summary tables. | | | | | | | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table. | | | | April 2011 | 01.2 | _ | Data sheet status changed from Advance to Preliminary. | | | | | | Introduction | Updated MachXO2 Family Selection Guide table. | | | | | | Architecture | Updated Supported Input Standards table. | | | | | | | Updated sysMEM Memory Primitives diagram. | | | | | | | Added differential SSTL and HSTL IO standards. | | | | | | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. | | | | | | | Added VREF specifications to sysIO recommended operating conditions. | | | | | | | Updating timing information based on characterization. | | | | | | | Added differential SSTL and HSTL IO standards. | | | | | | Ordering Information | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages. | | | | | | | Added R1 device specifications. | | | | January 2011 | 01.1 | All | Included ultra-high I/O devices. | | | | | | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3. | | | | | | | DC Electrical Characteristics table – Updated data for $\rm I_{IL}, I_{IH}. V_{HYST}$ typical values updated. | | | | | | | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for T <sub>DIA</sub> and T <sub>DIB</sub> . | | | | | | | Generic DDRX4 Outputs with Clock and Data Aligned at Pin (GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for T <sub>DIA</sub> and T <sub>DIB</sub> . | | | | | | | Power-On-Reset Voltage Levels table - clarified note 3. | | | | | | | Clarified VCCIO related recommended operating conditions specifications. | | | | | | | Added power supply ramp rate requirements. | | | | | | | Added Power Supply Ramp Rates table. | | | | | | | Updated Programming/Erase Specifications table. | | | | | | | Removed references to V <sub>CCP</sub> . | | | | | | Pinout Information | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables. | | | | | | | Removed references to V <sub>CCP</sub> . | | | | November 2010 | 01.0 | _ | Initial release. | | |