Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 107 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-3tg144cr1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## Introduction The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications. The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family. The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external $V_{CC}$ supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external $V_{CC}$ supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other. The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters. The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os. The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis. A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines. The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability. Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE™ modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity. Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices ## sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. #### Table 2-4. PLL Signal Descriptions (Continued) | Port Name | I/O | Description | |---------------|-----|---------------------------------------------------------------------------------------------------| | CLKOP | 0 | Primary PLL output clock (with phase shift adjustment) | | CLKOS | 0 | Secondary PLL output clock (with phase shift adjust) | | CLKOS2 | 0 | Secondary PLL output clock2 (with phase shift adjust) | | CLKOS3 | 0 | Secondary PLL output clock3 (with phase shift adjust) | | LOCK | 0 | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feedback signals. | | DPHSRC | 0 | Dynamic Phase source – ports or WISHBONE is active | | STDBY | I | Standby signal to power down the PLL | | RST | I | PLL reset without resetting the M-divider. Active high reset. | | RESETM | I | PLL reset - includes resetting the M-divider. Active high reset. | | RESETC | I | Reset for CLKOS2 output divider only. Active high reset. | | RESETD | ı | Reset for CLKOS3 output divider only. Active high reset. | | ENCLKOP | I | Enable PLL output CLKOP | | ENCLKOS | I | Enable PLL output CLKOS when port is active | | ENCLKOS2 | I | Enable PLL output CLKOS2 when port is active | | ENCLKOS3 | I | Enable PLL output CLKOS3 when port is active | | PLLCLK | I | PLL data bus clock input signal | | PLLRST | I | PLL data bus reset. This resets only the data bus not any register values. | | PLLSTB | I | PLL data bus strobe signal | | PLLWE | I | PLL data bus write enable signal | | PLLADDR [4:0] | I | PLL data bus address | | PLLDATI [7:0] | I | PLL data bus data input | | PLLDATO [7:0] | 0 | PLL data bus data output | | PLLACK | 0 | PLL data bus acknowledge signal | # sysMEM Embedded Block RAM Memory The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO. ## sysMEM Memory Block The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5. The EBR memory supports three forms of write behavior for single or dual port operation: - 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths. - 2. **Write Through** A copy of the input data appears at the output of the same port. This mode is supported for all data widths. - 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output. #### **FIFO Configuration** The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags. Table 2-7. Programmable FIFO Flag Ranges | Flag Name | Programming Range | |-------------------|------------------------------------| | Full (FF) | 1 to max (up to 2 <sup>N</sup> -1) | | Almost Full (AF) | 1 to Full-1 | | Almost Empty (AE) | 1 to Full-1 | | Empty (EF) | 0 | N = Address bit width. The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO. ## **Memory Core Reset** The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9. Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges) ## **Right Edge** The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode. In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams. The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block. Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge) More information on the input gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices. ## **Output Gearbox** Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals. Table 2-10. Output Gearbox Signal List | Name | I/O Type | Description | |----------------------------|----------|---------------------------------| | Q | Output | High-speed data output | | D[7:0] | Input | Low-speed data from device core | | Video TX(7:1): D[6:0] | | | | GDDRX4(8:1): D[7:0] | | | | GDDRX2(4:1)(IOL-A): D[3:0] | | | | GDDRX2(4:1)(IOL-C): D[7:4] | | | | SCLK | Input | Slow-speed system clock | | ECLK [1:0] | Input | High-speed edge clock | | RST | Input | Reset | The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-17 shows the output gearbox block diagram. ## **Hot Socketing** The MachXO2 devices have been carefully designed to ensure predictable behavior during power-up and power-down. Leakage into I/O pins is controlled to within specified limits. This allows for easy integration with the rest of the system. These capabilities make the MachXO2 ideal for many multiple power supply and hot-swap applications. ## **On-chip Oscillator** Every MachXO2 device has an internal CMOS oscillator. The oscillator output can be routed as a clock to the clock tree or as a reference clock to the sysCLOCK PLL using general routing resources. The oscillator frequency can be divided by internal logic. There is a dedicated programming bit and a user input to enable/disable the oscillator. The oscillator frequency ranges from 2.08 MHz to 133 MHz. The software default value of the Master Clock (MCLK) is nominally 2.08 MHz. When a different MCLK is selected during the design process, the following sequence takes place: - 1. Device powers up with a nominal MCLK frequency of 2.08 MHz. - During configuration, users select a different master clock frequency. - The MCLK frequency changes to the selected frequency once the clock configuration bits are received. - 4. If the user does not select a master clock frequency, then the configuration bitstream defaults to the MCLK frequency of 2.08 MHz. Table 2-14 lists all the available MCLK frequencies. Table 2-14. Available MCLK Frequencies | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | MCLK (MHz, Nominal) | |---------------------|---------------------|---------------------| | 2.08 (default) | 9.17 | 33.25 | | 2.46 | 10.23 | 38 | | 3.17 | 13.3 | 44.33 | | 4.29 | 14.78 | 53.2 | | 5.54 | 20.46 | 66.5 | | 7 | 26.6 | 88.67 | | 8.31 | 29.56 | 133 | # **Embedded Hardened IP Functions and User Flash Memory** All MachXO2 devices provide embedded hardened functions such as SPI, I<sup>2</sup>C and Timer/Counter. MachXO2-640/U and higher density devices also provide User Flash Memory (UFM). These embedded blocks interface through the WISHBONE interface with routing as shown in Figure 2-20. # MachXO2 Family Data Sheet DC and Switching Characteristics March 2017 Data Sheet DS1035 # Absolute Maximum Ratings<sup>1, 2, 3</sup> | | MachXO2 ZE/HE (1.2 V) | MachXO2 HC (2.5 V / 3.3 V) | |-----------------------------------------------|-----------------------|----------------------------| | Supply Voltage V <sub>CC</sub> | –0.5 V to 1.32 V | –0.5 V to 3.75 V | | Output Supply Voltage V <sub>CCIO</sub> | –0.5 V to 3.75 V | –0.5 V to 3.75 V | | I/O Tri-state Voltage Applied <sup>4, 5</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Dedicated Input Voltage Applied <sup>4</sup> | –0.5 V to 3.75 V | 0.5 V to 3.75 V | | Storage Temperature (Ambient) | –55 °C to 125 °C | –55 °C to 125 °C | | Junction Temperature (T <sub>J</sub> ) | –40 °C to 125 °C | –40 °C to 125 °C | <sup>1.</sup> Stress above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ## Recommended Operating Conditions<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |--------------------------------------|-----------------------------------------------|-------|------|-------| | V 1 | Core Supply Voltage for 1.2 V Devices | 1.14 | 1.26 | V | | V <sub>CC</sub> <sup>1</sup> | Core Supply Voltage for 2.5 V / 3.3 V Devices | 2.375 | 3.6 | V | | V <sub>CCIO</sub> <sup>1, 2, 3</sup> | I/O Driver Supply Voltage | 1.14 | 3.6 | V | | t <sub>JCOM</sub> | Junction Temperature Commercial Operation | 0 | 85 | °C | | t <sub>JIND</sub> | Junction Temperature Industrial Operation | -40 | 100 | °C | Like power supplies must be tied together. For example, if V<sub>CCIO</sub> and V<sub>CC</sub> are both the same voltage, they must also be the same supply. # Power Supply Ramp Rates<sup>1</sup> | Symbol | Parameter | Min. | Тур. | Max. | Units | |-------------------|-------------------------------------------------|------|------|------|-------| | t <sub>RAMP</sub> | Power supply ramp rates for all power supplies. | 0.01 | _ | 100 | V/ms | <sup>1.</sup> Assumes monotonic ramp rates. <sup>2.</sup> Compliance with the Lattice Thermal Management document is required. <sup>3.</sup> All voltages referenced to GND. <sup>4.</sup> Overshoot and undershoot of -2 V to $(V_{IHMAX} + 2)$ volts is permitted for a duration of <20 ns. <sup>5.</sup> The dual function I<sup>2</sup>C pins SCL and SDA are limited to -0.25 V to 3.75 V or to -0.3 V with a duration of <20 ns. <sup>2.</sup> See recommended voltages by I/O standard in subsequent table. <sup>3.</sup> $V_{CCIO}$ pins of unused I/O banks should be connected to the $V_{CC}$ power supply on boards. | | | | -6 | | <b>-</b> 5 | | -4 | | | |------------------------|--------------------------------------|------------------------------------|----------|----------|------------|-------|---------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | | MachXO2-1200HC-HE | 0.41 | _ | 0.48 | _ | 0.55 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000HC-HE | 0.42 | | 0.49 | _ | 0.56 | _ | ns | | t <sub>HPLL</sub> | Register | MachXO2-4000HC-HE | 0.43 | _ | 0.50 | _ | 0.58 | _ | ns | | | | MachXO2-7000HC-HE | 0.46 | _ | 0.54 | _ | 0.62 | _ | ns | | | | MachXO2-1200HC-HE | 2.88 | _ | 3.19 | _ | 3.72 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-2000HC-HE | 2.87 | _ | 3.18 | _ | 3.70 | _ | ns | | t <sub>SU_DELPLL</sub> | Input Register with Data Input Delay | MachXO2-4000HC-HE | 2.96 | _ | 3.28 | _ | 3.81 | _ | ns | | | | MachXO2-7000HC-HE | 3.05 | _ | 3.35 | _ | 3.87 | _ | ns | | | | MachXO2-1200HC-HE | -0.83 | | -0.83 | _ | -0.83 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000HC-HE | -0.83 | _ | -0.83 | _ | -0.83 | _ | ns | | <sup>T</sup> H_DELPLL | Register with Input Data Delay | MachXO2-4000HC-HE | -0.87 | _ | -0.87 | _ | -0.87 | _ | ns | | | | MachXO2-7000HC-HE | -0.91 | | -0.91 | _ | -0.91 | _ | ns | | Generic DDF | RX1 Inputs with Clock and Data | Aligned at Pin Using PC | LK Pin | for Cloc | k Input - | GDDR | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After CLK | | | 0.317 | | 0.344 | | 0.368 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | All MachXO2 devices, | 0.742 | _ | 0.702 | _ | 0.668 | _ | UI | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX1 Inputs with Clock and Data C | Centered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_RX.SC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.566 | | 0.560 | _ | 0.538 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | All MachXO2 devices, | 0.778 | | 0.879 | _ | 1.090 | _ | ns | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX2 Inputs with Clock and Data | Aligned at Pin Using PC | LK Pin f | or Clock | · Input – | GDDRX | 2_RX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.316 | _ | 0.342 | _ | 0.364 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.710 | _ | 0.675 | _ | 0.679 | _ | UI | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | _ | 116 | MHz | | Generic DDF | XX2 Inputs with Clock and Data C | entered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 2_RX.EC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.233 | | 0.219 | _ | 0.198 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.287 | _ | 0.287 | _ | 0.344 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | 1 | _ | 166 | _ | 139 | _ | 116 | MHz | # MachXO2 External Switching Characteristics – ZE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup> ## **Over Recommended Operating Conditions** | | | | -3 | | -2 | | -1 | | | |------------------------------------|-----------------------------------------------|---------------------------------|-------|-------|-------|-------|-------|-------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | Clocks | | | • | • | | • | • | • | • | | Primary Clo | cks | | | | | | | | | | f <sub>MAX_PRI</sub> <sup>8</sup> | Frequency for Primary Clock<br>Tree | All MachXO2 devices | _ | 150 | | 125 | _ | 104 | MHz | | t <sub>W_PRI</sub> | Clock Pulse Width for Primary Clock | All MachXO2 devices | 1.00 | _ | 1.20 | _ | 1.40 | _ | ns | | | | MachXO2-256ZE | _ | 1250 | _ | 1272 | _ | 1296 | ps | | | | MachXO2-640ZE | _ | 1161 | _ | 1183 | _ | 1206 | ps | | + | Primary Clock Skew Within a | MachXO2-1200ZE | _ | 1213 | _ | 1267 | _ | 1322 | ps | | t <sub>SKEW_PRI</sub> | Device | MachXO2-2000ZE | _ | 1204 | _ | 1250 | _ | 1296 | ps | | | | MachXO2-4000ZE | _ | 1195 | _ | 1233 | _ | 1269 | ps | | | | MachXO2-7000ZE | _ | 1243 | _ | 1268 | _ | 1296 | ps | | Edge Clock | | • | | ı | | ı | | I | | | f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock | MachXO2-1200 and larger devices | _ | 210 | _ | 175 | _ | 146 | MHz | | Pin-LUT-Pin | Propagation Delay | | I | ı | | I | I | I | I | | t <sub>PD</sub> | Best case propagation delay through one LUT-4 | All MachXO2 devices | _ | 9.35 | _ | 9.78 | _ | 10.21 | ns | | General I/O | Pin Parameters (Using Primary | Clock without PLL) | l | ı | | ı | l | I | l | | | | MachXO2-256ZE | _ | 10.46 | _ | 10.86 | _ | 11.25 | ns | | | | MachXO2-640ZE | _ | 10.52 | _ | 10.92 | _ | 11.32 | ns | | | Clock to Output – PIO Output | MachXO2-1200ZE | _ | 11.24 | _ | 11.68 | _ | 12.12 | ns | | t <sub>CO</sub> | Register | MachXO2-2000ZE | _ | 11.27 | _ | 11.71 | _ | 12.16 | ns | | | | MachXO2-4000ZE | _ | 11.28 | _ | 11.78 | _ | 12.28 | ns | | | | MachXO2-7000ZE | _ | 11.22 | _ | 11.76 | _ | 12.30 | ns | | | | MachXO2-256ZE | -0.21 | _ | -0.21 | _ | -0.21 | _ | ns | | | | MachXO2-640ZE | -0.22 | _ | -0.22 | _ | -0.22 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-1200ZE | -0.25 | _ | -0.25 | _ | -0.25 | _ | ns | | t <sub>SU</sub> | Input Register | MachXO2-2000ZE | -0.27 | _ | -0.27 | _ | -0.27 | _ | ns | | | | MachXO2-4000ZE | -0.31 | _ | -0.31 | _ | -0.31 | _ | ns | | | | MachXO2-7000ZE | -0.33 | _ | -0.33 | _ | -0.33 | _ | ns | | | | MachXO2-256ZE | 3.96 | _ | 4.25 | _ | 4.65 | _ | ns | | | | MachXO2-640ZE | 4.01 | _ | 4.31 | _ | 4.71 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-1200ZE | 3.95 | _ | 4.29 | _ | 4.73 | _ | ns | | t <sub>H</sub> | Register | MachXO2-2000ZE | 3.94 | _ | 4.29 | _ | 4.74 | _ | ns | | | | MachXO2-4000ZE | 3.96 | _ | 4.36 | _ | 4.87 | _ | ns | | | | MachXO2-7000ZE | 3.93 | _ | 4.37 | _ | 4.91 | _ | ns | 46 - 28 34 - 19 35 - 20 36 - 21 #### Figure 3-9. GDDR71 Video Timing Waveforms Receiver - Shown for one LVDS Channel # of Bits 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 Data In 4 / 5 / 6 / 0 / 1 / 2 / 3 / 756 Mbps Clock In 125 MHz Bit # Bit # Bit # For each Channel: ¦0x 10 - 1 20 - 8 30 - 15 40 - 22 7-bit Output Words ¦0x 11 - 2 12 - 3 21 **-** 9 22 **-** 10 31 - 16 32 - 17 41 - 23 42 - 24 !Ox to FPGA Fabric 23 - 11 43 - 25 Ox. 13 - 4 33 - 18 14 - 5 15 - 6 24 - 12 25 - 13 44 - 26 45 - 27 26 - 14 #### Transmitter - Shown for one LVDS Channel 0x l ox Ox. 16 - 7 Figure 3-10. Receiver GDDR71\_RX. Waveforms Figure 3-11. Transmitter GDDR71\_TX. Waveforms # sysCLOCK PLL Timing ## **Over Recommended Operating Conditions** | Parameter | Descriptions | Conditions | Min. | Max. | Units | |-----------------------------------|------------------------------------------------|-----------------------------------------|--------|-------|--------| | f <sub>IN</sub> | Input Clock Frequency (CLKI, CLKFB) | | 7 | 400 | MHz | | f <sub>OUT</sub> | Output Clock Frequency (CLKOP, CLKOS, CLKOS2) | | 1.5625 | 400 | MHz | | f <sub>OUT2</sub> | Output Frequency (CLKOS3 cascaded from CLKOS2) | | 0.0122 | 400 | MHz | | f <sub>VCO</sub> | PLL VCO Frequency | | 200 | 800 | MHz | | f <sub>PFD</sub> | Phase Detector Input Frequency | | 7 | 400 | MHz | | AC Characteri | stics | | | | | | t <sub>DT</sub> | Output Clock Duty Cycle | Without duty trim selected <sup>3</sup> | 45 | 55 | % | | t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy | | -75 | 75 | % | | t <sub>PH</sub> <sup>4</sup> | Output Phase Accuracy | | -6 | 6 | % | | | Output Clask Payind litter | f <sub>OUT</sub> > 100 MHz | _ | 150 | ps p-p | | | Output Clock Period Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.007 | UIPP | | t <sub>OPJIT</sub> 1,8 | | f <sub>OUT</sub> > 100 MHz | _ | 180 | ps p-p | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> < 100 MHz | _ | 0.009 | UIPP | | | 0 0 | f <sub>PFD</sub> > 100 MHz | _ | 160 | ps p-p | | | Output Clock Phase Jitter | f <sub>PFD</sub> < 100 MHz | _ | 0.011 | UIPP | | | 0 + +0+ + 5 + +111 /5 +11 +111 | f <sub>OUT</sub> > 100 MHz | _ | 230 | ps p-p | | | Output Clock Period Jitter (Fractional-N) | f <sub>OUT</sub> < 100 MHz | _ | 0.12 | UIPP | | | Output Clock Cycle-to-cycle Jitter | f <sub>OUT</sub> > 100 MHz | _ | 230 | ps p-p | | | (Fractional-N) | f <sub>OUT</sub> < 100 MHz | _ | 0.12 | UIPP | | t <sub>SPO</sub> | Static Phase Offset | Divider ratio = integer | -120 | 120 | ps | | t <sub>W</sub> | Output Clock Pulse Width | At 90% or 10% <sup>3</sup> | 0.9 | _ | ns | | t <sub>LOCK</sub> <sup>2, 5</sup> | PLL Lock-in Time | | _ | 15 | ms | | t <sub>UNLOCK</sub> | PLL Unlock Time | | _ | 50 | ns | | | | f <sub>PFD</sub> ≥ 20 MHz | _ | 1,000 | ps p-p | | t <sub>IPJIT</sub> 6 | Input Clock Period Jitter | f <sub>PFD</sub> < 20 MHz | _ | 0.02 | UIPP | | t <sub>HI</sub> | Input Clock High Time | 90% to 90% | 0.5 | _ | ns | | $t_{LO}$ | Input Clock Low Time | 10% to 10% | 0.5 | _ | ns | | t <sub>STABLE</sub> <sup>5</sup> | STANDBY High to PLL Stable | | _ | 15 | ms | | t <sub>RST</sub> | RST/RESETM Pulse Width | | 1 | _ | ns | | t <sub>RSTREC</sub> | RST Recovery Time | | 1 | _ | ns | | t <sub>RST_DIV</sub> | RESETC/D Pulse Width | | 10 | _ | ns | | t <sub>RSTREC_DIV</sub> | RESETC/D Recovery Time | | 1 | _ | ns | | t <sub>ROTATE-SETUP</sub> | PHASESTEP Setup Time | | 10 | _ | ns | Figure 3-12. JTAG Port Timing Waveforms | | | | | MachX | D2-4000 | | | | |-----------------------------------------------------------|-----------|--------------|-------------|--------------|--------------|--------------|--------------|--------------| | | 84<br>QFN | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA | | General Purpose I/O per Bank | | | | | | | | | | Bank 0 | 27 | 25 | 27 | 37 | 50 | 50 | 68 | 70 | | Bank 1 | 10 | 26 | 29 | 37 | 52 | 52 | 68 | 68 | | Bank 2 | 22 | 28 | 29 | 39 | 52 | 52 | 70 | 72 | | Bank 3 | 0 | 7 | 9 | 10 | 16 | 16 | 24 | 24 | | Bank 4 | 9 | 8 | 10 | 12 | 16 | 16 | 16 | 16 | | Bank 5 | 0 | 10 | 10 | 15 | 20 | 20 | 28 | 28 | | Total General Purpose Single Ended I/O | 68 | 104 | 114 | 150 | 206 | 206 | 274 | 278 | | Differential I/O per Bank | | | | | | | | | | Bank 0 | 13 | 13 | 14 | 18 | 25 | 25 | 34 | 35 | | Bank 1 | 4 | 13 | 14 | 18 | 26 | 26 | 34 | 34 | | Bank 2 | 11 | 14 | 14 | 19 | 26 | 26 | 35 | 36 | | Bank 3 | 0 | 3 | 4 | 4 | 8 | 8 | 12 | 12 | | Bank 4 | 4 | 4 | 5 | 6 | 8 | 8 | 8 | 8 | | Bank 5 | 0 | 5 | 5 | 7 | 10 | 10 | 14 | 14 | | Total General Purpose Differential I/O | 32 | 52 | 56 | 72 | 103 | 103 | 137 | 139 | | Dual Function I/O | 28 | 37 | 37 | 37 | 37 | 37 | 37 | 37 | | High-speed Differential I/O | | | | I | l | | 1 | <u> </u> | | Bank 0 | 8 | 8 | 9 | 8 | 18 | 18 | 18 | 18 | | Gearboxes | | ı | | 1 | I | | | I | | Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8 | 8 | 9 | 9 | 18 | 18 | 18 | 18 | | Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2) | 11 | 14 | 14 | 12 | 18 | 18 | 18 | 18 | | DQS Groups | | L | | l | l | | l | I. | | Bank 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | VCCIO Pins | | | | | | | | | | Bank 0 | 3 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 1 | 1 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 2 | 2 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 3 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | Bank 4 | 1 | 1 | 1 | 1 | 2 | 2 | 1 | 4 | | Bank 5 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | VCC | 4 | 4 | 4 | 4 | 8 | 8 | 8 | 12 | | GND | 4 | 10 | 12 | 16 | 24 | 24 | 27 | 48 | | NC | 1 | 1 | 1 | 1 | 1 | 1 | 5 | 105 | | Reserved for configuration | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 84 | 132 | 144 | 184 | 256 | 256 | 332 | 484 | # **Ordering Information** MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below: LATTICE LCMXO2-1200ZE 1TG100C Datecode LCMXO2 256ZE 1UG64C Datecode #### Notes: - 1. Markings are abbreviated for small packages. - 2. See PCN 05A-12 for information regarding a change to the top-side mark logo. | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000UHC-4FG484C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHC-5FG484C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-2000UHC-6FG484C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-4000HC-4QN84C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 84 | СОМ | | LCMXO2-4000HC-5QN84C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000HC-6QN84C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 84 | COM | | LCMXO2-4000HC-4MG132C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HC-5MG132C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HC-6MG132C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-4000HC-4TG144C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HC-5TG144C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HC-6TG144C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-4000HC-4BG256C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HC-5BG256C | 4320 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HC-6BG256C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-4000HC-4FTG256C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HC-5FTG256C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HC-6FTG256C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-4000HC-4BG332C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HC-5BG332C | 4320 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HC-6BG332C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | COM | | LCMXO2-4000HC-4FG484C | 4320 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | СОМ | | LCMXO2-4000HC-5FG484C | 4320 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | СОМ | | LCMXO2-4000HC-6FG484C | 4320 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4SG32I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-5SG32I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-6SG32I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | IND | | LCMXO2-1200HC-4TG100I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-5TG100I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-6TG100I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-4MG132I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-5MG132I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-6MG132I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-4TG144I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-5TG144I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-6TG144I | 1280 | 2.5 V/ 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | Part Number | LUTs Supply Voltage | | Grade | Package | Leads | Temp. | |-------------------------|---------------------|---------------|------------|--------------------|-------|-------| | LCMXO2-1200UHC-4FTG256I | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-1200UHC-5FTG256I | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-1200UHC-6FTG256I | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000HC-4TG100I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-5TG100I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-6TG100I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-2000HC-4MG132I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-5MG132I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-6MG132I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-2000HC-4TG144I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-5TG144I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-6TG144I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | | LCMXO2-2000HC-4BG256I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-5BG256I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-6BG256I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | IND | | LCMXO2-2000HC-4FTG256I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HC-5FTG256I | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | IND | | LCMXO2-2000HC-6FTG256I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-2000UHC-4FG484I | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHC-5FG484I | 2112 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free fpBGA | 484 | IND | | LCMXO2-2000UHC-6FG484I | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | IND | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-5TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-6TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-4MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-4TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-6TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. # MachXO2 Family Data Sheet Supplemental Information April 2012 Data Sheet DS1035 ## For Further Information A variety of technical notes for the MachXO2 family are available on the Lattice web site. - TN1198, Power Estimation and Management for MachXO2 Devices - TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide - TN1201, Memory Usage Guide for MachXO2 Devices - TN1202, MachXO2 sysIO Usage Guide - TN1203, Implementing High-Speed Interfaces with MachXO2 Devices - TN1204, MachXO2 Programming and Configuration Usage Guide - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices - TN1206, MachXO2 SRAM CRC Error Detection Usage Guide - TN1207, Using TraceID in MachXO2 Devices - TN1074, PCB Layout Recommendations for BGA Packages - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology - AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices - AN8066, Boundary Scan Testability with Lattice sysIO Capability - MachXO2 Device Pinout Files - Thermal Management document - · Lattice design tools For further information on interface standards, refer to the following web sites: - JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org - PCI: www.pcisig.com | Date | Version | Section | Change Summary | |---------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2014 | per 2014 2.9 Introduction | | Updated the Features section. Revised Table 1-1, MachXO2 Family Selection Guide. — Removed XO2-4000U data. — Removed 400-ball ftBGA. — Removed 25-ball WLCSP value for XO2-2000U. | | | | DC and Switching<br>Characteristics | Updated the Recommended Operating Conditions section. Adjusted Max. values for $V_{\rm CC}$ and $V_{\rm CCIO}$ . | | | | | Updated the sysIO Recommended Operating Conditions section. Adjusted Max. values for LVCMOS 3.3, LVTTL, PCI, LVDS33 and LVPECL. | | | | Pinout Information | Updated the Pinout Information Summary section. Removed MachXO2-4000U. | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Removed BG400 package. | | | | | Updated the High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging section. Removed LCMXO2-4000UHC part numbers. | | | | | Updated the High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging section. Removed LCMXO2-4000UHC part numbers. | | November 2014 | November 2014 2.8 | Introduction | Updated the Features section. — Revised I/Os under Flexible Logic Architecture. — Revised standby power under Ultra Low Power Devices. — Revise input frequency range under Flexible On-Chip Clocking. | | | | Updated Table 1-1, MachXO2 Family Selection Guide. — Added XO2-4000U data. — Removed HE and ZE device options for XO2-4000. — Added 400-ball ftBGA. | | | | Pinout Information | Updated the Pinout Information Summary section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400. | | | | Ordering Information | Updated the MachXO2 Part Number Description section. Added BG400 package. | | | | | | Updated the Ordering Information section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400 part numbers. | | October 2014 | 2.7 | Ordering Information | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. Fixed typo in LCMXO2-2000ZE-1UWG49ITR part number package. | | | | Architecture | Updated the Supported Standards section. Added MIPI information to Table 2-12. Supported Input Standards and Table 2-13. Supported Output Standards. | | | | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition. | | | | | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition. | | | | | Updated the sysCONFIG Port Timing Specifications section. Updated INITN low time values. | | July 2014 | 2.6 | DC and Switching<br>Characteristics | Updated sysIO Single-Ended DC Electrical Characteristics <sup>1,2</sup> section. Updated footnote 4. | | | | | Updated Register-to-Register Performance section. Updated footnote. | | | | Ordering Information | Updated UW49 package to UWG49 in MachXO2 Part Number Description. | | | | | Updated LCMXO2-2000ZE-1UWG49CTR package in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging. |