Welcome to **E-XFL.COM** # **Understanding Embedded - FPGAs (Field Programmable Gate Array)** Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 160 | | Number of Logic Elements/Cells | 1280 | | Total RAM Bits | 65536 | | Number of I/O | 107 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 144-LQFP | | Supplier Device Package | 144-TQFP (20x20) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-1200ze-3tg144ir1 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ### **Modes of Operation** Each slice has up to four potential modes of operation: Logic, Ripple, RAM and ROM. #### **Logic Mode** In this mode, the LUTs in each slice are configured as 4-input combinatorial lookup tables. A LUT4 can have 16 possible input combinations. Any four input logic functions can be generated by programming this lookup table. Since there are two LUT4s per slice, a LUT5 can be constructed within one slice. Larger look-up tables such as LUT6, LUT7 and LUT8 can be constructed by concatenating other slices. Note LUT8 requires more than four slices. #### **Ripple Mode** Ripple mode supports the efficient implementation of small arithmetic functions. In Ripple mode, the following functions can be implemented by each slice: - · Addition 2-bit - Subtraction 2-bit - Add/subtract 2-bit using dynamic control - · Up counter 2-bit - · Down counter 2-bit - Up/down counter with asynchronous clear - Up/down counter with preload (sync) - · Ripple mode multiplier building block - Multiplier support - Comparator functions of A and B inputs - A greater-than-or-equal-to B - A not-equal-to B - A less-than-or-equal-to B Ripple mode includes an optional configuration that performs arithmetic using fast carry chain methods. In this configuration (also referred to as CCU2 mode) two additional signals, Carry Generate and Carry Propagate, are generated on a per-slice basis to allow fast arithmetic functions to be constructed by concatenating slices. #### **RAM Mode** In this mode, a 16x4-bit distributed single port RAM (SPR) can be constructed by using each LUT block in Slice 0 and Slice 1 as a 16x1-bit memory. Slice 2 is used to provide memory address and control signals. MachXO2 devices support distributed memory initialization. The Lattice design tools support the creation of a variety of different size memories. Where appropriate, the software will construct these using distributed memory primitives that represent the capabilities of the PFU. Table 2-3 shows the number of slices required to implement different distributed RAM primitives. For more information about using RAM in MachXO2 devices, please see TN1201, Memory Usage Guide for MachXO2 Devices. Table 2-3. Number of Slices Required For Implementing Distributed RAM | | SPR 16x4 | PDPR 16x4 | |------------------|----------|-----------| | Number of slices | 3 | 3 | Note: SPR = Single Port RAM, PDPR = Pseudo Dual Port RAM Figure 2-8. sysMEM Memory Primitives RE EMPTYI **FIFO RAM** CSR[1:0] RPRST RST **ROM** CS[2:0] Table 2-6. EBR Signal Descriptions **FULLI** CSW[1:0] | Port Name | Description | Active State | |------------------|-----------------------------|-------------------| | CLK | Clock | Rising Clock Edge | | CE | Clock Enable | Active High | | OCE <sup>1</sup> | Output Clock Enable | Active High | | RST | Reset | Active High | | BE <sup>1</sup> | Byte Enable | Active High | | WE | Write Enable | Active High | | AD | Address Bus | _ | | DI | Data In | _ | | DO | Data Out | _ | | CS | Chip Select | Active High | | AFF | FIFO RAM Almost Full Flag | _ | | FF | FIFO RAM Full Flag | _ | | AEF | FIFO RAM Almost Empty Flag | _ | | EF | FIFO RAM Empty Flag | _ | | RPRST | FIFO RAM Read Pointer Reset | _ | - 1. Optional signals. - 2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively. - For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively. - 4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2). - 5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable. #### **Output Register Block** The output register block registers signals from the core of the device before they are passed to the sysIO buffers. #### Left, Top, Bottom Edges In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch. In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-14 shows the output register block on the left, top and bottom edges. Figure 2-14. MachXO2 Output Register Block Diagram (PIO on the Left, Top and Bottom Edges) #### Right Edge The output register block on the right edge is a superset of the output register on left, top and bottom edges of the device. In addition to supporting SDR and Generic DDR modes, the output register blocks for PIOs on the right edge include additional logic to support DDR-memory interfaces. Operation of this block is similar to that of the output register block on other edges. In DDR memory mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the DQSW90 signal is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output. Figure 2-15 shows the output register block on the right edge. MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs. #### 1. Left and Right sysIO Buffer Pairs The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers. #### 2. Bottom sysIO Buffer Pairs The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after $V_{CC}$ and $V_{CCIO}$ are at valid operating levels and the device has been configured. #### 3. Top sysIO Buffer Pairs The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer. #### Typical I/O Behavior During Power-up The internal power-on-reset (POR) signal is deactivated when $V_{CC}$ and $V_{CC|OO}$ have reached $V_{PORUP}$ level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all $V_{CC|O}$ banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pull-down to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to $V_{CC|O}$ as the default functionality). The I/O pins will maintain the blank configuration until $V_{CC}$ and $V_{CC|O}$ (for I/O banks containing configuration I/Os) have reached $V_{PORUP}$ levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration. #### **Supported Standards** The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 summarizes the I/O characteristics of the MachXO2 PLDs. Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, MachXO2 sysIO Usage Guide. Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks Figure 2-20. Embedded Function Block Interface #### Hardened I<sup>2</sup>C IP Core Every MachXO2 device contains two I<sup>2</sup>C IP cores. These are the primary and secondary I<sup>2</sup>C IP cores. Either of the two cores can be configured either as an I<sup>2</sup>C master or as an I<sup>2</sup>C slave. The only difference between the two IP cores is that the primary core has pre-assigned I/O pins whereas users can assign I/O pins for the secondary core. When the IP core is configured as a master it will be able to control other devices on the I<sup>2</sup>C bus through the interface. When the core is configured as the slave, the device will be able to provide I/O expansion to an I<sup>2</sup>C Master. The I<sup>2</sup>C cores support the following functionality: - Master and Slave operation - · 7-bit and 10-bit addressing - Multi-master arbitration support - Up to 400 kHz data transfer speed - General call support - Interface to custom logic through 8-bit WISHBONE interface Table 2-18. MachXO2 Power Saving Features Description | Device Subsystem | Feature Description | |------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bandgap | The bandgap can be turned off in standby mode. When the Bandgap is turned off, analog circuitry such as the POR, PLLs, on-chip oscillator, and referenced and differential I/O buffers are also turned off. Bandgap can only be turned off for 1.2 V devices. | | Power-On-Reset (POR) | The POR can be turned off in standby mode. This monitors VCC levels. In the event of unsafe $V_{CC}$ drops, this circuit reconfigures the device. When the POR circuitry is turned off, limited power detector circuitry is still active. This option is only recommended for applications in which the power supply rails are reliable. | | On-Chip Oscillator | The on-chip oscillator has two power saving features. It may be switched off if it is not needed in your design. It can also be turned off in Standby mode. | | PLL | Similar to the on-chip oscillator, the PLL also has two power saving features. It can be statically switched off if it is not needed in a design. It can also be turned off in Standby mode. The PLL will wait until all output clocks from the PLL are driven low before powering off. | | I/O Bank Controller | Referenced and differential I/O buffers (used to implement standards such as HSTL, SSTL and LVDS) consume more than ratioed single-ended I/Os such as LVCMOS and LVTTL. The I/O bank controller allows the user to turn these I/Os off dynamically on a per bank selection. | | Dynamic Clock Enable for Primary<br>Clock Nets | Each primary clock net can be dynamically disabled to save power. | | Power Guard | Power Guard is a feature implemented in input buffers. This feature allows users to switch off the input buffer when it is not needed. This feature can be used in both clock and data paths. Its biggest impact is that in the standby mode it can be used to switch off clock inputs that are distributed using general routing resources. | For more details on the standby mode refer to TN1198, Power Estimation and Management for MachXO2 Devices. #### **Power On Reset** MachXO2 devices have power-on reset circuitry to monitor $V_{CCINT}$ and $V_{CCIO}$ voltage levels during power-up and operation. At power-up, the POR circuitry monitors $V_{CCINT}$ and $V_{CCIO}$ (controls configuration) voltage levels. It then triggers download from the on-chip configuration Flash memory after reaching the $V_{PORUP}$ level specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. For devices without voltage regulators (ZE and HE devices), $V_{CCINT}$ is the same as the $V_{CC}$ supply voltage. For devices with voltage regulators (HC devices), $V_{CCINT}$ is regulated from the $V_{CC}$ supply voltage. From this voltage reference, the time taken for configuration and entry into user mode is specified as Flash Download Time ( $t_{REFRESH}$ ) in the DC and Switching Characteristics section of this data sheet. Before and during configuration, the I/Os are held in tristate. I/Os are released to user functionality once the device has finished configuration. Note that for HC devices, a separate POR circuit monitors external $V_{CC}$ voltage in addition to the POR circuit that monitors the internal post-regulated power supply voltage level. Once the device enters into user mode, the POR circuitry can optionally continue to monitor $V_{CCINT}$ levels. If $V_{CCINT}$ drops below $V_{PORDNBG}$ level (with the bandgap circuitry switched on) or below $V_{PORDNSRAM}$ level (with the bandgap circuitry switched off to conserve power) device functionality cannot be guaranteed. In such a situation the POR issues a reset and begins monitoring the $V_{CCINT}$ and $V_{CCIO}$ voltage levels. $V_{PORDNBG}$ and $V_{PORDNSRAM}$ are both specified in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. Note that once a ZE or HE device enters user mode, users can switch off the bandgap to conserve power. When the bandgap circuitry is switched off, the POR circuitry also shuts down. The device is designed such that a minimal, low power POR circuit is still operational (this corresponds to the $V_{PORDNSRAM}$ reset point described in the paragraph above). However this circuit is not as accurate as the one that operates when the bandgap is switched on. The low power POR circuit emulates an SRAM cell and is biased to trip before the vast majority of SRAM cells flip. If users are concerned about the $V_{CC}$ supply dropping below $V_{CC}$ (min) they should not shut down the bandgap or POR circuit. # Static Supply Current – HC/HE Devices<sup>1, 2, 3, 6</sup> | Symbol | Parameter | Device | Typ.⁴ | Units | |--------|-------------------------------------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 1.15 | mA | | | | LCMXO2-640HC | 1.84 | mA | | | | LCMXO2-640UHC | 3.48 | mA | | | | LCMXO2-1200HC | 3.49 | mA | | | | LCMXO2-1200UHC | 4.80 | mA | | | Core Power Supply | LCMXO2-2000HC | 4.80 | mA | | Icc | | LCMXO2-2000UHC | 8.44 | mA | | | | LCMXO2-4000HC | 8.45 | mA | | | | LCMXO2-7000HC | 12.87 | mA | | | | LCMXO2-2000HE | 1.39 | mA | | | | LCMXO2-4000HE | 2.55 | mA | | | | LCMXO2-7000HE | 4.06 | mA | | Iccio | Bank Power Supply <sup>5</sup><br>V <sub>CCIO</sub> = 2.5 V | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off. - 3. Frequency = 0 MHz. - 4. $T_J = 25$ °C, power supplies at nominal voltage. - 5. Does not include pull-up/pull-down. - 6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool. # Programming and Erase Flash Supply Current – HC/HE Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁵ | Units | |-------------------|--------------------------------|----------------|-------|-------| | | | LCMXO2-256HC | 14.6 | mA | | | | LCMXO2-640HC | 16.1 | mA | | | | LCMXO2-640UHC | 18.8 | mA | | | | LCMXO2-1200HC | 18.8 | mA | | | | LCMXO2-1200UHC | 22.1 | mA | | | | LCMXO2-2000HC | 22.1 | mA | | I <sub>CC</sub> | Core Power Supply | LCMXO2-2000UHC | 26.8 | mA | | | | LCMXO2-4000HC | 26.8 | mA | | | | LCMXO2-7000HC | 33.2 | mA | | | | LCMXO2-2000HE | 18.3 | mA | | | | LCMXO2-2000UHE | 20.4 | mA | | | | LCMXO2-4000HE | 20.4 | mA | | | | LCMXO2-7000HE | 23.9 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. - 3. Typical user pattern. - 4. JTAG programming is at 25 MHz. - 5. $T_J = 25$ °C, power supplies at nominal voltage. - 6. Per bank. V<sub>CCIO</sub> = 2.5 V. Does not include pull-up/pull-down. # sysIO Single-Ended DC Electrical Characteristics<sup>1, 2</sup> | Input/Output | 1 | / <sub>IL</sub> | VI | Н | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max.⁴ | |-----------------|-----------------------|--------------------------|--------------------------|----------|-------------------------|--------------------------|-----------------------------------|-----------------------| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | | | | | | | | 4 | -4 | | | | | | | | | 8 | -8 | | LVCMOS 3.3 | -0.3 | 0.8 | 2.0 | 3.6 | 0.4 | V <sub>CCIO</sub> – 0.4 | 12 | -12 | | LVTTL | -0.5 | 0.6 | 2.0 | 3.0 | | | 16 | -16 | | | | | | | | | 24 | -24 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | | | | | | 0.4 | V <sub>CCIO</sub> – 0.4 | 8 | -8 | | LVCMOS 2.5 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | VCCIO - 0.4 | 12 | -12 | | | | | | | | | 16 | -16 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | | | | 4 | -4 | | LVCMOS 1.8 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | LVCIVIOS 1.0 | -0.5 | 0.33 V CCIO | 0.03 V CCIO | 5.0 | | | 12 | -12 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | | | | 0.4 | V <sub>CCIO</sub> – 0.4 | 4 | -4 | | | LVCMOS 1.5 | -0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 | VCCIO 0.1 | 8 | -8 | | | | | | | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | | -0.3 0.3 | 0.35V <sub>CCIO</sub> | 0.65V <sub>CCIO</sub> | 3.6 | 0.4 V <sub>C</sub> | V <sub>CCIO</sub> - 0.4 | 4 | -2 | | LVCMOS 1.2 | | | | | | | 8 | -6 | | | | | | | 0.2 | V <sub>CCIO</sub> – 0.2 | 0.1 | -0.1 | | PCI | -0.3 | 0.3V <sub>CCIO</sub> | 0.5V <sub>CCIO</sub> | 3.6 | 0.1V <sub>CCIO</sub> | 0.9V <sub>CCIO</sub> | 1.5 | -0.5 | | SSTL25 Class I | -0.3 | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | 3.6 | 0.54 | V <sub>CCIO</sub> - 0.62 | 8 | 8 | | SSTL25 Class II | -0.3 | V <sub>REF</sub> – 0.18 | V <sub>REF</sub> + 0.18 | 3.6 | NA | NA | NA | NA | | SSTL18 Class I | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | 0.40 | V <sub>CCIO</sub> - 0.40 | 8 | 8 | | SSTL18 Class II | -0.3 | V <sub>REF</sub> – 0.125 | V <sub>REF</sub> + 0.125 | 3.6 | NA | NA | NA | NA | | HSTL18 Class I | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | V <sub>CCIO</sub> - 0.40 | 8 | 8 | | HSTL18 Class II | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS25R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS18R25 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS15R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | NA | NA | NA | NA | | LVCMOS12R33 | -0.3 | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | LVCMOS12R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | LVCMOS10R33 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 24, 16, 12,<br>8, 4 | NA Open<br>Drain | | Input/Output | V <sub>IL</sub> | | V <sub>IH</sub> | | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max. <sup>4</sup> | |--------------|-----------------------|------------------------|------------------------|----------|----------------------|----------------------|-----------------------------------|-----------------------------------| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | LVCMOS10R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | - MachXO2 devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO2 devices do not meet the relevant JEDEC specification are documented in the table below. - MachXO2 devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1202, MachXO2 sysIO Usage Guide. - 3. The dual function $I^2C$ pins SCL and SDA are limited to a $V_{IL}$ min of -0.25 V or to -0.3 V with a duration of <10 ns. - 4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software. | Input Standard | V <sub>CCIO</sub> (V) | V <sub>IL</sub> Max. (V) | |----------------|-----------------------|--------------------------| | LVCMOS 33 | 1.5 | 0.685 | | LVCMOS 25 | 1.5 | 0.687 | | LVCMOS 18 | 1.5 | 0.655 | ### sysIO Differential Electrical Characteristics The LVDS differential output buffers are available on the top side of MachXO2-640U, MachXO2-1200/U and higher density devices in the MachXO2 PLD family. #### **LVDS** #### **Over Recommended Operating Conditions** | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------|------------------------------------------------------------|-------------------------------------------------|-------|-------|-------|-------| | V <sub>INP</sub> V <sub>INM</sub> | Input Voltage | V <sub>CCIO</sub> = 3.3 V | 0 | _ | 2.605 | V | | VINP VINM | Imput voltage | V <sub>CCIO</sub> = 2.5 V | 0 | _ | 2.05 | V | | $V_{THD}$ | Differential Input Threshold | | ±100 | _ | | mV | | V | Input Common Mode Voltage | V <sub>CCIO</sub> = 3.3 V | 0.05 | _ | 2.6 | V | | V <sub>CM</sub> | Imput Common wode voltage | V <sub>CCIO</sub> = 2.5 V | 0.05 | _ | 2.0 | V | | I <sub>IN</sub> | Input current | Power on | _ | _ | ±10 | μΑ | | V <sub>OH</sub> | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | _ | 1.375 | | V | | V <sub>OL</sub> | Output low voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | 0.90 | 1.025 | _ | V | | V <sub>OD</sub> | Output voltage differential | $(V_{OP} - V_{OM}), R_T = 100 Ohm$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between high and low | | _ | _ | 50 | mV | | V <sub>OS</sub> | Output voltage offset | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125 | 1.20 | 1.395 | V | | ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between H and L | | _ | _ | 50 | mV | | I <sub>OSD</sub> | Output short circuit current | V <sub>OD</sub> = 0 V driver outputs shorted | | | 24 | mA | #### **BLVDS** The MachXO2 family supports the BLVDS standard through emulation. The output is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs. The input standard is supported by the LVDS differential input buffer. BLVDS is intended for use when multi-drop and bi-directional multi-point differential signaling is required. The scheme shown in Figure 3-2 is one possible solution for bi-directional multi-point differential signals. Figure 3-2. BLVDS Multi-point Output Example Table 3-2. BLVDS DC Conditions<sup>1</sup> #### **Over Recommended Operating Conditions** | | | Non | | | |---------------------|-----------------------------|---------|---------|-------| | Symbol | Description | Zo = 45 | Zo = 90 | Units | | Z <sub>OUT</sub> | Output impedance | 20 | 20 | Ohms | | R <sub>S</sub> | Driver series resistance | 80 | 80 | Ohms | | R <sub>TLEFT</sub> | Left end termination | 45 | 90 | Ohms | | R <sub>TRIGHT</sub> | Right end termination | 45 | 90 | Ohms | | V <sub>OH</sub> | Output high voltage | 1.376 | 1.480 | V | | V <sub>OL</sub> | Output low voltage | 1.124 | 1.020 | V | | V <sub>OD</sub> | Output differential voltage | 0.253 | 0.459 | V | | V <sub>CM</sub> | Output common mode voltage | 1.250 | 1.250 | V | | I <sub>DC</sub> | DC output current | 11.236 | 10.204 | mA | <sup>1.</sup> For input buffer, see LVDS table. #### **LVPECL** The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals. Figure 3-3. Differential LVPECL Table 3-3. LVPECL DC Conditions1 #### **Over Recommended Operating Conditions** | Symbol | Description | Nominal | Units | |-------------------|-----------------------------|---------|-------| | Z <sub>OUT</sub> | Output impedance | 20 | Ohms | | R <sub>S</sub> | Driver series resistor | 93 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 196 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 2.05 | V | | V <sub>OL</sub> | Output low voltage | 1.25 | V | | $V_{OD}$ | Output differential voltage | 0.80 | V | | V <sub>CM</sub> | Output common mode voltage | 1.65 | V | | Z <sub>BACK</sub> | Back impedance | 100.5 | Ohms | | I <sub>DC</sub> | DC output current | 12.11 | mA | <sup>1.</sup> For input buffer, see LVDS table. For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet. | | | | -6 | | _ | <b>-</b> 5 | | 4 | | |------------------------|--------------------------------------|------------------------------------|----------|-----------|-----------|------------|---------|---------|-------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | - | MachXO2-1200HC-HE | 0.41 | _ | 0.48 | _ | 0.55 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000HC-HE | 0.42 | _ | 0.49 | _ | 0.56 | _ | ns | | t <sub>HPLL</sub> | Register | MachXO2-4000HC-HE | 0.43 | | 0.50 | | 0.58 | | ns | | | | MachXO2-7000HC-HE | 0.46 | | 0.54 | | 0.62 | | ns | | | | MachXO2-1200HC-HE | 2.88 | | 3.19 | _ | 3.72 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-2000HC-HE | 2.87 | _ | 3.18 | _ | 3.70 | _ | ns | | <sup>t</sup> SU_DELPLL | Input Register with Data Input Delay | MachXO2-4000HC-HE | 2.96 | _ | 3.28 | _ | 3.81 | _ | ns | | | | MachXO2-7000HC-HE | 3.05 | _ | 3.35 | _ | 3.87 | _ | ns | | | | MachXO2-1200HC-HE | -0.83 | _ | -0.83 | _ | -0.83 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000HC-HE | -0.83 | _ | -0.83 | _ | -0.83 | _ | ns | | <sup>t</sup> H_DELPLL | Register with Input Data Delay | MachXO2-4000HC-HE | -0.87 | _ | -0.87 | _ | -0.87 | _ | ns | | | | MachXO2-7000HC-HE | -0.91 | _ | -0.91 | _ | -0.91 | _ | ns | | Generic DDF | RX1 Inputs with Clock and Data | Aligned at Pin Using PC | LK Pin | for Cloc | k Input - | -GDDR | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.317 | | 0.344 | _ | 0.368 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | All MachXO2 devices, | 0.742 | | 0.702 | | 0.668 | | UI | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | — | 300 | — | 250 | | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX1 Inputs with Clock and Data C | Centered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_RX.SC | CLK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.566 | _ | 0.560 | _ | 0.538 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | All MachXO2 devices, | 0.778 | | 0.879 | | 1.090 | | ns | | f <sub>DATA</sub> | DDRX1 Input Data Speed | all sides | _ | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX2 Inputs with Clock and Data | Aligned at Pin Using PC | LK Pin f | for Clock | k Input – | GDDRX | (2_RX.E | CLK.Ali | ned <sup>9, 12</sup> ار | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.316 | _ | 0.342 | _ | 0.364 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.710 | | 0.675 | | 0.679 | | UI | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | — | 166 | — | 139 | | 116 | MHz | | Generic DDF | XX2 Inputs with Clock and Data C | entered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 2_RX.EC | LK.Cen | ered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.233 | | 0.219 | | 0.198 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.287 | _ | 0.287 | _ | 0.344 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 166 | _ | 139 | _ | 116 | MHz | | | | | -3 | | _ | 2 | _ | 1 | | |----------------------|----------------------------------------------------------|---------------------|-------|-------|-------|-------|-------|-------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | - aramotor | 2000 ii piioii | MachXO2-256ZE | 2.62 | | 2.91 | | 3.14 | | ns | | | Clock to Data Setup – PIO Input Register with Data Input | MachXO2-640ZE | 2.56 | | 2.85 | | 3.08 | | ns | | | | MachXO2-1200ZE | 2.30 | _ | 2.57 | | 2.79 | | ns | | t <sub>SU_DEL</sub> | | MachXO2-2000ZE | 2.25 | _ | 2.50 | _ | 2.70 | _ | ns | | | Delay | MachXO2-4000ZE | 2.39 | _ | 2.60 | _ | 2.76 | _ | ns | | | | MachXO2-7000ZE | 2.17 | _ | 2.33 | _ | 2.43 | _ | ns | | | | MachXO2-256ZE | -0.44 | _ | -0.44 | _ | -0.44 | _ | ns | | | | MachXO2-640ZE | -0.43 | _ | -0.43 | _ | -0.43 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-1200ZE | -0.28 | _ | -0.28 | _ | -0.28 | _ | ns | | t <sub>H_DEL</sub> | Register with Input Data Delay | MachXO2-2000ZE | -0.31 | _ | -0.31 | _ | -0.31 | _ | ns | | | | MachXO2-4000ZE | -0.34 | _ | -0.34 | _ | -0.34 | _ | ns | | | | MachXO2-7000ZE | -0.21 | _ | -0.21 | _ | -0.21 | _ | ns | | f <sub>MAX_IO</sub> | Clock Frequency of I/O and PFU Register | All MachXO2 devices | _ | 150 | _ | 125 | _ | 104 | MHz | | General I/O F | Pin Parameters (Using Edge Cl | ock without PLL) | | | | | | | | | | Clock to Output – PIO Output<br>Register | MachXO2-1200ZE | | 11.10 | | 11.51 | | 11.91 | ns | | | | MachXO2-2000ZE | _ | 11.10 | _ | 11.51 | _ | 11.91 | ns | | t <sub>COE</sub> | | MachXO2-4000ZE | _ | 10.89 | | 11.28 | | 11.67 | ns | | | | MachXO2-7000ZE | _ | 11.10 | _ | 11.51 | _ | 11.91 | ns | | | Clock to Data Setup – PIO<br>Input Register | MachXO2-1200ZE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | MachXO2-2000ZE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | t <sub>SUE</sub> | | MachXO2-4000ZE | -0.15 | _ | -0.15 | _ | -0.15 | _ | ns | | | | MachXO2-7000ZE | -0.23 | _ | -0.23 | _ | -0.23 | _ | ns | | | | MachXO2-1200ZE | 3.81 | _ | 4.11 | _ | 4.52 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000ZE | 3.81 | _ | 4.11 | _ | 4.52 | _ | ns | | tHE | Register | MachXO2-4000ZE | 3.60 | _ | 3.89 | _ | 4.28 | _ | ns | | | | MachXO2-7000ZE | 3.81 | _ | 4.11 | _ | 4.52 | _ | ns | | | Clock to Data Setup – PIO | MachXO2-1200ZE | 2.78 | _ | 3.11 | _ | 3.40 | _ | ns | | | | MachXO2-2000ZE | 2.78 | _ | 3.11 | _ | 3.40 | _ | ns | | t <sub>SU_DELE</sub> | Input Register with Data Input Delay | MachXO2-4000ZE | 3.11 | _ | 3.48 | _ | 3.79 | _ | ns | | | Bolay | MachXO2-7000ZE | 2.94 | _ | 3.30 | _ | 3.60 | _ | ns | | | | MachXO2-1200ZE | -0.29 | _ | -0.29 | | -0.29 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000ZE | -0.29 | _ | -0.29 | _ | -0.29 | — | ns | | t <sub>H_DELE</sub> | Register with Input Data Delay | MachXO2-4000ZE | -0.46 | _ | -0.46 | _ | -0.46 | _ | ns | | | | MachXO2-7000ZE | -0.37 | _ | -0.37 | _ | -0.37 | _ | ns | | General I/O F | Pin Parameters (Using Primary | Clock with PLL) | | | | | | | | | t <sub>COPLL</sub> | | MachXO2-1200ZE | _ | 7.95 | _ | 8.07 | _ | 8.19 | ns | | | Clock to Output – PIO Output<br>Register | MachXO2-2000ZE | | 7.97 | | 8.10 | _ | 8.22 | ns | | | | MachXO2-4000ZE | _ | 7.98 | _ | 8.10 | _ | 8.23 | ns | | | | MachXO2-7000ZE | 1 | 8.02 | 1 | 8.14 | _ | 8.26 | ns | | | | MachXO2-1200ZE | 0.85 | | 0.85 | | 0.89 | | ns | | t <sub>SUPLL</sub> | Clock to Data Setup - PIO | MachXO2-2000ZE | 0.84 | 1 | 0.84 | 1 | 0.86 | | ns | | OUPLL | Input Register | MachXO2-4000ZE | 0.84 | _ | 0.84 | - | 0.85 | _ | ns | | | | MachXO2-7000ZE | 0.83 | _ | 0.83 | _ | 0.81 | _ | ns | | | | | -3 | | _ | -2 | _ | 1 | | |------------------------|--------------------------------------------|---------------------------------------|----------|----------|-----------|-------|---------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | | MachXO2-1200ZE | 0.66 | _ | 0.68 | _ | 0.80 | _ | ns | | | Clock to Data Hold – PIO Input<br>Register | MachXO2-2000ZE | 0.68 | _ | 0.70 | _ | 0.83 | _ | ns | | t <sub>HPLL</sub> | | MachXO2-4000ZE | 0.68 | _ | 0.71 | _ | 0.84 | _ | ns | | | | MachXO2-7000ZE | 0.73 | _ | 0.74 | _ | 0.87 | _ | ns | | | | MachXO2-1200ZE | 5.14 | _ | 5.69 | _ | 6.20 | _ | ns | | | Clock to Data Setup - PIO | MachXO2-2000ZE | 5.11 | | 5.67 | | 6.17 | _ | ns | | t <sub>SU_DELPLL</sub> | Input Register with Data Input Delay | MachXO2-4000ZE | 5.27 | _ | 5.84 | _ | 6.35 | _ | ns | | | Dolay | MachXO2-7000ZE | 5.15 | | 5.71 | | 6.23 | _ | ns | | | | MachXO2-1200ZE | -1.36 | | -1.36 | | -1.36 | _ | ns | | | Clock to Data Hold – PIO Input | MachXO2-2000ZE | -1.35 | _ | -1.35 | _ | -1.35 | _ | ns | | <sup>t</sup> H_DELPLL | Register with Input Data Delay | MachXO2-4000ZE | -1.43 | _ | -1.43 | _ | -1.43 | _ | ns | | | | MachXO2-7000ZE | -1.41 | _ | -1.41 | _ | -1.41 | _ | ns | | Generic DDR | X1 Inputs with Clock and Data A | ligned at Pin Using Po | LK Pin | for Cloc | k Input - | GDDR | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.382 | _ | 0.401 | _ | 0.417 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | All MachXO2 | 0.670 | _ | 0.684 | | 0.693 | _ | UI | | f <sub>DATA</sub> | DDRX1 Input Data Speed | devices, all sides | | 140 | | 116 | | 98 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 70 | _ | 58 | _ | 49 | MHz | | | X1 Inputs with Clock and Data Ce | entered at Pin Using PC | LK Pin 1 | or Clock | Input – | GDDRX | 1_RX.SC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 1.319 | _ | 1.412 | | 1.462 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | All MachXO2 | 0.717 | _ | 1.010 | _ | 1.340 | _ | ns | | f <sub>DATA</sub> | DDRX1 Input Data Speed | devices, all sides | | 140 | | 116 | | 98 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency | | _ | 70 | _ | 58 | _ | 49 | MHz | | | X2 Inputs with Clock and Data A | ligned at Pin Using Po | CLK Pin | for Cloc | k Input - | GDDR | (2_RX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After CLK | | _ | 0.361 | _ | 0.346 | _ | 0.334 | UI | | t <sub>DVE</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.602 | _ | 0.625 | _ | 0.648 | _ | UI | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 280 | _ | 234 | _ | 194 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 140 | | 117 | _ | 97 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | | 59 | _ | 49 | MHz | | | X2 Inputs with Clock and Data Ce | entered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 2_RX.EC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>SU</sub> | Input Data Setup Before CLK | | 0.472 | _ | 0.672 | _ | 0.865 | _ | ns | | t <sub>HO</sub> | Input Data Hold After CLK | MachXO2-640U, | 0.363 | _ | 0.501 | _ | 0.743 | _ | ns | | f <sub>DATA</sub> | DDRX2 Serial Input Data<br>Speed | MachXO2-1200/U<br>and larger devices, | _ | 280 | _ | 234 | _ | 194 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK Frequency | bottom side only <sup>11</sup> | _ | 140 | _ | 117 | _ | 97 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 59 | _ | 49 | MHz | | | 4 Inputs with Clock and Data A | ligned at Pin Using PC | LK Pin | for Cloc | k Input - | GDDRX | 4_RX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.307 | _ | 0.316 | _ | 0.326 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | MachXO2-640U, | 0.662 | _ | 0.650 | _ | 0.649 | _ | UI | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-1200/U and larger devices, | _ | 420 | _ | 352 | _ | 292 | Mbps | | | DDRX4 ECLK Frequency | bottom side only11 | | 210 | _ | 176 | _ | 146 | MHz | | f <sub>DDRX4</sub> | DDDDA4 ECLA Flequency | - | | | | | | 1.10 | | Figure 3-5. Receiver RX.CLK.Aligned and MEM DDR Input Waveforms Figure 3-6. Receiver RX.CLK.Centered Waveforms Figure 3-7. Transmitter TX.CLK.Aligned Waveforms Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms # sysCONFIG Port Timing Specifications | Symbol | Pa | Parameter | | Max. | Units | |----------------------|-----------------------|------------------------------|----------|------|-------| | All Configuration Mo | odes | | | | l | | t <sub>PRGM</sub> | PROGRAMN low p | PROGRAMN low pulse accept | | _ | ns | | t <sub>PRGMJ</sub> | PROGRAMN low p | oulse rejection | _ | 25 | ns | | t <sub>INITL</sub> | INITN low time | INITN low time LCMXO2-256 | | | μs | | | | LCMXO2-640 | _ | 35 | μs | | | | LCMXO2-640U/<br>LCMXO2-1200 | _ | 55 | μs | | | | LCMXO2-1200U/<br>LCMXO2-2000 | _ | 70 | μs | | | | LCMXO2-2000U/<br>LCMXO2-4000 | _ | 105 | μs | | | | LCMXO2-7000 | _ | 130 | μs | | t <sub>DPPINIT</sub> | PROGRAMN low to | o INITN low | _ | 150 | ns | | t <sub>DPPDONE</sub> | PROGRAMN low to | o DONE low | _ | 150 | ns | | t <sub>IODISS</sub> | PROGRAMN low to | o I/O disable | _ | 120 | ns | | Slave SPI | - | | <b>!</b> | | • | | f <sub>MAX</sub> | CCLK clock freque | CCLK clock frequency | | 66 | MHz | | t <sub>CCLKH</sub> | CCLK clock pulse | CCLK clock pulse width high | | _ | ns | | t <sub>CCLKL</sub> | CCLK clock pulse | CCLK clock pulse width low | | _ | ns | | t <sub>STSU</sub> | CCLK setup time | | 2 | _ | ns | | t <sub>STH</sub> | CCLK hold time | | 0 | _ | ns | | t <sub>STCO</sub> | CCLK falling edge | to valid output | _ | 10 | ns | | t <sub>STOZ</sub> | CCLK falling edge | to valid disable | _ | 10 | ns | | t <sub>STOV</sub> | CCLK falling edge | to valid enable | _ | 10 | ns | | t <sub>SCS</sub> | Chip select high tin | ne | 25 | _ | ns | | t <sub>scss</sub> | Chip select setup t | ime | 3 | _ | ns | | t <sub>SCSH</sub> | Chip select hold tin | ne | 3 | _ | ns | | Master SPI | • | | <b>.</b> | | | | f <sub>MAX</sub> | MCLK clock freque | ency | _ | 133 | MHz | | t <sub>MCLKH</sub> | MCLK clock pulse | MCLK clock pulse width high | | _ | ns | | t <sub>MCLKL</sub> | MCLK clock pulse | MCLK clock pulse width low | | _ | ns | | t <sub>STSU</sub> | MCLK setup time | | | _ | ns | | t <sub>STH</sub> | MCLK hold time | | 1 | _ | ns | | t <sub>CSSPI</sub> | INITN high to chip | select low | 100 | 200 | ns | | t <sub>MCLK</sub> | INITN high to first I | MCLK edge | 0.75 | 1 | μs | ## **Ordering Information** MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below: LATTICE LCMXO2-1200ZE 1TG100C Datecode LCMXO2 256ZE 1UG64C Datecode #### Notes: - 1. Markings are abbreviated for small packages. - 2. See PCN 05A-12 for information regarding a change to the top-side mark logo. | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-7000HC-4TG144C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-5TG144C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-6TG144C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-7000HC-4BG256C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-5BG256C | 6864 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-6BG256C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-7000HC-4FTG256C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-5FTG256C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-6FTG256C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-7000HC-4BG332C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-5BG332C | 6864 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-6BG332C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 332 | COM | | LCMXO2-7000HC-4FG400C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-5FG400C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-6FG400C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 400 | COM | | LCMXO2-7000HC-4FG484C | 6864 | 2.5 V / 3.3 V | -4 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000HC-5FG484C | 6864 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free fpBGA | 484 | COM | | LCMXO2-7000HC-6FG484C | 6864 | 2.5 V / 3.3 V | -6 | Halogen-Free fpBGA | 484 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-5TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-6TG100CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-4MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-5MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-6MG132CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-4TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-5TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-6TG144CR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | <sup>1.</sup> Specifications for the "LCMXO2-1200HC-speed package CR1" are the same as the "LCMXO2-1200HC-speed package C" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. | Date | Version | Section | Change Summary | | | | | | | | | | | |----------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | May 2014 | 2.5 | Architecture | Updated TransFR (Transparent Field Reconfiguration) section. Updated TransFR description for PLL use during background Flash programming. | | | | | | | | | | | | February 2014 | 02.4 | Introduction | Included the 49 WLCSP package in the MachXO2 Family Selection Guide table. | | | | | | | | | | | | | | Architecture | Added information to Standby Mode and Power Saving Options section. | | | | | | | | | | | | | | Pinout Information | Added the XO2-2000 49 WLCSP in the Pinout Information Summary table. | | | | | | | | | | | | | | Ordering Information | Added UW49 package in MachXO2 Part Number Description. | | | | | | | | | | | | | | | Added and LCMXO2-2000ZE-1UWG49CTR in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging section. | | | | | | | | | | | | | | | Added and LCMXO2-2000ZE-1UWG49ITR in Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging section. | | | | | | | | | | | | December 2013 | 02.3 | Architecture | Updated information on CLKOS output divider in sysCLOCK Phase Locked Loops (PLLs) section. | | | | | | | | | | | | | | DC and Switching | Updated Static Supply Current – ZE Devices table. | | | | | | | | | | | | | | | | | | | | | | | | Characteristics | Updated footnote 4 in sysIO Single-Ended DC Electrical Characteristics table; Updated $V_{\rm IL}$ Max. (V) data for LVCMOS 25 and LVCMOS 28. | | | | | Updated $V_{\text{OS}}$ test condition in sysIO Differential Electrical Characteristics - LVDS table. | | | | | | | | | | | | September 2013 | 02.2 | Architecture | Removed I <sup>2</sup> C Clock-Stretching feature per PCN #10A-13. | | | | | | | | | | | | | | | Removed information on PDPR memory in RAM Mode section. | | | | | | | | | | | | | | | Updated Supported Input Standards table. | | | | | | | | | | | | | | DC and Switching<br>Characteristics | Updated Power-On-Reset Voltage Levels table. | | | | | | | | | | | | June 2013 | 02.1 | Architecture | Architecture Overview – Added information on the state of the register on power up and after configuration. | | | | | | | | | | | | | | | sysCLOCK Phase Locked Loops (PLLs) section – Added missing cross reference to sysCLOCK PLL Timing table. | | | | | | | | | | | | | | DC and Switching<br>Characteristics | Added slew rate information to footnote 2 of the MachXO2 External Switching Characteristics – HC/HE Devices and the MachXO2 External Switching Characteristics – ZE Devices tables. | | | | | | | | | | | | | | | Power-On-Reset Voltage Levels table – Added symbols. | | | | | | | | | | |