# E · Clattice Semiconductor Corporation - <u>LCMXO2-2000HE-4FTG256C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                            |
|--------------------------------|-----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 264                                                                               |
| Number of Logic Elements/Cells | 2112                                                                              |
| Total RAM Bits                 | 75776                                                                             |
| Number of I/O                  | 206                                                                               |
| Number of Gates                | -                                                                                 |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                     |
| Mounting Type                  | Surface Mount                                                                     |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                   |
| Package / Case                 | 256-LBGA                                                                          |
| Supplier Device Package        | 256-FTBGA (17x17)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-2000he-4ftg256c |
|                                |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.



#### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4. PLL Signal | Descriptions |
|-----------------------|--------------|
|-----------------------|--------------|

| Port Name     | I/O | Description                                                       |
|---------------|-----|-------------------------------------------------------------------|
| CLKI          | I   | Input clock to PLL                                                |
| CLKFB         | I   | Feedback clock                                                    |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |



#### Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |
|---------------|-----|--------------------------------------------------------------------------------------------------------|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |
| PLLDATI [7:0] | ļ   | PLL data bus data input                                                                                |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |

### sysMEM Embedded Block RAM Memory

The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

#### sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



 Table 2-5. sysMEM Block Configurations

| Memory Mode      | Configurations                                               |
|------------------|--------------------------------------------------------------|
| Single Port      | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| True Dual Port   | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9             |
| Pseudo Dual Port | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |
| FIFO             | 8,192 x 1<br>4,096 x 2<br>2,048 x 4<br>1,024 x 9<br>512 x 18 |

#### Bus Size Matching

All of the multi-port memory modes support different widths on each of the ports. The RAM bits are mapped LSB word 0 to MSB word 0, LSB word 1 to MSB word 1, and so on. Although the word size and number of words for each port varies, this mapping scheme applies to each port.

#### **RAM Initialization and ROM Operation**

If desired, the contents of the RAM can be pre-loaded during device configuration. EBR initialization data can be loaded from the UFM. To maximize the number of UFM bits, initialize the EBRs used in your design to an all-zero pattern. Initializing to an all-zero pattern does not use up UFM bits. MachXO2 devices have been designed such that multiple EBRs share the same initialization memory space if they are initialized to the same pattern.

By preloading the RAM block during the chip configuration cycle and disabling the write controls, the sysMEM block can also be utilized as a ROM.

#### Memory Cascading

Larger and deeper blocks of RAM can be created using EBR sysMEM Blocks. Typically, the Lattice design tools cascade memory transparently, based on specific design inputs.

#### Single, Dual, Pseudo-Dual Port and FIFO Modes

Figure 2-8 shows the five basic memory configurations and their input/output names. In all the sysMEM RAM modes, the input data and addresses for the ports are registered at the input of the memory array. The output data of the memory is optionally registered at the memory array output.



#### Figure 2-8. sysMEM Memory Primitives



#### Table 2-6. EBR Signal Descriptions

| Port Name        | Description                 | Active State      |
|------------------|-----------------------------|-------------------|
| CLK              | Clock                       | Rising Clock Edge |
| CE               | Clock Enable                | Active High       |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |
| RST              | Reset                       | Active High       |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |
| WE               | Write Enable                | Active High       |
| AD               | Address Bus                 | —                 |
| DI               | Data In                     | —                 |
| DO               | Data Out                    | —                 |
| CS               | Chip Select                 | Active High       |
| AFF              | FIFO RAM Almost Full Flag   | —                 |
| FF               | FIFO RAM Full Flag          | —                 |
| AEF              | FIFO RAM Almost Empty Flag  | —                 |
| EF               | FIFO RAM Empty Flag         | —                 |
| RPRST            | FIFO RAM Read Pointer Reset | —                 |

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable.



### Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.



Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)



#### Right Edge

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)





#### **Output Register Block**

The output register block registers signals from the core of the device before they are passed to the sysIO buffers.

#### Left, Top, Bottom Edges

In SDR mode, D0 feeds one of the flip-flops that then feeds the output. The flip-flop can be configured as a D-type register or latch.

In DDR generic mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the same clock is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-14 shows the output register block on the left, top and bottom edges.

Figure 2-14. MachXO2 Output Register Block Diagram (PIO on the Left, Top and Bottom Edges)



#### **Right Edge**

The output register block on the right edge is a superset of the output register on left, top and bottom edges of the device. In addition to supporting SDR and Generic DDR modes, the output register blocks for PIOs on the right edge include additional logic to support DDR-memory interfaces. Operation of this block is similar to that of the output register block on other edges.

In DDR memory mode, D0 and D1 inputs are fed into registers on the positive edge of the clock. At the next falling edge the registered D1 input is registered into the register Q1. A multiplexer running off the DQSW90 signal is used to switch the mux between the outputs of registers Q0 and Q1 that will then feed the output.

Figure 2-15 shows the output register block on the right edge.



There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes:

- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B)
- TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices

#### Figure 2-22. SPI Core Block Diagram



Table 2-16 describes the signals interfacing with the SPI cores.

Table 2-16. SPI Core Signal Description

| Signal Name | I/O | Master/Slave | Description                                                                                                                                                                           |  |  |  |
|-------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| spi_csn[0]  | 0   | Master       | SPI master chip-select output                                                                                                                                                         |  |  |  |
| spi_csn[17] | 0   | Master       | Additional SPI chip-select outputs (total up to eight slaves)                                                                                                                         |  |  |  |
| spi_scsn    | I   | Slave        | SPI slave chip-select input                                                                                                                                                           |  |  |  |
| spi_irq     | 0   | Master/Slave | Interrupt request                                                                                                                                                                     |  |  |  |
| spi_clk     | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode.                                                                                                                                |  |  |  |
| spi_miso    | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode.                                                                                                                                 |  |  |  |
| spi_mosi    | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode.                                                                                                                                 |  |  |  |
| ufm_sn      | I   | Slave        | Configuration Slave Chip Select (active low), dedicated for selecting the User Flash Memory (UFM).                                                                                    |  |  |  |
| cfg_stdby   | 0   | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. |  |  |  |
| cfg_wake    | 0   | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab.  |  |  |  |



For more details on these embedded functions, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

### **User Flash Memory (UFM)**

MachXO2-640/U and higher density devices provide a User Flash Memory block, which can be used for a variety of applications including storing a portion of the configuration image, initializing EBRs, to store PROM data or, as a general purpose user Flash memory. The UFM block connects to the device core through the embedded function block WISHBONE interface. Users can also access the UFM block through the JTAG, I<sup>2</sup>C and SPI interfaces of the device. The UFM block offers the following features:

- Non-volatile storage up to 256 kbits
- 100K write cycles
- Write access is performed page-wise; each page has 128 bits (16 bytes)
- Auto-increment addressing
- WISHBONE interface

For more information on the UFM, please refer to TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices.

### **Standby Mode and Power Saving Options**

MachXO2 devices are available in three options for maximum flexibility: ZE, HC and HE devices. The ZE devices have ultra low static and dynamic power consumption. These devices use a 1.2 V core voltage that further reduces power consumption. The HC and HE devices are designed to provide high performance. The HC devices have a built-in voltage regulator to allow for 2.5 V V<sub>CC</sub> and 3.3 V V<sub>CC</sub> while the HE devices operate at 1.2 V V<sub>CC</sub>.

MachXO2 devices have been designed with features that allow users to meet the static and dynamic power requirements of their applications by controlling various device subsystems such as the bandgap, power-on-reset circuitry, I/O bank controllers, power guard, on-chip oscillator, PLLs, etc. In order to maximize power savings, MachXO2 devices support an ultra low power Stand-by mode. While most of these features are available in all three device types, these features are mainly intended for use with MachXO2 ZE devices to manage power consumption.

In the stand-by mode the MachXO2 devices are powered on and configured. Internal logic, I/Os and memories are switched on and remain operational, as the user logic waits for an external input. The device enters this mode when the standby input of the standby controller is toggled or when an appropriate I<sup>2</sup>C or JTAG instruction is issued by an external master. Various subsystems in the device such as the band gap, power-on-reset circuitry etc can be configured such that they are automatically turned "off" or go into a low power consumption state to save power when the device enters this state. Note that the MachXO2 devices are powered on when in standby mode and all power supplies should remain in the Recommended Operating Conditions.



### Power-On-Reset Voltage Levels<sup>1, 2, 3, 4, 5</sup>

| Symbol                    | Parameter                                                                                            | Min. | Тур. | Max. | Units |
|---------------------------|------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>PORUP</sub>        | Power-On-Reset ramp up trip point (band gap based circuit monitoring $V_{CCINT}$ and $V_{CCIO0})$    | 0.9  | —    | 1.06 | V     |
| V <sub>PORUPEXT</sub>     | Power-On-Reset ramp up trip point (band gap based circuit monitoring external $V_{CC}$ power supply) | 1.5  | _    | 2.1  | V     |
| V <sub>PORDNBG</sub>      | Power-On-Reset ramp down trip point (band gap based circuit monitoring $V_{CCINT})$                  | 0.75 | _    | 0.93 | V     |
| V <sub>PORDNBGEXT</sub>   | Power-On-Reset ramp down trip point (band gap based circuit monitoring $\mathrm{V}_{\mathrm{CC}}$ )  | 0.98 | _    | 1.33 | V     |
| V <sub>PORDNSRAM</sub>    | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $V_{CCINT})$                      | _    | 0.6  |      | V     |
| V <sub>PORDNSRAMEXT</sub> | Power-On-Reset ramp down trip point (SRAM based circuit monitoring $\mathrm{V}_{\mathrm{CC}}$ )      | _    | 0.96 | —    | V     |

1. These POR trip points are only provided for guidance. Device operation is only characterized for power supply voltages specified under recommended operating conditions.

2. For devices without voltage regulators V<sub>CCINT</sub> is the same as the V<sub>CC</sub> supply voltage. For devices with voltage regulators, V<sub>CCINT</sub> is regulated from the V<sub>CC</sub> supply voltage.

3. Note that V<sub>PORUP</sub> (min.) and V<sub>PORDNBG</sub> (max.) are in different process corners. For any given process corner V<sub>PORDNBG</sub> (max.) is always 12.0 mV below V<sub>PORUP</sub> (min.).

4. V<sub>PORUPEXT</sub> is for HC devices only. In these devices a separate POR circuit monitors the external V<sub>CC</sub> power supply.

5. V<sub>CCIO0</sub> does not have a Power-On-Reset ramp down trip point. V<sub>CCIO0</sub> must remain within the Recommended Operating Conditions to ensure proper operation.

### **Programming/Erase Specifications**

| Symbol                 | Parameter                                           | Min. | Max. <sup>1</sup> | Units  |
|------------------------|-----------------------------------------------------|------|-------------------|--------|
| Nanagaya               | Flash Programming cycles per t <sub>RETENTION</sub> | —    | 10,000            | Cycles |
| NPROGCYC               | Flash functional programming cycles                 | —    | 100,000           | Oycles |
|                        | Data retention at 100 °C junction temperature       | 10   | —                 | Years  |
| <sup>t</sup> RETENTION | Data retention at 85 °C junction temperature        | 20   | _                 | Teals  |

1. Maximum Flash memory reads are limited to 7.5E13 cycles over the lifetime of the product.

### Hot Socketing Specifications<sup>1, 2, 3</sup>

| Symbol          | Parameter                    | Condition                   | Max.    | Units |
|-----------------|------------------------------|-----------------------------|---------|-------|
| I <sub>DK</sub> | Input or I/O leakage Current | $0 < V_{IN} < V_{IH}$ (MAX) | +/-1000 | μΑ    |

1. Insensitive to sequence of  $V_{CC}$  and  $V_{CCIO}$ . However, assumes monotonic rise/fall rates for  $V_{CC}$  and  $V_{CCIO}$ .

2.  $0 < V_{CC} < V_{CC}$  (MAX),  $0 < V_{CCIO} < V_{CCIO}$  (MAX).

3. I<sub>DK</sub> is additive to I<sub>PU</sub>, I<sub>PD</sub> or I<sub>BH</sub>.

### **ESD Performance**

Please refer to the MachXO2 Product Family Qualification Summary for complete qualification data, including ESD performance.



# MachXO2 External Switching Characteristics – HC/HE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                    |                                               |                                    | -     | 6    | -     | 5    | -4    |      |       |
|------------------------------------|-----------------------------------------------|------------------------------------|-------|------|-------|------|-------|------|-------|
| Parameter                          | Description                                   | Device                             | Min.  | Max. | Min.  | Max. | Min.  | Max. | Units |
| Clocks                             |                                               |                                    |       |      |       |      |       |      |       |
| Primary Clo                        | cks                                           |                                    |       |      |       |      |       |      |       |
| f <sub>MAX_PRI</sub> <sup>8</sup>  | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                | _     | 388  |       | 323  | _     | 269  | MHz   |
| t <sub>W_PRI</sub>                 | Clock Pulse Width for Primary Clock           | All MachXO2 devices                | 0.5   | _    | 0.6   | _    | 0.7   | _    | ns    |
|                                    |                                               | MachXO2-256HC-HE                   |       | 912  |       | 939  | —     | 975  | ps    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 844  |       | 871  | —     | 908  | ps    |
|                                    | Primary Clock Skew Within a                   | MachXO2-1200HC-HE                  |       | 868  |       | 902  | —     | 951  | ps    |
| t <sub>SKEW_PRI</sub>              | Device                                        | MachXO2-2000HC-HE                  |       | 867  |       | 897  | —     | 941  | ps    |
|                                    |                                               | MachXO2-4000HC-HE                  | _     | 865  |       | 892  | —     | 931  | ps    |
|                                    |                                               | MachXO2-7000HC-HE                  | _     | 902  |       | 942  | —     | 989  | ps    |
| Edge Clock                         |                                               |                                    |       |      |       |      |       |      | I     |
| f <sub>MAX_EDGE</sub> <sup>8</sup> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 400  | _     | 333  | _     | 278  | MHz   |
| Pin-LUT-Pin                        | Propagation Delay                             | I                                  |       |      | 1     |      |       |      |       |
| t <sub>PD</sub>                    | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 6.72 | _     | 6.96 | _     | 7.24 | ns    |
| General I/O                        | Pin Parameters (Using Primary                 | y Clock without PLL)               |       |      | 1     |      |       |      |       |
|                                    |                                               | MachXO2-256HC-HE                   |       | 7.13 |       | 7.30 |       | 7.57 | ns    |
|                                    |                                               | MachXO2-640HC-HE                   |       | 7.15 |       | 7.30 | —     | 7.57 | ns    |
|                                    | Clock to Output – PIO Output                  | MachXO2-1200HC-HE                  |       | 7.44 |       | 7.64 |       | 7.94 | ns    |
| t <sub>co</sub>                    | Register                                      | MachXO2-2000HC-HE                  |       | 7.46 |       | 7.66 |       | 7.96 | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  |       | 7.51 |       | 7.71 | —     | 8.01 | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  |       | 7.54 |       | 7.75 |       | 8.06 | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | -0.06 |      | -0.06 |      | -0.06 | _    | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | -0.06 |      | -0.06 | _    | -0.06 | _    | ns    |
|                                    | Clock to Data Setup – PIO                     | MachXO2-1200HC-HE                  | -0.17 |      | -0.17 | _    | -0.17 | _    | ns    |
| t <sub>SU</sub>                    | Input Register                                | MachXO2-2000HC-HE                  | -0.20 |      | -0.20 | _    | -0.20 | _    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | -0.23 | _    | -0.23 | _    | -0.23 | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | -0.23 | _    | -0.23 | _    | -0.23 | _    | ns    |
|                                    |                                               | MachXO2-256HC-HE                   | 1.75  | —    | 1.95  | —    | 2.16  | —    | ns    |
|                                    |                                               | MachXO2-640HC-HE                   | 1.75  | _    | 1.95  | _    | 2.16  | _    | ns    |
|                                    | Clock to Data Hold – PIO Input                | MachXO2-1200HC-HE                  | 1.88  | _    | 2.12  | _    | 2.36  | _    | ns    |
| t <sub>H</sub>                     | Register                                      | MachXO2-2000HC-HE                  | 1.89  | _    | 2.13  | _    | 2.37  | _    | ns    |
|                                    |                                               | MachXO2-4000HC-HE                  | 1.94  |      | 2.18  |      | 2.43  | _    | ns    |
|                                    |                                               | MachXO2-7000HC-HE                  | 1.98  | _    | 2.23  | _    | 2.49  | _    | ns    |

**Over Recommended Operating Conditions** 



## MachXO2 External Switching Characteristics – ZE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                   |                                               |                                    | -     | -3    | -     | 2     | -1    |       |       |
|-----------------------------------|-----------------------------------------------|------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter                         | Description                                   | Device                             | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| Clocks                            |                                               |                                    |       |       |       |       |       |       |       |
| Primary Cloo                      | cks                                           |                                    |       |       |       |       |       |       |       |
| f <sub>MAX_PRI</sub> <sup>8</sup> | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                | _     | 150   | _     | 125   | —     | 104   | MHz   |
| t <sub>W_PRI</sub>                | Clock Pulse Width for Primary<br>Clock        | All MachXO2 devices                | 1.00  | _     | 1.20  | _     | 1.40  | _     | ns    |
|                                   |                                               | MachXO2-256ZE                      | —     | 1250  |       | 1272  | —     | 1296  | ps    |
|                                   |                                               | MachXO2-640ZE                      |       | 1161  |       | 1183  | —     | 1206  | ps    |
|                                   | Primary Clock Skew Within a                   | MachXO2-1200ZE                     |       | 1213  |       | 1267  | —     | 1322  | ps    |
| <sup>t</sup> SKEW_PRI             | Device                                        | MachXO2-2000ZE                     |       | 1204  |       | 1250  | —     | 1296  | ps    |
|                                   |                                               | MachXO2-4000ZE                     |       | 1195  |       | 1233  | —     | 1269  | ps    |
|                                   |                                               | MachXO2-7000ZE                     |       | 1243  |       | 1268  | —     | 1296  | ps    |
| Edge Clock                        |                                               |                                    |       |       |       |       |       |       |       |
| f <sub>MAX_EDGE<sup>8</sup></sub> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 210   | _     | 175   | _     | 146   | MHz   |
| Pin-LUT-Pin                       | Propagation Delay                             |                                    |       | 1     | 1     |       |       |       | 1     |
| t <sub>PD</sub>                   | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 9.35  | _     | 9.78  | _     | 10.21 | ns    |
| General I/O I                     | Pin Parameters (Using Primary                 | Clock without PLL)                 | 1     |       |       | 1     |       | 1     |       |
|                                   |                                               | MachXO2-256ZE                      |       | 10.46 | —     | 10.86 | —     | 11.25 | ns    |
|                                   |                                               | MachXO2-640ZE                      |       | 10.52 |       | 10.92 | —     | 11.32 | ns    |
|                                   | Clock to Output – PIO Output                  | MachXO2-1200ZE                     |       | 11.24 |       | 11.68 | —     | 12.12 | ns    |
| t <sub>CO</sub>                   | Register                                      | MachXO2-2000ZE                     |       | 11.27 |       | 11.71 | —     | 12.16 | ns    |
|                                   |                                               | MachXO2-4000ZE                     |       | 11.28 |       | 11.78 | —     | 12.28 | ns    |
|                                   |                                               | MachXO2-7000ZE                     | —     | 11.22 |       | 11.76 | —     | 12.30 | ns    |
|                                   |                                               | MachXO2-256ZE                      | -0.21 |       | -0.21 | —     | -0.21 | —     | ns    |
|                                   |                                               | MachXO2-640ZE                      | -0.22 | —     | -0.22 | —     | -0.22 | —     | ns    |
|                                   | Clock to Data Setup – PIO                     | MachXO2-1200ZE                     | -0.25 | —     | -0.25 | —     | -0.25 | —     | ns    |
| t <sub>SU</sub>                   | Input Register                                | MachXO2-2000ZE                     | -0.27 | —     | -0.27 | —     | -0.27 | —     | ns    |
|                                   |                                               | MachXO2-4000ZE                     | -0.31 | —     | -0.31 |       | -0.31 |       | ns    |
|                                   |                                               | MachXO2-7000ZE                     | -0.33 | —     | -0.33 |       | -0.33 |       | ns    |
|                                   |                                               | MachXO2-256ZE                      | 3.96  |       | 4.25  | _     | 4.65  | _     | ns    |
|                                   |                                               | MachXO2-640ZE                      | 4.01  |       | 4.31  | —     | 4.71  | —     | ns    |
| +                                 | Clock to Data Hold – PIO Input                | MachXO2-1200ZE                     | 3.95  |       | 4.29  | _     | 4.73  | _     | ns    |
| t <sub>H</sub>                    | Register                                      | MachXO2-2000ZE                     | 3.94  | —     | 4.29  | —     | 4.74  | —     | ns    |
|                                   |                                               | MachXO2-4000ZE                     | 3.96  |       | 4.36  | —     | 4.87  | —     | ns    |
|                                   |                                               | MachXO2-7000ZE                     | 3.93  |       | 4.37  | —     | 4.91  |       | ns    |
|                                   |                                               | IVIACHAU2-7000ZE                   | 3.93  | —     | 4.37  |       | 4.91  |       |       |

**Over Recommended Operating Conditions** 



|                                                                                                                                 |                                                                 |                                                       | _         | -3       | _       | 2      | _       | 1                            |                        |
|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------|-----------|----------|---------|--------|---------|------------------------------|------------------------|
| Parameter                                                                                                                       | Description                                                     | Device                                                | Min.      | Max.     | Min.    | Max.   | Min.    | Max.                         | Units                  |
| Generic DDR                                                                                                                     | Inputs with Clock and Data Cer                                  | ntered at Pin Using PC                                | LK Pin fo | or Clock | Input – | GDDRX4 | I_RX.EC | LK.Cent                      | ered <sup>9, 12</sup>  |
| t <sub>SU</sub>                                                                                                                 | Input Data Setup Before ECLK                                    |                                                       | 0.434     |          | 0.535   | —      | 0.630   | —                            | ns                     |
| t <sub>HO</sub>                                                                                                                 | Input Data Hold After ECLK                                      | MachXO2-640U,                                         | 0.385     | —        | 0.395   | —      | 0.463   | —                            | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,                 | —         | 420      | _       | 352    | _       | 292                          | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                              | DDRX4 ECLK Frequency                                            | bottom side only <sup>11</sup>                        | —         | 210      | —       | 176    | —       | 146                          | MHz                    |
| f <sub>SCLK</sub>                                                                                                               | SCLK Frequency                                                  |                                                       | —         | 53       | —       | 44     |         | 37                           | MHz                    |
|                                                                                                                                 | uts – GDDR71_RX.ECLK.7.1 <sup>9, 1</sup>                        | 2                                                     |           |          |         |        |         |                              |                        |
| t <sub>DVA</sub>                                                                                                                | Input Data Valid After ECLK                                     |                                                       | —         | 0.307    | —       | 0.316  |         | 0.326                        | UI                     |
| t <sub>DVE</sub>                                                                                                                | Input Data Hold After ECLK                                      |                                                       | 0.662     | —        | 0.650   |        | 0.649   |                              | UI                     |
| f <sub>DATA</sub>                                                                                                               | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U                       | _         | 420      | _       | 352    | _       | 292                          | Mbps                   |
| f <sub>DDR71</sub>                                                                                                              | DDR71 ECLK Frequency                                            | and larger devices,<br>bottom side only <sup>11</sup> | —         | 210      | —       | 176    | —       | 146                          | MHz                    |
| f <sub>CLKIN</sub>                                                                                                              | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | bottom side only                                      | _         | 60       |         | 50     | _       | 42                           | MHz                    |
| Generic DDR Outputs with Clock and Data Aligned at Pin Using PCLK Pin for Clock Input – GDDRX1_TX.SCLK.Aligned <sup>9, 12</sup> |                                                                 |                                                       |           |          |         |        |         | <b>jned</b> <sup>9, 12</sup> |                        |
| t <sub>DIA</sub>                                                                                                                | Output Data Invalid After CLK<br>Output                         |                                                       | —         | 0.850    | —       | 0.910  | —       | 0.970                        | ns                     |
| t <sub>DIB</sub>                                                                                                                | Output Data Invalid Before<br>CLK Output                        | All MachXO2<br>devices, all sides                     | _         | 0.850    | _       | 0.910  | _       | 0.970                        | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX1 Output Data Speed                                         | · · · ·                                               |           | 140      |         | 116    |         | 98                           | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                              | DDRX1 SCLK frequency                                            |                                                       | —         | 70       | —       | 58     | —       | 49                           | MHz                    |
|                                                                                                                                 | Outputs with Clock and Data Ce                                  | ntered at Pin Using PC                                | LK Pin f  | or Clock | Input – | GDDRX  | 1_TX.SC | LK.Cen                       | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>                                                                                                                | Output Data Valid Before CLK<br>Output                          |                                                       | 2.720     | _        | 3.380   | _      | 4.140   |                              | ns                     |
| t <sub>DVA</sub>                                                                                                                | Output Data Valid After CLK<br>Output                           | All MachXO2                                           | 2.720     | _        | 3.380   | _      | 4.140   |                              | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX1 Output Data Speed                                         | devices, all sides                                    | —         | 140      | —       | 116    | —       | 98                           | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                              | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                                       | _         | 70       | _       | 58     | _       | 49                           | MHz                    |
| Generic DDR                                                                                                                     | X2 Outputs with Clock and Data                                  | Aligned at Pin Using P                                | CLK Pin   | for Cloc | k Input | - GDDR | X2_TX.E | CLK.Ali                      | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                                                                                                | Output Data Invalid After CLK<br>Output                         |                                                       |           | 0.270    |         | 0.300  |         | 0.330                        | ns                     |
| t <sub>DIB</sub>                                                                                                                | Output Data Invalid Before<br>CLK Output                        | MachXO2-640U,<br>MachXO2-1200/U                       | _         | 0.270    | _       | 0.300  | _       | 0.330                        | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX2 Serial Output Data<br>Speed                               | and larger devices,<br>top side only                  | _         | 280      | _       | 234    | _       | 194                          | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                              | DDRX2 ECLK frequency                                            | 1                                                     |           | 140      |         | 117    | —       | 97                           | MHz                    |
| f <sub>SCLK</sub>                                                                                                               | SCLK Frequency                                                  |                                                       | _         | 70       | _       | 59     | —       | 49                           | MHz                    |
|                                                                                                                                 |                                                                 |                                                       |           |          |         |        |         |                              |                        |



# MachXO2 Family Data Sheet Pinout Information

March 2017

Data Sheet DS1035

### **Signal Descriptions**

| Signal Name                              | I/O       | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Purpose                          |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                          |           | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                                                                                                                                |
|                                          |           | [A/B/C/D] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O       | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                          |           | During configuration of the user-programmable I/Os, the user has an option to tri-state the I/Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also applies to unused pins (or those not bonded to a package pin). The default during configuration is for user-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. When the device is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some pins, such as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enabled when the device is erased. |
| NC                                       | _         | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GND                                      |           | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together.<br>For QFN 48 package, the exposed die pad is the device ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| VCC                                      |           | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| VCCIOx                                   |           | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| PLL and Clock Function                   | ons (Us   | ed as user-programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| [LOC]_GPLL[T, C]_IN                      | _         | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| [LOC]_GPLL[T, C]_FB                      |           | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| PCLK [n]_[2:0]                           |           | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Test and Programming                     | g (Dual 1 | function pins used for test access port and during sysCONFIG™)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| TMS                                      | I         | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ТСК                                      | I         | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TDI                                      | Ι         | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TDO                                      | 0         | Output pin – Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                          |           | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| JTAGENB                                  | Ι         | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                          |           | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                          |           | For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Configuration (Dual fu                   | nction p  | ins used during sysCONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PROGRAMN                                 | Ι         | Initiates configuration sequence when asserted low. During configuration, or when reserved as PROGRAMN in user mode, this pin always has an active pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHC-4FG484C | 2112 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-5FG484C | 2112 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-2000UHC-6FG484C | 2112 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84C   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-5QN84C   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-6QN84C   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | COM   |
| LCMXO2-4000HC-4MG132C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-5MG132C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-6MG132C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-4000HC-4TG144C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-5TG144C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-6TG144C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | COM   |
| LCMXO2-4000HC-4BG256C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-5BG256C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-6BG256C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | COM   |
| LCMXO2-4000HC-4FTG256C | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-5FTG256C | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-6FTG256C | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | COM   |
| LCMXO2-4000HC-4BG332C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-5BG332C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-6BG332C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | COM   |
| LCMXO2-4000HC-4FG484C  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-5FG484C  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | COM   |
| LCMXO2-4000HC-6FG484C  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | COM   |



#### Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|-------------------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256ZE-1SG32I                    | 256               | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-2SG32I                    | 256               | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-3SG32I                    | 256               | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-1UMG64I                   | 256               | 1.2 V          | -1    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-2UMG64I                   | 256               | 1.2 V          | -2    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-3UMG64I                   | 256               | 1.2 V          | -3    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-1TG100I                   | 256               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-2TG100I                   | 256               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-3TG100I                   | 256               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-1MG132I                   | 256               | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-2MG132I                   | 256               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-3MG132I                   | 256               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-640ZE-1TG100I                   | 640               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-2TG100I                   | 640               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-3TG100I                   | 640               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-1MG132I                   | 640               | 1.2 V          |       | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640ZE-2MG132I                   | 640               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640ZE-3MG132I                   | 640               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
|                                        | 0.0               |                |       |                    |       |       |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-1200ZE-1UWG25ITR1               | 1280              | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR50 <sup>3</sup> | <sup>3</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR1K              | <sup>2</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1SG32I                   | 1280              | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-2SG32I                   | 1280              | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-3SG32I                   | 1280              | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-1TG100I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-2TG100I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-3TG100I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-1MG132I                  | 1280              | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-2MG132I                  | 1280              | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-3MG132I                  | 1280              | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-1TG144I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-2TG144I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
|                                        |                   |                |       |                    |       |       |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



# High-Performance Industrial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256HC-4SG32I  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-5SG32I  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-6SG32I  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256HC-4SG48I  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-5SG48I  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-6SG48I  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-256HC-4UMG64I | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-5UMG64I | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-6UMG64I | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256HC-4TG100I | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-5TG100I | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-6TG100I | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256HC-4MG132I | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256HC-5MG132I | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256HC-6MG132I | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-640HC-4SG48I  | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-5SG48I  | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-6SG48I  | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | IND   |
| LCMXO2-640HC-4TG100I | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-5TG100I | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-6TG100I | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640HC-4MG132I | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640HC-5MG132I | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640HC-6MG132I | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |

| Part Number           | LUTs | Supply Voltage | Grade | Package           | Leads | Temp. |
|-----------------------|------|----------------|-------|-------------------|-------|-------|
| LCMXO2-640UHC-4TG144I | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP | 144   | IND   |
| LCMXO2-640UHC-5TG144I | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP | 144   | IND   |
| LCMXO2-640UHC-6TG144I | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP | 144   | IND   |



# MachXO2 Family Data Sheet Supplemental Information

#### April 2012

Data Sheet DS1035

### **For Further Information**

A variety of technical notes for the MachXO2 family are available on the Lattice web site.

- TN1198, Power Estimation and Management for MachXO2 Devices
- TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide
- TN1201, Memory Usage Guide for MachXO2 Devices
- TN1202, MachXO2 sysIO Usage Guide
- TN1203, Implementing High-Speed Interfaces with MachXO2 Devices
- TN1204, MachXO2 Programming and Configuration Usage Guide
- TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices
- TN1206, MachXO2 SRAM CRC Error Detection Usage Guide
- TN1207, Using TraceID in MachXO2 Devices
- TN1074, PCB Layout Recommendations for BGA Packages
- TN1087, Minimizing System Interruption During Configuration Using TransFR Technology
- AN8086, Designing for Migration from MachXO2-1200-R1 to Standard (non-R1) Devices
- AN8066, Boundary Scan Testability with Lattice sysIO Capability
- MachXO2 Device Pinout Files
- Thermal Management document
- · Lattice design tools

For further information on interface standards, refer to the following web sites:

- JEDEC Standards (LVTTL, LVCMOS, LVDS, DDR, DDR2, LPDDR): www.jedec.org
- PCI: www.pcisig.com

<sup>© 2012</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# MachXO2 Family Data Sheet Revision History

March 2017

Data Sheet DS1035

| Date       | Version | Section                             | Change Summary                                                                                                                                                                                                                                                                                              |
|------------|---------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 2017 | 3.3     | DC and Switching<br>Characteristics | Updated the Absolute Maximum Ratings section.<br>Added standards.                                                                                                                                                                                                                                           |
|            |         |                                     | Updated the sysIO Recommended Operating Conditions section.<br>Added standards.                                                                                                                                                                                                                             |
|            |         |                                     | Updated the sysIO Single-Ended DC Electrical Characteristics sec-<br>tion. Added standards.                                                                                                                                                                                                                 |
|            |         |                                     | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section.<br>Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the $D_{VB}$ and the $D_{VA}$ parameters were changed to $D_{IB}$ and $D_{IA}$ . The parameter descriptions were also modified.                                             |
|            |         | Pinout Information                  | Updated the MachXO2 External Switching Characteristics – ZE<br>Devices section.<br>Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the $D_{VB}$ and the<br>$D_{VA}$ parameters were changed to $D_{IB}$ and $D_{IA}$ . The parameter<br>descriptions were also modified.                                       |
|            |         |                                     | Updated the sysCONFIG Port Timing Specifications section. Corrected the $t_{\text{INITL}}$ units from ns to $\mu$ s.                                                                                                                                                                                        |
|            |         |                                     | Updated the Signal Descriptions section. Revised the descriptions of the PROGRAMN, INITN, and DONE signals.                                                                                                                                                                                                 |
|            |         |                                     | Updated the Pinout Information Summary section. Added footnote to MachXO2-1200 32 QFN.                                                                                                                                                                                                                      |
|            |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Corrected the MG184, BG256, FTG256 package information. Added "(0.8 mm Pitch)" to BG332.                                                                                                                                                               |
|            |         |                                     | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free<br>(RoHS) Packaging section.<br>— Updated LCMXO2-1200ZE-1UWG25ITR50 footnote.<br>— Corrected footnote numbering typo.<br>— Added the LCMXO2-2000ZE-1UWG49ITR50 and LCMXO2-<br>2000ZE-1UWG49ITR1K part numbers. Updated/added footnote/s. |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                  |
|---------------|---------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2014 | 2.9     | Introduction                        | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Removed XO2-4000U data.<br>— Removed 400-ball ftBGA.<br>— Removed 25-ball WLCSP value for XO2-2000U.                   |
|               |         | DC and Switching<br>Characteristics | Updated the Recommended Operating Conditions section. Adjusted Max. values for $V_{CC}$ and $V_{CCIO}$                                                                                                          |
|               |         |                                     | Updated the sysIO Recommended Operating Conditions section.<br>Adjusted Max. values for LVCMOS 3.3, LVTTL, PCI, LVDS33 and<br>LVPECL.                                                                           |
|               |         | Pinout Information                  | Updated the Pinout Information Summary section. Removed MachXO2-4000U.                                                                                                                                          |
|               |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Removed BG400 package.                                                                                                                                     |
|               |         |                                     | Updated the High-Performance Commercial Grade Devices with Volt-<br>age Regulator, Halogen Free (RoHS) Packaging section. Removed<br>LCMXO2-4000UHC part numbers.                                               |
|               |         |                                     | Updated the High-Performance Industrial Grade Devices with Voltage<br>Regulator, Halogen Free (RoHS) Packaging section. Removed<br>LCMXO2-4000UHC part numbers.                                                 |
| November 2014 | 2.8     | Introduction                        | Updated the Features section.<br>— Revised I/Os under Flexible Logic Architecture.<br>— Revised standby power under Ultra Low Power Devices.<br>— Revise input frequency range under Flexible On-Chip Clocking. |
|               |         |                                     | Updated Table 1-1, MachXO2 Family Selection Guide.<br>— Added XO2-4000U data.<br>— Removed HE and ZE device options for XO2-4000.<br>— Added 400-ball ftBGA.                                                    |
|               |         | Pinout Information                  | Updated the Pinout Information Summary section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400.                                                                                                         |
|               |         | Ordering Information                | Updated the MachXO2 Part Number Description section. Added BG400 package.                                                                                                                                       |
|               |         |                                     | Updated the Ordering Information section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400 part numbers.                                                                                                  |
| October 2014  | 2.7     | Ordering Information                | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free<br>(RoHS) Packaging section. Fixed typo in LCMXO2-2000ZE-<br>1UWG49ITR part number package.                                                  |
|               |         | Architecture                        | Updated the Supported Standards section. Added MIPI information to Table 2-12. Supported Input Standards and Table 2-13. Supported Output Standards.                                                            |
|               |         | DC and Switching<br>Characteristics | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                                                            |
|               |         |                                     | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                                                           |
|               |         |                                     | Updated the sysCONFIG Port Timing Specifications section.<br>Updated INITN low time values.                                                                                                                     |
| July 2014     | 2.6     | DC and Switching<br>Characteristics | Updated sysIO Single-Ended DC Electrical Characteristics <sup>1, 2</sup> section.<br>Updated footnote 4.                                                                                                        |
|               |         |                                     | Updated Register-to-Register Performance section. Updated foot-<br>note.                                                                                                                                        |
|               |         | Ordering Information                | Updated UW49 package to UWG49 in MachXO2 Part Number Description.                                                                                                                                               |
|               |         |                                     | Updated LCMXO2-2000ZE-1UWG49CTR package in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging.                                                                                             |