# E · Clattice Semiconductor Corporation - <u>LCMXO2-2000HE-6FTG256C Datasheet</u>



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                            |
|--------------------------------|-----------------------------------------------------------------------------------|
| Number of LABs/CLBs            | 264                                                                               |
| Number of Logic Elements/Cells | 2112                                                                              |
| Total RAM Bits                 | 75776                                                                             |
| Number of I/O                  | 206                                                                               |
| Number of Gates                | -                                                                                 |
| Voltage - Supply               | 1.14V ~ 1.26V                                                                     |
| Mounting Type                  | Surface Mount                                                                     |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                   |
| Package / Case                 | 256-LBGA                                                                          |
| Supplier Device Package        | 256-FTBGA (17x17)                                                                 |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-2000he-6ftg256c |
|                                |                                                                                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Figure 2-8. sysMEM Memory Primitives



#### Table 2-6. EBR Signal Descriptions

| Port Name        | Description                 | Active State      |
|------------------|-----------------------------|-------------------|
| CLK              | Clock                       | Rising Clock Edge |
| CE               | Clock Enable                | Active High       |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |
| RST              | Reset                       | Active High       |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |
| WE               | Write Enable                | Active High       |
| AD               | Address Bus                 | —                 |
| DI               | Data In                     | —                 |
| DO               | Data Out                    | —                 |
| CS               | Chip Select                 | Active High       |
| AFF              | FIFO RAM Almost Full Flag   | —                 |
| FF               | FIFO RAM Full Flag          | —                 |
| AEF              | FIFO RAM Almost Empty Flag  | —                 |
| EF               | FIFO RAM Empty Flag         | —                 |
| RPRST            | FIFO RAM Read Pointer Reset | —                 |

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable.



### Programmable I/O Cells (PIC)

The programmable logic associated with an I/O is called a PIO. The individual PIO are connected to their respective sysIO buffers and pads. On the MachXO2 devices, the PIO cells are assembled into groups of four PIO cells called a Programmable I/O Cell or PIC. The PICs are placed on all four sides of the device.

On all the MachXO2 devices, two adjacent PIOs can be combined to provide a complementary output driver pair.

The MachXO2-640U, MachXO2-1200/U and higher density devices contain enhanced I/O capability. All PIO pairs on these larger devices can implement differential receivers. Half of the PIO pairs on the top edge of these devices can be configured as true LVDS transmit pairs. The PIO pairs on the bottom edge of these higher density devices have on-chip differential termination and also provide PCI support.



### PIO

The PIO contains three blocks: an input register block, output register block and tri-state register block. These blocks contain registers for operating in a variety of modes along with the necessary clock and selection logic.

| Table 2-8 | . PIO | Signal | List |
|-----------|-------|--------|------|
|-----------|-------|--------|------|

| Pin Name               | I/О Туре | Description                                         |
|------------------------|----------|-----------------------------------------------------|
| CE                     | Input    | Clock Enable                                        |
| D                      | Input    | Pin input from sysIO buffer.                        |
| INDD                   | Output   | Register bypassed input.                            |
| INCK                   | Output   | Clock input                                         |
| Q0                     | Output   | DDR positive edge input                             |
| Q1                     | Output   | Registered input/DDR negative edge input            |
| D0                     | Input    | Output signal from the core (SDR and DDR)           |
| D1                     | Input    | Output signal from the core (DDR)                   |
| TD                     | Input    | Tri-state signal from the core                      |
| Q                      | Output   | Data output signals to sysIO Buffer                 |
| TQ                     | Output   | Tri-state output signals to sysIO Buffer            |
| DQSR901                | Input    | DQS shift 90-degree read clock                      |
| DQSW90 <sup>1</sup>    | Input    | DQS shift 90-degree write clock                     |
| DDRCLKPOL <sup>1</sup> | Input    | DDR input register polarity control signal from DQS |
| SCLK                   | Input    | System clock for input and output/tri-state blocks. |
| RST                    | Input    | Local set reset signal                              |

1. Available in PIO on right edge only.

#### Input Register Block

The input register blocks for the PIOs on all edges contain delay elements and registers that can be used to condition high-speed interface signals before they are passed to the device core. In addition to this functionality, the input register blocks for the PIOs on the right edge include built-in logic to interface to DDR memory.

Figure 2-12 shows the input register block for the PIOs located on the left, top and bottom edges. Figure 2-13 shows the input register block for the PIOs on the right edge.

#### Left, Top, Bottom Edges

Input signals are fed from the sysIO buffer to the input register block (as signal D). If desired, the input signal can bypass the register and delay elements and be used directly as a combinatorial signal (INDD), and a clock (INCK). If an input delay is desired, users can select a fixed delay. I/Os on the bottom edge also have a dynamic delay, DEL[4:0]. The delay, if selected, reduces input register hold time requirements when using a global clock. The input block allows two modes of operation. In single data rate (SDR) the data is registered with the system clock (SCLK) by one of the registers in the single data rate sync register block. In Generic DDR mode, two registers are used to sample the data on the positive and negative edges of the system clock (SCLK) signal, creating two data streams.



More information on the input gearbox is available in TN1203, Implementing High-Speed Interfaces with MachXO2 Devices.

### **Output Gearbox**

Each PIC on the top edge has a built-in 8:1 output gearbox. Each of these output gearboxes may be programmed as a 7:1 serializer or as one ODDRX4 (8:1) gearbox or as two ODDRX2 (4:1) gearboxes. Table 2-10 shows the gearbox signals.

#### Table 2-10. Output Gearbox Signal List

| Name                       | I/O Type | Description                     |
|----------------------------|----------|---------------------------------|
| Q                          | Output   | High-speed data output          |
| D[7:0]                     | Input    | Low-speed data from device core |
| Video TX(7:1): D[6:0]      |          |                                 |
| GDDRX4(8:1): D[7:0]        |          |                                 |
| GDDRX2(4:1)(IOL-A): D[3:0] |          |                                 |
| GDDRX2(4:1)(IOL-C): D[7:4] |          |                                 |
| SCLK                       | Input    | Slow-speed system clock         |
| ECLK [1:0]                 | Input    | High-speed edge clock           |
| RST                        | Input    | Reset                           |

The gearboxes have three stage pipeline registers. The first stage registers sample the low-speed input data on the low-speed system clock. The second stage registers transfer data from the low-speed clock registers to the high-speed clock registers. The third stage pipeline registers controlled by high-speed edge clock shift and mux the high-speed data out to the sysIO buffer. Figure 2-17 shows the output gearbox block diagram.



### Static Supply Current – HC/HE Devices<sup>1, 2, 3, 6</sup>

| Symbol | Parameter                                       | Device         | Typ.⁴ | Units |
|--------|-------------------------------------------------|----------------|-------|-------|
|        |                                                 | LCMXO2-256HC   | 1.15  | mA    |
|        |                                                 | LCMXO2-640HC   | 1.84  | mA    |
|        |                                                 | LCMXO2-640UHC  | 3.48  | mA    |
|        |                                                 | LCMXO2-1200HC  | 3.49  | mA    |
|        |                                                 | LCMXO2-1200UHC | 4.80  | mA    |
|        | Core Power Supply                               | LCMXO2-2000HC  | 4.80  | mA    |
| ICC    |                                                 | LCMXO2-2000UHC | 8.44  | mA    |
|        |                                                 | LCMXO2-4000HC  | 8.45  | mA    |
|        |                                                 | LCMXO2-7000HC  | 12.87 | mA    |
|        |                                                 | LCMXO2-2000HE  | 1.39  | mA    |
|        |                                                 | LCMXO2-4000HE  | 2.55  | mA    |
|        |                                                 | LCMXO2-7000HE  | 4.06  | mA    |
| Іссю   | Bank Power Supply⁵<br>V <sub>CCIO</sub> = 2.5 V | All devices    | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes blank pattern with the following characteristics: all outputs are tri-stated, all inputs are configured as LVCMOS and held at V<sub>CCIO</sub> or GND, on-chip oscillator is off, on-chip PLL is off.

3. Frequency = 0 MHz.

4.  $T_J = 25$  °C, power supplies at nominal voltage.

5. Does not include pull-up/pull-down.

6. To determine the MachXO2 peak start-up current data, use the Power Calculator tool.

### Programming and Erase Flash Supply Current – HC/HE Devices<sup>1, 2, 3, 4</sup>

| Symbol            | Parameter                      | Device         | Typ.⁵ | Units |
|-------------------|--------------------------------|----------------|-------|-------|
|                   |                                | LCMXO2-256HC   | 14.6  | mA    |
|                   |                                | LCMXO2-640HC   | 16.1  | mA    |
|                   |                                | LCMXO2-640UHC  | 18.8  | mA    |
|                   |                                | LCMXO2-1200HC  | 18.8  | mA    |
|                   |                                | LCMXO2-1200UHC | 22.1  | mA    |
|                   |                                | LCMXO2-2000HC  | 22.1  | mA    |
| I <sub>CC</sub>   | Core Power Supply              | LCMXO2-2000UHC | 26.8  | mA    |
|                   |                                | LCMXO2-4000HC  | 26.8  | mA    |
|                   |                                | LCMXO2-7000HC  | 33.2  | mA    |
|                   |                                | LCMXO2-2000HE  | 18.3  | mA    |
|                   |                                | LCMXO2-2000UHE | 20.4  | mA    |
|                   |                                | LCMXO2-4000HE  | 20.4  | mA    |
|                   |                                | LCMXO2-7000HE  | 23.9  | mA    |
| I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices    | 0     | mA    |

1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices.

2. Assumes all inputs are held at  $V_{CCIO}$  or GND and all outputs are tri-stated.

3. Typical user pattern.

4. JTAG programming is at 25 MHz.

5.  $T_J = 25$  °C, power supplies at nominal voltage.

6. Per bank.  $V_{CCIO} = 2.5$  V. Does not include pull-up/pull-down.



#### RSDS

The MachXO2 family supports the differential RSDS standard. The output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Use LVDS25E mode with suggested resistors for RSDS operation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



#### Figure 3-4. RSDS (Reduced Swing Differential Standard)

#### Table 3-4. RSDS DC Conditions

| Parameter         | Description                 | Typical | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 294     | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 121     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.35    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.15    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.20    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25    | V     |
| Z <sub>BACK</sub> | Back impedance              | 101.5   | Ohms  |
| IDC               | DC output current           | 3.66    | mA    |



|                        |                                      |                                                                                                                                                       | -        | -3        | -         | -2      | - 1     | 1       |                        |
|------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------|-----------|---------|---------|---------|------------------------|
| Parameter              | Description                          | Device                                                                                                                                                | Min.     | Max.      | Min.      | Max.    | Min.    | Max.    | Units                  |
|                        |                                      | MachXO2-1200ZE                                                                                                                                        | 0.66     |           | 0.68      |         | 0.80    |         | ns                     |
|                        | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                                                                                                                                        | 0.68     | —         | 0.70      | —       | 0.83    | —       | ns                     |
| t <sub>HPLL</sub>      | Register                             | MachXO2-4000ZE                                                                                                                                        | 0.68     | —         | 0.71      | —       | 0.84    | —       | ns                     |
|                        |                                      | MachXO2-7000ZE                                                                                                                                        | 0.73     | —         | 0.74      | —       | 0.87    | —       | ns                     |
| -                      |                                      | MachXO2-1200ZE                                                                                                                                        | 5.14     | —         | 5.69      | —       | 6.20    | —       | ns                     |
|                        | Clock to Data Setup – PIO            | MachXO2-2000ZE                                                                                                                                        | 5.11     | —         | 5.67      | —       | 6.17    | —       | ns                     |
| <sup>t</sup> SU_DELPLL | Input Register with Data Input Delay | MachXO2-4000ZE                                                                                                                                        | 5.27     | —         | 5.84      | —       | 6.35    | —       | ns                     |
|                        |                                      | MachXO2-7000ZE                                                                                                                                        | 5.15     | —         | 5.71      | —       | 6.23    | —       | ns                     |
| -                      |                                      | MachXO2-1200ZE                                                                                                                                        | -1.36    | —         | -1.36     | —       | -1.36   | —       | ns                     |
|                        | Clock to Data Hold – PIO Input       | MachXO2-2000ZE                                                                                                                                        | -1.35    |           | -1.35     |         | -1.35   |         | ns                     |
| <sup>t</sup> H_DELPLL  |                                      | MachXO2-4000ZE                                                                                                                                        | -1.43    |           | -1.43     |         | -1.43   |         | ns                     |
|                        |                                      | MachXO2-7000ZE                                                                                                                                        | -1.41    |           | -1.41     |         | -1.41   |         | ns                     |
| Generic DDR            | X1 Inputs with Clock and Data A      | ligned at Pin Using P                                                                                                                                 | CLK Pin  | for Cloc  | k Input - | - GDDR) | (1_RX.S | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                                                                                                                       | —        | 0.382     |           | 0.401   | —       | 0.417   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | All MachXO2                                                                                                                                           | 0.670    | —         | 0.684     | —       | 0.693   | —       | UI                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               | devices, all sides                                                                                                                                    | _        | 140       |           | 116     | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                                                                                                                       | _        | 70        |           | 58      | —       | 49      | MHz                    |
|                        | X1 Inputs with Clock and Data Ce     | entered at Pin Using PO                                                                                                                               | LK Pin f | for Clock | lnput –   | GDDRX   | 1_RX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                                                                                                                       | 1.319    |           | 1.412     |         | 1.462   |         | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            |                                                                                                                                                       | 0.717    | _         | 1.010     |         | 1.340   |         | ns                     |
| f <sub>DATA</sub>      | DDRX1 Input Data Speed               |                                                                                                                                                       | _        | 140       |           | 116     | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>     | DDRX1 SCLK Frequency                 |                                                                                                                                                       | _        | 70        |           | 58      | —       | 49      | MHz                    |
|                        | X2 Inputs with Clock and Data A      | ligned at Pin Using P                                                                                                                                 | LK Pin   | for Cloc  | k Input - | GDDR    | 2_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After CLK           |                                                                                                                                                       | —        | 0.361     |           | 0.346   | —       | 0.334   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After CLK            | MachXO2-640U,                                                                                                                                         | 0.602    |           | 0.625     |         | 0.648   |         | UI                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices,                                                                                                                 | _        | 280       | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                                                                                                                        | _        | 140       |           | 117     | —       | 97      | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                                                                                                                       | _        | 70        |           | 59      | —       | 49      | MHz                    |
|                        | X2 Inputs with Clock and Data Ce     | entered at Pin Using P                                                                                                                                | LK Pin f | for Clock | Input –   | GDDRX   | 2_RX.EC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>SU</sub>        | Input Data Setup Before CLK          |                                                                                                                                                       | 0.472    |           | 0.672     |         | 0.865   |         | ns                     |
| t <sub>HO</sub>        | Input Data Hold After CLK            |                                                                                                                                                       | 0.363    | _         | 0.501     |         | 0.743   |         | ns                     |
| f <sub>DATA</sub>      | DDRX2 Serial Input Data<br>Speed     | MachXO2-0400,<br>MachXO2-1200/U<br>and larger devices,                                                                                                |          | 280       | _         | 234     | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>     | DDRX2 ECLK Frequency                 | bottom side only <sup>11</sup>                                                                                                                        |          | 140       |           | 117     | _       | 97      | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                                                                                                                       |          | 70        |           | 59      | _       | 49      | MHz                    |
|                        | 4 Inputs with Clock and Data A       | ligned at Pin Using PC                                                                                                                                | LK Pin   | for Cloc  | k Input - | GDDRX   | 4_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DVA</sub>       | Input Data Valid After ECLK          |                                                                                                                                                       | _        | 0.307     |           | 0.316   | _       | 0.326   | UI                     |
| t <sub>DVE</sub>       | Input Data Hold After ECLK           | MachXO2-640U                                                                                                                                          | 0.662    |           | 0.650     |         | 0.649   | _       | UI                     |
| f <sub>DATA</sub>      | DDRX4 Serial Input Data<br>Speed     | MachXO2-1200/U<br>and larger devices,                                                                                                                 | —        | 420       | _         | 352     | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>     | DDRX4 ECLK Frequency                 | MachXO2-640U,<br>MachXO2-1200/U<br>and larger devices,<br>bottom side only <sup>11</sup><br>gned at Pin Using PCLI<br>MachXO2-640U,<br>MachXO2-1200/U | <b>—</b> | 210       |           | 176     | _       | 146     | MHz                    |
| f <sub>SCLK</sub>      | SCLK Frequency                       |                                                                                                                                                       | <u> </u> | 53        | _         | 44      | —       | 37      | MHz                    |
| JULIN                  |                                      | I                                                                                                                                                     | 1        |           |           |         | I       |         |                        |



|                    |                                                                                                                                 |                                       | _         | 3        | _       | 2      | _       | 1       |                        |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----------|----------|---------|--------|---------|---------|------------------------|
| Parameter          | Description                                                                                                                     | Device                                | Min.      | Max.     | Min.    | Max.   | Min.    | Max.    | Units                  |
| Generic DDR4       | Inputs with Clock and Data Cer                                                                                                  | ntered at Pin Using PC                | LK Pin fo | or Clock | Input – | GDDRX4 | RX.EC   | LK.Cent | tered <sup>9, 12</sup> |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                                                                                    |                                       | 0.434     | —        | 0.535   | _      | 0.630   | —       | ns                     |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                                                                                      | MachXO2-640U,                         | 0.385     | —        | 0.395   | —      | 0.463   | —       | ns                     |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                                                                                | MachXO2-1200/U<br>and larger devices, | _         | 420      | _       | 352    |         | 292     | Mbps                   |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                                                                                            | bottom side only <sup>11</sup>        | —         | 210      | —       | 176    | _       | 146     | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                                  |                                       |           | 53       |         | 44     |         | 37      | MHz                    |
|                    | uts – GDDR71_RX.ECLK.7.1 <sup>9, 12</sup>                                                                                       | 2                                     |           |          |         |        |         |         |                        |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                                                                                     |                                       | —         | 0.307    |         | 0.316  |         | 0.326   | UI                     |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                                                                                      |                                       | 0.662     |          | 0.650   |        | 0.649   |         | UI                     |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                                                                                | MachXO2-640U,<br>MachXO2-1200/U       | _         | 420      | _       | 352    |         | 292     | Mbps                   |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                                                                                            | and larger devices,                   | —         | 210      | —       | 176    | —       | 146     | MHz                    |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL)                                                                 | bottom side only <sup>11</sup>        | _         | 60       | _       | 50     | _       | 42      | MHz                    |
| Generic DDR        | Generic DDR Outputs with Clock and Data Aligned at Pin Using PCLK Pin for Clock Input – GDDRX1_TX.SCLK.Aligned <sup>9, 12</sup> |                                       |           |          |         |        |         |         |                        |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                                                                                         |                                       | —         | 0.850    | —       | 0.910  | _       | 0.970   | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                                                                                        | All MachXO2<br>devices, all sides     | _         | 0.850    | _       | 0.910  |         | 0.970   | ns                     |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                                                                                         |                                       | —         | 140      | —       | 116    | _       | 98      | Mbps                   |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                                                                                            |                                       | —         | 70       | —       | 58     | _       | 49      | MHz                    |
|                    | Outputs with Clock and Data Ce                                                                                                  | ntered at Pin Using PC                | LK Pin f  | or Clock | Input – | GDDRX  | 1_TX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                                                                                          |                                       | 2.720     | _        | 3.380   |        | 4.140   |         | ns                     |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                                                                                           | All MachXO2                           | 2.720     |          | 3.380   |        | 4.140   |         | ns                     |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                                                                                         | devices, all sides                    | —         | 140      | —       | 116    | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                                                                                |                                       | _         | 70       | _       | 58     | _       | 49      | MHz                    |
| Generic DDRX       | (2 Outputs with Clock and Data                                                                                                  | Aligned at Pin Using P                | CLK Pin   | for Cloc | k Input | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                                                                                         |                                       |           | 0.270    |         | 0.300  |         | 0.330   | ns                     |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                                                                                        | MachXO2-640U,<br>MachXO2-1200/U       | _         | 0.270    | _       | 0.300  |         | 0.330   | ns                     |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                                                                                               | and larger devices,<br>top side only  | _         | 280      | _       | 234    |         | 194     | Mbps                   |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                                                                                            |                                       | _         | 140      | —       | 117    | _       | 97      | MHz                    |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                                  |                                       | —         | 70       | —       | 59     | —       | 49      | MHz                    |







#### Figure 3-6. Receiver RX.CLK.Centered Waveforms



#### Figure 3-7. Transmitter TX.CLK.Aligned Waveforms



Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms





### sysCLOCK PLL Timing (Continued)

#### **Over Recommended Operating Conditions**

| Parameter              | Descriptions          | Conditions | Min. | Max. | Units      |
|------------------------|-----------------------|------------|------|------|------------|
| t <sub>ROTATE_WD</sub> | PHASESTEP Pulse Width |            | 4    | _    | VCO Cycles |

1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide for more details.

5. At minimum  $f_{PFD}$  As the  $f_{PFD}$  increases the time will decrease to approximately 60% the value listed.

6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.

7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none.

8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.



### I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCL clock frequency | _    | 400  | kHz   |

1. MachXO2 supports the following modes:

• Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode)

• Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode)

2. Refer to the I<sup>2</sup>C specification for timing requirements.

### SPI Port Timing Specifications<sup>1</sup>

| Symbol           | Parameter                   | Min. | Max. | Units |
|------------------|-----------------------------|------|------|-------|
| f <sub>MAX</sub> | Maximum SCK clock frequency | _    | 45   | MHz   |

1. Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet.

### **Switching Test Conditions**

Figure 3-13 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-5.

#### Figure 3-13. Output Test Load, LVTTL and LVCMOS Standards



| Table 3-5. Test Fixture Required Components | , Non-Terminated Interfaces |
|---------------------------------------------|-----------------------------|
|---------------------------------------------|-----------------------------|

| Test Condition                                   | R1       | CL  | Timing Ref.               | VT              |
|--------------------------------------------------|----------|-----|---------------------------|-----------------|
|                                                  |          |     | LVTTL, LVCMOS 3.3 = 1.5 V | —               |
|                                                  |          |     | LVCMOS 2.5 = $V_{CCIO}/2$ | —               |
| LVTTL and LVCMOS settings (L -> H, H -> L)       | $\infty$ | 0pF | LVCMOS 1.8 = $V_{CCIO}/2$ | —               |
|                                                  |          |     | LVCMOS 1.5 = $V_{CCIO}/2$ | —               |
|                                                  |          |     | LVCMOS 1.2 = $V_{CCIO}/2$ | —               |
| LVTTL and LVCMOS 3.3 (Z -> H)                    |          |     | 1.5 V                     | V <sub>OL</sub> |
| LVTTL and LVCMOS 3.3 (Z -> L)                    | 1        | 0pF | 1.5 V                     | V <sub>OH</sub> |
| Other LVCMOS (Z -> H)                            | 188      |     | V <sub>CCIO</sub> /2      | V <sub>OL</sub> |
| Other LVCMOS (Z -> L)<br>LVTTL + LVCMOS (H -> Z) | 100      |     | V <sub>CCIO</sub> /2      | V <sub>OH</sub> |
|                                                  |          |     | V <sub>OH</sub> – 0.15 V  | V <sub>OL</sub> |
| LVTTL + LVCMOS (L -> Z)                          | ]        |     | V <sub>OL</sub> – 0.15 V  | V <sub>OH</sub> |

Note: Output test conditions for all other interfaces are determined by the respective standards.



# MachXO2 Family Data Sheet Pinout Information

March 2017

Data Sheet DS1035

### **Signal Descriptions**

| Signal Name                              | I/O              | Descriptions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| General Purpose                          |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                                          |                  | [Edge] indicates the edge of the device on which the pad is located. Valid edge designations are L (Left), B (Bottom), R (Right), T (Top).                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                                          |                  | [Row/Column Number] indicates the PFU row or the column of the device on which the PIO Group exists. When Edge is T (Top) or (Bottom), only need to specify Row Number. When Edge is L (Left) or R (Right), only need to specify Column Number.                                                                                                                                                                                                                                                                                                                                                        |  |  |
|                                          |                  | [A/B/C/D] indicates the PIO within the group to which the pad is connected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| P[Edge] [Row/Column<br>Number]_[A/B/C/D] | I/O              | Some of these user-programmable pins are shared with special function pins. When not used as special function pins, these pins can be programmed as I/Os for user logic.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| · ·····                                  |                  | uring configuration of the user-programmable I/Os, the user has an option to tri-state th<br>Os and enable an internal pull-up, pull-down or buskeeper resistor. This option also app<br>o unused pins (or those not bonded to a package pin). The default during configuration is<br>ser-programmable I/Os to be tri-stated with an internal pull-down resistor enabled. Wher<br>evice is erased, I/Os will be tri-stated with an internal pull-down resistor enabled. Some p<br>uch as PROGRAMN and JTAG pins, default to tri-stated I/Os with pull-up resistors enable<br>hen the device is erased. |  |  |
| NC                                       | —                | No connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| GND                                      | _                | GND – Ground. Dedicated pins. It is recommended that all GNDs are tied together.<br>For QFN 48 package, the exposed die pad is the device ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| VCC                                      | _                | $V_{CC}$ – The power supply pins for core logic. Dedicated pins. It is recommended that all VCCs are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| VCCIOx                                   | _                | VCCIO – The power supply pins for I/O Bank x. Dedicated pins. It is recommended that all VCCIOs located in the same bank are tied to the same supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| PLL and Clock Function                   | ons (Us          | ed as user-programmable I/O pins when not used for PLL or clock pins)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| [LOC]_GPLL[T, C]_IN                      | _                | Reference Clock (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| [LOC]_GPLL[T, C]_FB                      | _                | Optional Feedback (PLL) input pads: [LOC] indicates location. Valid designations are L (Left PLL) and R (Right PLL). T = true and C = complement.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| PCLK [n]_[2:0]                           | —                | Primary Clock pads. One to three clock pads per side.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Test and Programming                     | <b>g</b> (Dual f | function pins used for test access port and during sysCONFIG™)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| TMS                                      | I                | Test Mode Select input pin, used to control the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| ТСК                                      | I                | Test Clock input pin, used to clock the 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| TDI                                      | I                | Test Data input pin, used to load data into the device using an 1149.1 state machine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| TDO                                      | 0                | Output pin – Test Data output pin used to shift data out of the device using 1149.1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                          |                  | Optionally controls behavior of TDI, TDO, TMS, TCK. If the device is configured to use the JTAG pins (TDI, TDO, TMS, TCK) as general purpose I/O, then:                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| JTAGENB                                  | I                | If JTAGENB is low: TDI, TDO, TMS and TCK can function a general purpose I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                                          |                  | If JTAGENB is high: TDI, TDO, TMS and TCK function as JTAG pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                                          |                  | For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| Configuration (Dual fu                   | nction p         | ins used during sysCONFIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| PROGRAMN                                 | I                | Initiates configuration sequence when asserted low. During configuration, or when reserved as PROGRAMN in user mode, this pin always has an active pull-up.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### **Pinout Information Summary**

|                                                           |                        | Ма                     | achXO2-2    | 256         |              | MachXO2-640            |             |              | MachXO2-640U |  |
|-----------------------------------------------------------|------------------------|------------------------|-------------|-------------|--------------|------------------------|-------------|--------------|--------------|--|
|                                                           | 32<br>QFN <sup>1</sup> | 48<br>QFN <sup>3</sup> | 64<br>ucBGA | 100<br>TQFP | 132<br>csBGA | 48<br>QFN <sup>3</sup> | 100<br>TQFP | 132<br>csBGA | 144 TQFP     |  |
| General Purpose I/O per Bank                              | •                      |                        | •           |             |              |                        | •           | •            | •            |  |
| Bank 0                                                    | 8                      | 10                     | 9           | 13          | 13           | 10                     | 18          | 19           | 27           |  |
| Bank 1                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26           |  |
| Bank 2                                                    | 9                      | 10                     | 11          | 14          | 14           | 10                     | 20          | 20           | 28           |  |
| Bank 3                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26           |  |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0            |  |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0            |  |
| Total General Purpose Single Ended I/O                    | 21                     | 40                     | 44          | 55          | 55           | 40                     | 78          | 79           | 107          |  |
| Differential I/O per Bank                                 |                        |                        |             |             |              |                        |             |              |              |  |
| Bank 0                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 9           | 10           | 14           |  |
| Bank 1                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13           |  |
| Bank 2                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 10          | 10           | 14           |  |
| Bank 3                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13           |  |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0            |  |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0            |  |
| Total General Purpose Differential I/O                    | 10                     | 20                     | 22          | 28          | 28           | 20                     | 39          | 40           | 54           |  |
| Dual Function I/O                                         | 22                     | 25                     | 27          | 29          | 29           | 25                     | 29          | 29           | 33           |  |
| High-speed Differential I/O                               |                        | 1                      |             |             |              |                        |             | 1            |              |  |
| Bank 0                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7            |  |
| Gearboxes                                                 |                        |                        |             |             |              |                        |             |              | •            |  |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7            |  |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7            |  |
| DQS Groups                                                |                        |                        |             |             |              |                        |             |              |              |  |
| Bank 1                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 2            |  |
| VCCIO Pins                                                |                        |                        |             |             |              |                        |             |              |              |  |
| Bank 0                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3            |  |
| Bank 1                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3            |  |
| Bank 2                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3            |  |
| Bank 3                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3            |  |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0            |  |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0            |  |
| VCC                                                       | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 4            |  |
| GND <sup>2</sup>                                          | 2                      | 1                      | 8           | 8           | 8            | 1                      | 8           | 10           | 12           |  |
| NC                                                        | 0                      | 0                      | 1           | 26          | 58           | 0                      | 3           | 32           | 8            |  |
| Reserved for Configuration                                | 1                      | 1                      | 1           | 1           | 1            | 1                      | 1           | 1            | 1            |  |
|                                                           |                        |                        |             |             |              |                        |             |              |              |  |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.

2. For 48 QFN package, exposed die pad is the device ground.

3. 48-pin QFN information is 'Advanced'.



### **Ordering Information**

MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below:



Notes:

- 1. Markings are abbreviated for small packages.
- 2. See PCN 05A-12 for information regarding a change to the top-side mark logo.



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000ZE-1QN84I   | 4320 | 1.2 V          | -1    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-2QN84I   | 4320 | 1.2 V          | -2    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-3QN84I   | 4320 | 1.2 V          | -3    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000ZE-1MG132I  | 4320 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-2MG132I  | 4320 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-3MG132I  | 4320 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000ZE-1TG144I  | 4320 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-2TG144I  | 4320 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-3TG144I  | 4320 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000ZE-1BG256I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-2BG256I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-3BG256I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000ZE-1FTG256I | 4320 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-2FTG256I | 4320 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-3FTG256I | 4320 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000ZE-1BG332I  | 4320 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-2BG332I  | 4320 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-3BG332I  | 4320 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000ZE-1FG484I  | 4320 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-2FG484I  | 4320 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000ZE-3FG484I  | 4320 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000ZE-1TG144I  | 6864 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-2TG144I  | 6864 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-3TG144I  | 6864 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000ZE-1BG256I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-2BG256I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-3BG256I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000ZE-1FTG256I | 6864 | 1.2 V          | -1    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-2FTG256I | 6864 | 1.2 V          | -2    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-3FTG256I | 6864 | 1.2 V          | -3    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000ZE-1BG332I  | 6864 | 1.2 V          | -1    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-2BG332I  | 6864 | 1.2 V          | -2    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-3BG332I  | 6864 | 1.2 V          | -3    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000ZE-1FG484I  | 6864 | 1.2 V          | -1    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-2FG484I  | 6864 | 1.2 V          | -2    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000ZE-3FG484I  | 6864 | 1.2 V          | -3    | Halogen-Free fpBGA | 484   | IND   |



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200ZE-1TG100IR11             | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-2TG100IR11             | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-3TG100IR11             | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-1MG132IR11             | 1280 | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-2MG132IR11             | 1280 | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-3MG132IR11             | 1280 | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-1TG144IR1 <sup>1</sup> | 1280 | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-2TG144IR1 <sup>1</sup> | 1280 | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-3TG144IR11             | 1280 | 1.2 V          | -3    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200ZE-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



# MachXO2 Family Data Sheet Revision History

March 2017

Data Sheet DS1035

| Date       | Version         | Section                                                                                                                                                                                                                                                               | Change Summary                                                                                                                                                                                                                                                                                              |
|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| March 2017 | 3.3             | DC and Switching<br>Characteristics                                                                                                                                                                                                                                   | Updated the Absolute Maximum Ratings section.<br>Added standards.                                                                                                                                                                                                                                           |
|            |                 |                                                                                                                                                                                                                                                                       | Updated the sysIO Recommended Operating Conditions section.<br>Added standards.                                                                                                                                                                                                                             |
|            |                 |                                                                                                                                                                                                                                                                       | Updated the sysIO Single-Ended DC Electrical Characteristics sec-<br>tion. Added standards.                                                                                                                                                                                                                 |
|            |                 |                                                                                                                                                                                                                                                                       | Updated the MachXO2 External Switching Characteristics – HC/HE Devices section.<br>Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the $D_{VB}$ and the $D_{VA}$ parameters were changed to $D_{IB}$ and $D_{IA}$ . The parameter descriptions were also modified.                                             |
|            |                 | Updated the MachXO2 External Switching Characteristics – ZE<br>Devices section.<br>Under 7:1 LVDS Outputs – GDDR71_TX.ECLK.7:1, the $D_{VB}$ and the<br>$D_{VA}$ parameters were changed to $D_{IB}$ and $D_{IA}$ . The parameter<br>descriptions were also modified. |                                                                                                                                                                                                                                                                                                             |
|            |                 |                                                                                                                                                                                                                                                                       | Updated the sysCONFIG Port Timing Specifications section. Corrected the $t_{INITL}$ units from ns to $\mu$ s.                                                                                                                                                                                               |
|            |                 | Pinout Information                                                                                                                                                                                                                                                    | Updated the Signal Descriptions section. Revised the descriptions of the PROGRAMN, INITN, and DONE signals.                                                                                                                                                                                                 |
|            |                 |                                                                                                                                                                                                                                                                       | Updated the Pinout Information Summary section. Added footnote to MachXO2-1200 32 QFN.                                                                                                                                                                                                                      |
|            | Ordering Inform | Ordering Information                                                                                                                                                                                                                                                  | Updated the MachXO2 Part Number Description section. Corrected the MG184, BG256, FTG256 package information. Added "(0.8 mm Pitch)" to BG332.                                                                                                                                                               |
|            |                 |                                                                                                                                                                                                                                                                       | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free<br>(RoHS) Packaging section.<br>— Updated LCMXO2-1200ZE-1UWG25ITR50 footnote.<br>— Corrected footnote numbering typo.<br>— Added the LCMXO2-2000ZE-1UWG49ITR50 and LCMXO2-<br>2000ZE-1UWG49ITR1K part numbers. Updated/added footnote/s. |

<sup>© 2016</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Date         | Version            | Section                                        | Change Summary                                                                                                                                                  |  |  |  |  |
|--------------|--------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| January 2013 | 02.0               | Introduction                                   | Updated the total number IOs to include JTAGENB.                                                                                                                |  |  |  |  |
|              |                    | Architecture                                   | Supported Output Standards table – Added 3.3 V <sub>CCIO</sub> (Typ.) to LVI row.                                                                               |  |  |  |  |
|              |                    |                                                | Changed SRAM CRC Error Detection to Soft Error Detection.                                                                                                       |  |  |  |  |
|              |                    | DC and Switching<br>Characteristics            | Power Supply Ramp Rates table – Updated Units column for t <sub>RAMP</sub> symbol.                                                                              |  |  |  |  |
|              |                    |                                                | Added new Maximum sysIO Buffer Performance table.                                                                                                               |  |  |  |  |
|              |                    |                                                | sysCLOCK PLL Timing table – Updated Min. column values for $f_{IN}, f_{OUT}, f_{OUT2}$ and $f_{PFD}$ parameters. Added $t_{SPO}$ parameter. Updated footnote 6. |  |  |  |  |
|              |                    |                                                | MachXO2 Oscillator Output Frequency table – Updated symbol name                                                                                                 |  |  |  |  |
|              |                    |                                                | for t <sub>STABLEOSC</sub> .                                                                                                                                    |  |  |  |  |
|              |                    |                                                | DC Electrical Characteristics table – Updated conditions for ${\rm I}_{\rm IL,}~{\rm I}_{\rm IH}$ symbols.                                                      |  |  |  |  |
|              |                    |                                                | Corrected parameters tDQVBS and tDQVAS                                                                                                                          |  |  |  |  |
|              |                    |                                                | Corrected MachXO2 ZE parameters tDVADQ and tDVEDQ                                                                                                               |  |  |  |  |
|              | Pinout Information | Included the MachXO2-4000HE 184 csBGA package. |                                                                                                                                                                 |  |  |  |  |
|              |                    | Ordering Information                           | Updated part number.                                                                                                                                            |  |  |  |  |
| April 2012   | 01.9               | Architecture                                   | Removed references to TN1200.                                                                                                                                   |  |  |  |  |
|              |                    | Ordering Information                           | Updated the Device Status portion of the MachXO2 Part Number Description to include the 50 parts per reel for the WLCSP package.                                |  |  |  |  |
|              |                    |                                                | Added new part number and footnote 2 for LCMXO2-1200ZE-<br>1UWG25ITR50.                                                                                         |  |  |  |  |
|              |                    |                                                | Updated footnote 1 for LCMXO2-1200ZE-1UWG25ITR.                                                                                                                 |  |  |  |  |
|              |                    | Supplemental<br>Information                    | Removed references to TN1200.                                                                                                                                   |  |  |  |  |
| March 2012   | 01.8               | Introduction                                   | Added 32 QFN packaging information to Features bullets and MachXO2 Family Selection Guide table.                                                                |  |  |  |  |
|              |                    | DC and Switching<br>Characteristics            | Changed 'STANDBY' to 'USERSTDBY' in Standby Mode timing dia-<br>gram.                                                                                           |  |  |  |  |
|              |                    | Pinout Information                             | Removed footnote from Pin Information Summary tables.                                                                                                           |  |  |  |  |
|              |                    |                                                | Added 32 QFN package to Pin Information Summary table.                                                                                                          |  |  |  |  |
|              |                    | Ordering Information                           | Updated Part Number Description and Ordering Information tables for 32 QFN package.                                                                             |  |  |  |  |
|              |                    |                                                | Updated topside mark diagram in the Ordering Information section.                                                                                               |  |  |  |  |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                               |  |  |  |  |
|---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| February 2012 | 01.7    | All                                 | Updated document with new corporate logo.                                                                                                                                                    |  |  |  |  |
|               | 01.6    | —                                   | Data sheet status changed from preliminary to final.                                                                                                                                         |  |  |  |  |
|               |         | Introduction                        | MachXO2 Family Selection Guide table – Removed references to 49-ball WLCSP.                                                                                                                  |  |  |  |  |
|               |         | DC and Switching<br>Characteristics | Updated Flash Download Time table.                                                                                                                                                           |  |  |  |  |
|               |         |                                     | Modified Storage Temperature in the Absolute Maximum Ratings section.                                                                                                                        |  |  |  |  |
|               |         |                                     | Updated I <sub>DK</sub> max in Hot Socket Specifications table.                                                                                                                              |  |  |  |  |
|               |         |                                     | Modified Static Supply Current tables for ZE and HC/HE devices.                                                                                                                              |  |  |  |  |
|               |         |                                     | Updated Power Supply Ramp Rates table.                                                                                                                                                       |  |  |  |  |
|               |         |                                     | Updated Programming and Erase Supply Current tables.                                                                                                                                         |  |  |  |  |
|               |         |                                     | Updated data in the External Switching Characteristics table.                                                                                                                                |  |  |  |  |
|               |         |                                     | Corrected Absolute Maximum Ratings for Dedicated Input Voltage<br>Applied for LCMXO2 HC.                                                                                                     |  |  |  |  |
|               |         |                                     | DC Electrical Characteristics table – Minor corrections to conditions for $\mathbf{I}_{IL},  \mathbf{I}_{IH.}$                                                                               |  |  |  |  |
|               |         | Pinout Information                  | Removed references to 49-ball WLCSP.                                                                                                                                                         |  |  |  |  |
|               |         |                                     | Signal Descriptions table – Updated description for GND, VCC, and VCCIOx.                                                                                                                    |  |  |  |  |
|               |         |                                     | Updated Pin Information Summary table – Number of VCCIOs,<br>GNDs, VCCs, and Total Count of Bonded Pins for MachXO2-256,<br>640, and 640U and Dual Function I/O for MachXO2-4000 332caBGA.   |  |  |  |  |
|               |         | Ordering Information                | Removed references to 49-ball WLCSP                                                                                                                                                          |  |  |  |  |
| August 2011   | 01.5    | DC and Switching<br>Characteristics | Updated ESD information.                                                                                                                                                                     |  |  |  |  |
|               |         | Ordering Information                | Updated footnote for ordering WLCSP devices.                                                                                                                                                 |  |  |  |  |
|               | 01.4    | Architecture                        | Updated information in Clock/Control Distribution Network and sys-<br>CLOCK Phase Locked Loops (PLLs).                                                                                       |  |  |  |  |
|               |         | DC and Switching<br>Characteristics | Updated ${\rm I}_{\rm IL}$ and ${\rm I}_{\rm IH}$ conditions in the DC Electrical Characteristics table.                                                                                     |  |  |  |  |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                           |  |  |  |  |
|               |         |                                     | Updated Pin Information Summary table: Dual Function I/O, DQS<br>Groups Bank 1, Total General Purpose Single-Ended I/O, Differential<br>I/O Per Bank, Total Count of Bonded Pins, Gearboxes. |  |  |  |  |
|               |         |                                     | Added column of data for MachXO2-2000 49 WLCSP.                                                                                                                                              |  |  |  |  |
|               |         | Ordering Information                | Updated R1 Device Specifications text section with information on migration from MachXO2-1200-R1 to Standard (non-R1) devices.                                                               |  |  |  |  |
|               |         |                                     | Corrected Supply Voltage typo for part numbers: LCMX02-2000UHE-<br>4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-<br>6FG484I.                                                              |  |  |  |  |
|               |         |                                     | Added footnote for WLCSP package parts.                                                                                                                                                      |  |  |  |  |
|               |         | Supplemental<br>Information         | Removed reference to Stand-alone Power Calculator for MachXO2<br>Devices. Added reference to AN8086, Designing for Migration from<br>MachXO2-1200-R1 to Standard (non-R1) Devices.           |  |  |  |  |



| Date          | Version | Section                             | Change Summary                                                                                                                                                                                                                                       |
|---------------|---------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2011      | 01.3    | Multiple                            | Replaced "SED" with "SRAM CRC Error Detection" throughout the document.                                                                                                                                                                              |
|               |         | DC and Switching<br>Characteristics | Added footnote 1 to Program Erase Specifications table.                                                                                                                                                                                              |
|               |         | Pinout Information                  | Updated Pin Information Summary tables.                                                                                                                                                                                                              |
|               |         |                                     | Signal name SO/SISPISO changed to SO/SPISO in the Signal Descriptions table.                                                                                                                                                                         |
| April 2011    | 01.2    | _                                   | Data sheet status changed from Advance to Preliminary.                                                                                                                                                                                               |
|               |         | Introduction                        | Updated MachXO2 Family Selection Guide table.                                                                                                                                                                                                        |
|               |         | Architecture                        | Updated Supported Input Standards table.                                                                                                                                                                                                             |
|               |         |                                     | Updated sysMEM Memory Primitives diagram.                                                                                                                                                                                                            |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | DC and Switching<br>Characteristics | Updates following parameters: POR voltage levels, DC electrical characteristics, static supply current for ZE/HE/HC devices, static power consumption contribution of different components – ZE devices, programming and erase Flash supply current. |
|               |         |                                     | Added VREF specifications to sysIO recommended operating condi-<br>tions.                                                                                                                                                                            |
|               |         |                                     | Updating timing information based on characterization.                                                                                                                                                                                               |
|               |         |                                     | Added differential SSTL and HSTL IO standards.                                                                                                                                                                                                       |
|               |         | Ordering Information                | Added Ordering Part Numbers for R1 devices, and devices in WLCSP packages.                                                                                                                                                                           |
|               |         |                                     | Added R1 device specifications.                                                                                                                                                                                                                      |
| January 2011  | 01.1    | All                                 | Included ultra-high I/O devices.                                                                                                                                                                                                                     |
|               |         | DC and Switching<br>Characteristics | Recommended Operating Conditions table – Added footnote 3.                                                                                                                                                                                           |
|               |         |                                     | DC Electrical Characteristics table – Updated data for $\rm I_{IL},  I_{IH},  V_{HYST}$ typical values updated.                                                                                                                                      |
|               |         |                                     | Generic DDRX2 Outputs with Clock and Data Aligned at Pin (GDDRX2_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                     | Generic DDRX4 Outputs with Clock and Data Aligned at Pin (GDDRX4_TX.ECLK.Aligned) Using PCLK Pin for Clock Input tables – Updated data for $T_{DIA}$ and $T_{DIB}$ .                                                                                 |
|               |         |                                     | Power-On-Reset Voltage Levels table - clarified note 3.                                                                                                                                                                                              |
|               |         |                                     | Clarified VCCIO related recommended operating conditions specifications.                                                                                                                                                                             |
|               |         |                                     | Added power supply ramp rate requirements.                                                                                                                                                                                                           |
|               |         |                                     | Added Power Supply Ramp Rates table.                                                                                                                                                                                                                 |
|               |         |                                     | Updated Programming/Erase Specifications table.                                                                                                                                                                                                      |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                                                                                   |
|               |         |                                     | Removed references to V <sub>CCP.</sub>                                                                                                                                                                                                              |
| November 2010 | 01.0    | —                                   | Initial release.                                                                                                                                                                                                                                     |