# E. Keniconductor Corporation - LCMX02-256HC-5SG48C Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Detailo                        |                                                                                |
|--------------------------------|--------------------------------------------------------------------------------|
| Product Status                 | Active                                                                         |
| Number of LABs/CLBs            | 32                                                                             |
| Number of Logic Elements/Cells | 256                                                                            |
| Total RAM Bits                 | -                                                                              |
| Number of I/O                  | 40                                                                             |
| Number of Gates                | -                                                                              |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                |
| Mounting Type                  | Surface Mount                                                                  |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                                                |
| Package / Case                 | 48-VFQFN Exposed Pad                                                           |
| Supplier Device Package        | 48-QFNS (7x7)                                                                  |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-256hc-5sg48c |
|                                |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Table 1-1. MachXO2™ Family Selection Guide

| LUTs                                               |                    |     | XO2-640 | XO2-640U <sup>1</sup> | 702-1200 | 702-12000 | 702-2000 | 702-20000 | XU2-4000 | XO2-7000 |
|----------------------------------------------------|--------------------|-----|---------|-----------------------|----------|-----------|----------|-----------|----------|----------|
| 2010                                               |                    | 256 | 640     | 640                   | 1280     | 1280      | 2112     | 2112      | 4320     | 6864     |
| Distributed RAM (kbi                               | ts)                | 2   | 5       | 5                     | 10       | 10        | 16       | 16        | 34       | 54       |
| EBR SRAM (kbits)                                   |                    | 0   | 18      | 64                    | 64       | 74        | 74       | 92        | 92       | 240      |
| Number of EBR SRA<br>kbits/block)                  | M Blocks (9        | 0   | 2       | 7                     | 7        | 8         | 8        | 10        | 10       | 26       |
| UFM (kbits)                                        |                    | 0   | 24      | 64                    | 64       | 80        | 80       | 96        | 96       | 256      |
| Device Options:                                    | HC <sup>2</sup>    | Yes | Yes     | Yes                   | Yes      | Yes       | Yes      | Yes       | Yes      | Yes      |
|                                                    | HE <sup>3</sup>    |     |         |                       |          |           | Yes      | Yes       | Yes      | Yes      |
|                                                    | ZE <sup>4</sup>    | Yes | Yes     |                       | Yes      |           | Yes      |           | Yes      | Yes      |
| Number of PLLs                                     |                    | 0   | 0       | 1                     | 1        | 1         | 1        | 2         | 2        | 2        |
| Hardened                                           | I2C                | 2   | 2       | 2                     | 2        | 2         | 2        | 2         | 2        | 2        |
| Functions:                                         | SPI                | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
|                                                    | Timer/Coun-<br>ter | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
| Packages                                           |                    |     |         |                       |          | ю         |          |           |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm, 0              | .4 mm)             |     |         |                       | 18       |           |          |           |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 m         | nm)                | 21  |         |                       | 21       |           |          |           |          |          |
| 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 mm)    |                    | 40  | 40      |                       |          |           |          |           |          |          |
| 49-ball WLCSP⁵<br>(3.2 mm x 3.2 mm, 0              | .4 mm)             |     |         |                       |          |           | 38       |           |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4 m               | וm)                | 44  |         |                       |          |           |          |           |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5 m         | וm)                |     |         |                       |          |           |          |           | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                    |                    | 55  | 78      |                       | 79       |           | 79       |           |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5 m              | וm)                | 55  | 79      |                       | 104      |           | 104      |           | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                    |                    |     |         | 107                   | 107      |           | 111      |           | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5 m | וm)                |     |         |                       |          |           |          |           | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8              | 3 mm)              |     |         |                       |          |           | 206      |           | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0              | ) mm)              |     |         |                       |          | 206       | 206      |           | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0.8              | 3 mm)              |     |         |                       |          |           |          |           | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1.0              | ) mm)              |     |         |                       |          |           |          | 278       | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



### Figure 2-4. Slice Diagram



For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:

- WCK is CLK
   WRE is from LSR
- DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
- WAD [A:D] is a 4-bit address from slice 2 LUT input

 Table 2-2. Slice Signal Descriptions

| Function | Туре             | Signal Names   | Description                                                          |
|----------|------------------|----------------|----------------------------------------------------------------------|
| Input    | Data signal      | A0, B0, C0, D0 | Inputs to LUT4                                                       |
| Input    | Data signal      | A1, B1, C1, D1 | Inputs to LUT4                                                       |
| Input    | Multi-purpose    | M0/M1          | Multi-purpose input                                                  |
| Input    | Control signal   | CE             | Clock enable                                                         |
| Input    | Control signal   | LSR            | Local set/reset                                                      |
| Input    | Control signal   | CLK            | System clock                                                         |
| Input    | Inter-PFU signal | FCIN           | Fast carry in <sup>1</sup>                                           |
| Output   | Data signals     | F0, F1         | LUT4 output register bypass signals                                  |
| Output   | Data signals     | Q0, Q1         | Register outputs                                                     |
| Output   | Data signals     | OFX0           | Output of a LUT5 MUX                                                 |
| Output   | Data signals     | OFX1           | Output of a LUT6, LUT7, LUT8 <sup>2</sup> MUX depending on the slice |
| Output   | Inter-PFU signal | FCO            | Fast carry out <sup>1</sup>                                          |

1. See Figure 2-3 for connection details.

2. Requires two PFUs.



### **ROM Mode**

ROM mode uses the LUT logic; hence, slices 0-3 can be used in ROM mode. Preloading is accomplished through the programming interface during PFU configuration.

For more information on the RAM and ROM modes, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

# Routing

There are many resources provided in the MachXO2 devices to route signals individually or as buses with related control signals. The routing resources consist of switching circuitry, buffers and metal interconnect (routing) segments.

The inter-PFU connections are made with three different types of routing resources: x1 (spans two PFUs), x2 (spans three PFUs) and x6 (spans seven PFUs). The x1, x2, and x6 connections provide fast and efficient connections in the horizontal and vertical directions.

The design tools take the output of the synthesis tool and places and routes the design. Generally, the place and route tool is completely automatic, although an interactive routing editor is available to optimize the design.

# **Clock/Control Distribution Network**

Each MachXO2 device has eight clock inputs (PCLK [T, C] [Banknum]\_[2..0]) – three pins on the left side, two pins each on the bottom and top sides and one pin on the right side. These clock inputs drive the clock nets. These eight inputs can be differential or single-ended and may be used as general purpose I/O if they are not used to drive the clock nets. When using a single ended clock input, only the PCLKT input can drive the clock tree directly.

The MachXO2 architecture has three types of clocking resources: edge clocks, primary clocks and secondary high fanout nets. MachXO2-640U, MachXO2-1200/U and higher density devices have two edge clocks each on the top and bottom edges. Lower density devices have no edge clocks. Edge clocks are used to clock I/O registers and have low injection time and skew. Edge clock inputs are from PLL outputs, primary clock pads, edge clock bridge outputs and CIB sources.

The eight primary clock lines in the primary clock network drive throughout the entire device and can provide clocks for all resources within the device including PFUs, EBRs and PICs. In addition to the primary clock signals, MachXO2 devices also have eight secondary high fanout signals which can be used for global control signals, such as clock enables, synchronous or asynchronous clears, presets, output enables, etc. Internal logic can drive the global clock network for internally-generated global clocks and control signals.

The maximum frequency for the primary clock network is shown in the MachXO2 External Switching Characteristics table.

The primary clock signals for the MachXO2-256 and MachXO2-640 are generated from eight 17:1 muxes The available clock sources include eight I/O sources and 9 routing inputs. Primary clock signals for the MachXO2-640U, MachXO2-1200/U and larger devices are generated from eight 27:1 muxes The available clock sources include eight I/O sources, 11 routing inputs, eight clock divider inputs and up to eight sysCLOCK PLL outputs.



This phase shift can be either programmed during configuration or can be adjusted dynamically. In dynamic mode, the PLL may lose lock after a phase adjustment on the output used as the feedback source and not relock until the  $t_{I,OCK}$  parameter has been satisfied.

The MachXO2 also has a feature that allows the user to select between two different reference clock sources dynamically. This feature is implemented using the PLLREFCS primitive. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

The MachXO2 PLL contains a WISHBONE port feature that allows the PLL settings, including divider values, to be dynamically changed from the user logic. When using this feature the EFB block must also be instantiated in the design to allow access to the WISHBONE ports. Similar to the dynamic phase adjustment, when PLL settings are updated through the WISHBONE port the PLL may lose lock and not relock until the t<sub>LOCK</sub> parameter has been satisfied. The timing parameters for the PLL are shown in the sysCLOCK PLL Timing table.

For more details on the PLL and the WISHBONE interface, see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide.



### Figure 2-7. PLL Diagram

Table 2-4 provides signal descriptions of the PLL block.

| Table 2-4. PLL Signal | Descriptions |
|-----------------------|--------------|
|-----------------------|--------------|

| Port Name     | I/O | Description                                                       |  |
|---------------|-----|-------------------------------------------------------------------|--|
| CLKI          | I   | Input clock to PLL                                                |  |
| CLKFB         | I   | eedback clock                                                     |  |
| PHASESEL[1:0] | I   | Select which output is affected by Dynamic Phase adjustment ports |  |
| PHASEDIR      | I   | Dynamic Phase adjustment direction                                |  |
| PHASESTEP     | I   | Dynamic Phase step – toggle shifts VCO phase adjust by one step.  |  |



#### Figure 2-9. Memory Core Reset



For further information on the sysMEM EBR block, please refer to TN1201, Memory Usage Guide for MachXO2 Devices.

#### EBR Asynchronous Reset

EBR asynchronous reset or GSR (if used) can only be applied if all clock enables are low for a clock cycle before the reset is applied and released a clock cycle after the reset is released, as shown in Figure 2-10. The GSR input to the EBR is always asynchronous.

#### Figure 2-10. EBR Asynchronous Reset (Including GSR) Timing Diagram

| Reset           |  |
|-----------------|--|
| Clock           |  |
| Clock<br>Enable |  |

If all clock enables remain enabled, the EBR asynchronous reset or GSR may only be applied and released after the EBR read and write clock inputs are in a steady state condition for a minimum of 1/f<sub>MAX</sub> (EBR clock). The reset release must adhere to the EBR synchronous reset setup time before the next active read or write clock edge.

If an EBR is pre-loaded during configuration, the GSR input must be disabled or the release of the GSR during device wake up must occur before the release of the device I/Os becoming active.

These instructions apply to all EBR RAM, ROM and FIFO implementations. For the EBR FIFO mode, the GSR signal is always enabled and the WE and RE signals act like the clock enable signals in Figure 2-10. The reset timing rules apply to the RPReset input versus the RE input and the RST input versus the WE and RE inputs. Both RST and RPReset are always asynchronous EBR inputs. For more details refer to TN1201, Memory Usage Guide for MachXO2 Devices.

Note that there are no reset restrictions if the EBR synchronous reset is used and the EBR GSR input is disabled.







### **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

# **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



# **DDR Memory Support**

Certain PICs on the right edge of MachXO2-640U, MachXO2-1200/U and larger devices, have additional circuitry to allow the implementation of DDR memory interfaces. There are two groups of 14 or 12 PIOs each on the right edge with additional circuitry to implement DDR memory interfaces. This capability allows the implementation of up to 16-bit wide memory interfaces. One PIO from each group contains a control element, the DQS Read/Write Block, to facilitate the generation of clock and control signals (DQSR90, DQSW90, DDRCLKPOL and DATAVALID). These clock and control signals are distributed to the other PIO in the group through dedicated low skew routing.

# **DQS Read Write Block**

Source synchronous interfaces generally require the input clock to be adjusted in order to correctly capture data at the input register. For most interfaces a PLL is used for this adjustment. However, in DDR memories the clock (referred to as DQS) is not free-running so this approach cannot be used. The DQS Read Write block provides the required clock alignment for DDR memory interfaces. DQSR90 and DQSW90 signals are generated by the DQS Read Write block from the DQS input.

In a typical DDR memory interface design, the phase relationship between the incoming delayed DQS strobe and the internal system clock (during the read cycle) is unknown. The MachXO2 family contains dedicated circuits to transfer data between these domains. To prevent set-up and hold violations, at the domain transfer between DQS (delayed) and the system clock, a clock polarity selector is used. This circuit changes the edge on which the data is registered in the synchronizing registers in the input register block. This requires evaluation at the start of each read cycle for the correct clock polarity. Prior to the read operation in DDR memories, DQS is in tri-state (pulled by termination). The DDR memory device drives DQS low at the start of the preamble state. A dedicated circuit in the DQS Read Write block detects the first DQS rising edge after the preamble state and generates the DDRCLKPOL signal. This signal is used to control the polarity of the clock to the synchronizing registers.

The temperature, voltage and process variations of the DQS delay block are compensated by a set of calibration signals (6-bit bus) from a DLL on the right edge of the device. The DLL loop is compensated for temperature, voltage and process variations by the system clock and feedback loop.

# sysIO Buffer

Each I/O is associated with a flexible buffer referred to as a sysIO buffer. These buffers are arranged around the periphery of the device in groups referred to as banks. The sysIO buffers allow users to implement a wide variety of standards that are found in today's systems including LVCMOS, TTL, PCI, SSTL, HSTL, LVDS, BLVDS, MLVDS and LVPECL.

Each bank is capable of supporting multiple I/O standards. In the MachXO2 devices, single-ended output buffers, ratioed input buffers (LVTTL, LVCMOS and PCI), differential (LVDS) and referenced input buffers (SSTL and HSTL) are powered using I/O supply voltage ( $V_{CCIO}$ ). Each sysIO bank has its own  $V_{CCIO}$ . In addition, each bank has a voltage reference,  $V_{REF}$  which allows the use of referenced input buffers independent of the bank  $V_{CCIO}$ .

MachXO2-256 and MachXO2-640 devices contain single-ended ratioed input buffers and single-ended output buffers with complementary outputs on all the I/O banks. Note that the single-ended input buffers on these devices do not contain PCI clamps. In addition to the single-ended I/O buffers these two devices also have differential and referenced input buffers on all I/Os. The I/Os are arranged in pairs, the two pads in the pair are described as "T" and "C", where the true pad is associated with the positive side of the differential input buffer and the comp (complementary) pad is associated with the negative side of the differential input buffer.



MachXO2-640U, MachXO2-1200/U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 devices contain three types of sysIO buffer pairs.

### 1. Left and Right sysIO Buffer Pairs

The sysIO buffer pairs in the left and right banks of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the left and right of the devices also have differential and referenced input buffers.

### 2. Bottom sysIO Buffer Pairs

The sysIO buffer pairs in the bottom bank of the device consist of two single-ended output drivers and two single-ended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the bottom also have differential and referenced input buffers. Only the I/Os on the bottom banks have programmable PCI clamps and differential input termination. The PCI clamp is enabled after  $V_{CC}$  and  $V_{CCIO}$  are at valid operating levels and the device has been configured.

### 3. Top sysIO Buffer Pairs

The sysIO buffer pairs in the top bank of the device consist of two single-ended output drivers and two singleended input buffers (for ratioed inputs such as LVCMOS and LVTTL). The I/O pairs on the top also have differential and referenced I/O buffers. Half of the sysIO buffer pairs on the top edge have true differential outputs. The sysIO buffer pair comprising of the A and B PIOs in every PIC on the top edge have a differential output driver. The referenced input buffer can also be configured as a differential input buffer.

### Typical I/O Behavior During Power-up

The internal power-on-reset (POR) signal is deactivated when  $V_{CC}$  and  $V_{CCIO0}$  have reached  $V_{PORUP}$  level defined in the Power-On-Reset Voltage table in the DC and Switching Characteristics section of this data sheet. After the POR signal is deactivated, the FPGA core logic becomes active. It is the user's responsibility to ensure that all  $V_{CCIO}$  banks are active with valid input logic levels to properly control the output logic states of all the I/O banks that are critical to the application. The default configuration of the I/O pins in a blank device is tri-state with a weak pulldown to GND (some pins such as PROGRAMN and the JTAG pins have weak pull-up to  $V_{CCIO}$  as the default functionality). The I/O pins will maintain the blank configuration until  $V_{CC}$  and  $V_{CCIO}$  (for I/O banks containing configuration I/Os) have reached  $V_{PORUP}$  levels at which time the I/Os will take on the user-configured settings only after a proper download/configuration.

### **Supported Standards**

The MachXO2 sysIO buffer supports both single-ended and differential standards. Single-ended standards can be further subdivided into LVCMOS, LVTTL, and PCI. The buffer supports the LVTTL, PCI, LVCMOS 1.2, 1.5, 1.8, 2.5, and 3.3 V standards. In the LVCMOS and LVTTL modes, the buffer has individually configurable options for drive strength, bus maintenance (weak pull-up, weak pull-down, bus-keeper latch or none) and open drain. BLVDS, MLVDS and LVPECL output emulation is supported on all devices. The MachXO2-640U, MachXO2-1200/U and higher devices support on-chip LVDS output buffers on approximately 50% of the I/Os on the top bank. Differential receivers for LVDS, BLVDS, MLVDS and LVPECL are supported on all banks of MachXO2 devices. PCI support is provided in the bottom bank of theMachXO2-640U, MachXO2-1200/U and higher density devices. Table 2-11 summarizes the I/O characteristics of the MachXO2 PLDs.

Tables 2-11 and 2-12 show the I/O standards (together with their supply and reference voltages) supported by the MachXO2 devices. For further information on utilizing the sysIO buffer to support a variety of standards please see TN1202, MachXO2 sysIO Usage Guide.



Figure 2-18. MachXO2-1200U, MachXO2-2000/U, MachXO2-4000 and MachXO2-7000 Banks



Figure 2-19. MachXO2-256, MachXO2-640/U and MachXO2-1200 Banks





When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Security and One-Time Programmable Mode (OTP)

For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes:

- 1. Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed.
- 2. Permanently Locked The device is permanently locked.

Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Dual Boot

MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

#### Soft Error Detection

The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide.

### TraceID

Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces.

# **Density Shifting**

The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files.



| Input/Output | V <sub>IL</sub>       |                        | V <sub>IH</sub>        |          | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max.⁴ | I <sub>OH</sub> Max.⁴ |
|--------------|-----------------------|------------------------|------------------------|----------|----------------------|----------------------|-----------------------|-----------------------|
| Standard     | Min. (V) <sup>3</sup> | Max. (V)               | Min. (V)               | Max. (V) | (۷)                  | (V)                  | ິ(mA)                 | (mA)                  |
| LVCMOS10R25  | -0.3                  | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 3.6      | 0.40                 | NA Open<br>Drain     | 16, 12, 8, 4          | NA Open<br>Drain      |

MachXO2 devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO2 devices do not meet the relevant JEDEC specification are documented in the table below.

2. MachXO2 devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to TN1202, MachXO2 sysIO Usage Guide.

3. The dual function I<sup>2</sup>C pins SCL and SDA are limited to a  $V_{IL}$  min of -0.25 V or to -0.3 V with a duration of <10 ns.

4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software.

| Input Standard | V <sub>CCIO</sub> (V) | V <sub>IL</sub> Max. (V) |
|----------------|-----------------------|--------------------------|
| LVCMOS 33      | 1.5                   | 0.685                    |
| LVCMOS 25      | 1.5                   | 0.687                    |
| LVCMOS 18      | 1.5                   | 0.655                    |

### sysIO Differential Electrical Characteristics

The LVDS differential output buffers are available on the top side of MachXO2-640U, MachXO2-1200/U and higher density devices in the MachXO2 PLD family.

### LVDS

### Over Recommended Operating Conditions

| Parameter<br>Symbol                       | Parameter Description                                      | Test Conditions                                                | Min.  | Тур.  | Max.  | Units |
|-------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------|-------|-------|-------|-------|
| V V                                       | Input Voltage                                              | V <sub>CCIO</sub> = 3.3 V                                      | 0     |       | 2.605 | V     |
| V <sub>INP</sub> V <sub>INM</sub>         | input voltage                                              | $V_{CCIO} = 2.5 V$                                             | 0     |       | 2.05  | V     |
| V <sub>THD</sub>                          | Differential Input Threshold                               |                                                                | ±100  | _     |       | mV    |
| V <sub>CM</sub> Input Common Mode Voltage |                                                            | V <sub>CCIO</sub> = 3.3 V                                      | 0.05  |       | 2.6   | V     |
| V <sub>CM</sub>                           | Input Common Mode Voltage                                  | $V_{CCIO} = 2.5 V$                                             | 0.05  |       | 2.0   | V     |
| I <sub>IN</sub>                           | Input current                                              | Power on                                                       | _     | _     | ±10   | μA    |
| V <sub>OH</sub>                           | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm                                       | _     | 1.375 |       | V     |
| V <sub>OL</sub>                           | Output low voltage for $V_{OP}$ or $V_{OM}$                | R <sub>T</sub> = 100 Ohm                                       | 0.90  | 1.025 |       | V     |
| V <sub>OD</sub>                           | Output voltage differential                                | (V <sub>OP</sub> - V <sub>OM</sub> ), R <sub>T</sub> = 100 Ohm | 250   | 350   | 450   | mV    |
| $\Delta V_{OD}$                           | Change in V <sub>OD</sub> between high and low             |                                                                | _     |       | 50    | mV    |
| V <sub>OS</sub>                           | Output voltage offset                                      | $(V_{OP} + V_{OM})/2, R_{T} = 100 \text{ Ohm}$                 | 1.125 | 1.20  | 1.395 | V     |
| $\Delta V_{OS}$                           | Change in V <sub>OS</sub> between H and L                  |                                                                | —     | —     | 50    | mV    |
| I <sub>OSD</sub>                          | Output short circuit current                               | $V_{OD} = 0 V$ driver outputs shorted                          | _     |       | 24    | mA    |



### RSDS

The MachXO2 family supports the differential RSDS standard. The output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The RSDS input standard is supported by the LVDS differential input buffer. The scheme shown in Figure 3-4 is one possible solution for RSDS standard implementation. Use LVDS25E mode with suggested resistors for RSDS operation. Resistor values in Figure 3-4 are industry standard values for 1% resistors.



### Figure 3-4. RSDS (Reduced Swing Differential Standard)

#### Table 3-4. RSDS DC Conditions

| Parameter         | Description                 | Typical | Units |
|-------------------|-----------------------------|---------|-------|
| Z <sub>OUT</sub>  | Output impedance            | 20      | Ohms  |
| R <sub>S</sub>    | Driver series resistor      | 294     | Ohms  |
| R <sub>P</sub>    | Driver parallel resistor    | 121     | Ohms  |
| R <sub>T</sub>    | Receiver termination        | 100     | Ohms  |
| V <sub>OH</sub>   | Output high voltage         | 1.35    | V     |
| V <sub>OL</sub>   | Output low voltage          | 1.15    | V     |
| V <sub>OD</sub>   | Output differential voltage | 0.20    | V     |
| V <sub>CM</sub>   | Output common mode voltage  | 1.25    | V     |
| Z <sub>BACK</sub> | Back impedance              | 101.5   | Ohms  |
| IDC               | DC output current           | 3.66    | mA    |



# Typical Building Block Function Performance – HC/HE Devices<sup>1</sup>

### Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | -6 Timing | Units |  |
|-----------------|-----------|-------|--|
| Basic Functions |           |       |  |
| 16-bit decoder  | 8.9       | ns    |  |
| 4:1 MUX         | 7.5       | ns    |  |
| 16:1 MUX        | 8.3       | ns    |  |

### **Register-to-Register Performance**

| Function                                                                     | -6 Timing | Units |
|------------------------------------------------------------------------------|-----------|-------|
| Basic Functions                                                              |           |       |
| 16:1 MUX                                                                     | 412       | MHz   |
| 16-bit adder                                                                 | 297       | MHz   |
| 16-bit counter                                                               | 324       | MHz   |
| 64-bit counter                                                               | 161       | MHz   |
| Embedded Memory Functions                                                    |           | ·     |
| 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183       | MHz   |
| Distributed Memory Functions                                                 |           | ÷     |
| 16x4 Pseudo-Dual Port RAM (one PFU)                                          | 500       | MHz   |

 The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software.



|                    |                                                                                                                               |                                     | -6       |           | -         | -5     | -       | -4      |                        |  |  |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------|-----------|-----------|--------|---------|---------|------------------------|--|--|
| Parameter          | Description                                                                                                                   | Device                              | Min.     | Max.      | Min.      | Max.   | Min.    | Max.    | Units                  |  |  |
| Generic DDF        | R4 Inputs with Clock and Data A                                                                                               | Aligned at Pin Using PC             | LK Pin f | or Clock  | Input –   | GDDRX  | 4_RX.E  | CLK.Ali | gned <sup>9, 12</sup>  |  |  |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                                                                                   |                                     |          | 0.290     | _         | 0.320  |         | 0.345   | UI                     |  |  |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                                                                                    | MachXO2-640U,                       | 0.739    | —         | 0.699     |        | 0.703   | —       | UI                     |  |  |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                                                                              | MachXO2-1200/U and larger devices,  | _        | 756       | _         | 630    | _       | 524     | Mbps                   |  |  |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                                                                                          | bottom side only.11                 |          | 378       |           | 315    |         | 262     | MHz                    |  |  |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                                |                                     |          | 95        | —         | 79     | —       | 66      | MHz                    |  |  |
|                    | eneric DDR4 Inputs with Clock and Data Centered at Pin Using PCLK Pin for Clock Input – GDDRX4_RX.ECLK.Centered <sup>9,</sup> |                                     |          |           |           |        |         |         |                        |  |  |
| t <sub>SU</sub>    | Input Data Setup Before ECLK                                                                                                  |                                     | 0.233    | —         | 0.219     | —      | 0.198   | —       | ns                     |  |  |
| t <sub>HO</sub>    | Input Data Hold After ECLK                                                                                                    | MachXO2-640U,                       | 0.287    | —         | 0.287     |        | 0.344   | —       | ns                     |  |  |
| f <sub>DATA</sub>  | DDRX4 Serial Input Data<br>Speed                                                                                              | MachXO2-1200/U and larger devices,  | _        | 756       | _         | 630    | _       | 524     | Mbps                   |  |  |
| f <sub>DDRX4</sub> | DDRX4 ECLK Frequency                                                                                                          | bottom side only.11                 |          | 378       | —         | 315    |         | 262     | MHz                    |  |  |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                                |                                     |          | 95        | —         | 79     | —       | 66      | MHz                    |  |  |
| 7:1 LVDS In        | 7:1 LVDS Inputs (GDDR71_RX.ECLK.7:1) <sup>9, 12</sup>                                                                         |                                     |          |           |           |        |         |         |                        |  |  |
| t <sub>DVA</sub>   | Input Data Valid After ECLK                                                                                                   |                                     |          | 0.290     |           | 0.320  |         | 0.345   | UI                     |  |  |
| t <sub>DVE</sub>   | Input Data Hold After ECLK                                                                                                    |                                     | 0.739    | —         | 0.699     |        | 0.703   | —       | UI                     |  |  |
| f <sub>DATA</sub>  | DDR71 Serial Input Data<br>Speed                                                                                              | MachXO2-640U,<br>MachXO2-1200/U and | _        | 756       | _         | 630    | _       | 524     | Mbps                   |  |  |
| f <sub>DDR71</sub> | DDR71 ECLK Frequency                                                                                                          | larger devices, bottom side only.11 |          | 378       |           | 315    |         | 262     | MHz                    |  |  |
| f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL)                                                               |                                     | _        | 108       | _         | 90     | _       | 75      | MHz                    |  |  |
| Generic DDF        | R Outputs with Clock and Data                                                                                                 | Aligned at Pin Using PC             | LK Pin f | for Clock | k Input – | GDDR   | (1_TX.S | CLK.Ali | gned <sup>9, 12</sup>  |  |  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                                                                                       |                                     |          | 0.520     | _         | 0.550  | _       | 0.580   | ns                     |  |  |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                                                                                      | All MachXO2 devices, all sides.     | _        | 0.520     | _         | 0.550  | _       | 0.580   | ns                     |  |  |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                                                                                       |                                     |          | 300       |           | 250    |         | 208     | Mbps                   |  |  |
| f <sub>DDRX1</sub> | DDRX1 SCLK frequency                                                                                                          |                                     |          | 150       | —         | 125    |         | 104     | MHz                    |  |  |
|                    | Outputs with Clock and Data C                                                                                                 | entered at Pin Using PC             | LK Pin f | or Clock  | Input –   | GDDRX  | 1_TX.SC | LK.Cen  | tered <sup>9, 12</sup> |  |  |
| t <sub>DVB</sub>   | Output Data Valid Before CLK<br>Output                                                                                        |                                     | 1.210    | _         | 1.510     | _      | 1.870   | _       | ns                     |  |  |
| t <sub>DVA</sub>   | Output Data Valid After CLK<br>Output                                                                                         | All MachXO2 devices,                | 1.210    | _         | 1.510     | _      | 1.870   | _       | ns                     |  |  |
| f <sub>DATA</sub>  | DDRX1 Output Data Speed                                                                                                       | all sides.                          |          | 300       | —         | 250    | _       | 208     | Mbps                   |  |  |
| f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                                                                              | -                                   |          | 150       | _         | 125    | _       | 104     | MHz                    |  |  |
| Generic DDF        | X2 Outputs with Clock and Data                                                                                                | a Aligned at Pin Using P            | CLK Pin  | for Cloc  | k Input   | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |  |  |
| t <sub>DIA</sub>   | Output Data Invalid After CLK<br>Output                                                                                       |                                     | _        | 0.200     | _         | 0.215  | _       | 0.230   | ns                     |  |  |
| t <sub>DIB</sub>   | Output Data Invalid Before<br>CLK Output                                                                                      | MachXO2-640U,<br>MachXO2-1200/U and | _        | 0.200     | _         | 0.215  | _       | 0.230   | ns                     |  |  |
| f <sub>DATA</sub>  | DDRX2 Serial Output Data<br>Speed                                                                                             | larger devices, top side<br>only.   | _        | 664       | _         | 554    | _       | 462     | Mbps                   |  |  |
| f <sub>DDRX2</sub> | DDRX2 ECLK frequency                                                                                                          | 1                                   |          | 332       | —         | 277    | —       | 231     | MHz                    |  |  |
| f <sub>SCLK</sub>  | SCLK Frequency                                                                                                                | 1                                   | —        | 166       | —         | 139    | _       | 116     | MHz                    |  |  |



# MachXO2 External Switching Characteristics – ZE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

|                                   |                                               |                                    | -     | -3    | -     | -2    | -1    |       |       |
|-----------------------------------|-----------------------------------------------|------------------------------------|-------|-------|-------|-------|-------|-------|-------|
| Parameter                         | Description                                   | Device                             | Min.  | Max.  | Min.  | Max.  | Min.  | Max.  | Units |
| Clocks                            |                                               |                                    |       |       |       |       |       |       |       |
| Primary Cloo                      | cks                                           |                                    |       |       |       |       |       |       |       |
| f <sub>MAX_PRI</sub> <sup>8</sup> | Frequency for Primary Clock<br>Tree           | All MachXO2 devices                | _     | 150   | _     | 125   | _     | 104   | MHz   |
| t <sub>W_PRI</sub>                | Clock Pulse Width for Primary<br>Clock        | All MachXO2 devices                | 1.00  | _     | 1.20  | _     | 1.40  | _     | ns    |
|                                   |                                               | MachXO2-256ZE                      |       | 1250  |       | 1272  |       | 1296  | ps    |
|                                   |                                               | MachXO2-640ZE                      |       | 1161  |       | 1183  |       | 1206  | ps    |
|                                   | Primary Clock Skew Within a                   | MachXO2-1200ZE                     |       | 1213  |       | 1267  |       | 1322  | ps    |
| <sup>t</sup> SKEW_PRI             | Device                                        | MachXO2-2000ZE                     |       | 1204  |       | 1250  |       | 1296  | ps    |
|                                   |                                               | MachXO2-4000ZE                     |       | 1195  |       | 1233  |       | 1269  | ps    |
|                                   |                                               | MachXO2-7000ZE                     |       | 1243  |       | 1268  |       | 1296  | ps    |
| Edge Clock                        |                                               |                                    |       |       |       |       |       |       | 1     |
| f <sub>MAX_EDGE<sup>8</sup></sub> | Frequency for Edge Clock                      | MachXO2-1200 and<br>larger devices | _     | 210   | _     | 175   | _     | 146   | MHz   |
| Pin-LUT-Pin                       | Propagation Delay                             |                                    | 1     |       | 1     | 1     | 1     | 1     | 1     |
| t <sub>PD</sub>                   | Best case propagation delay through one LUT-4 | All MachXO2 devices                | _     | 9.35  | _     | 9.78  | _     | 10.21 | ns    |
| General I/O I                     | Pin Parameters (Using Primary                 | Clock without PLL)                 | 1     |       |       | 1     |       |       | 1     |
|                                   |                                               | MachXO2-256ZE                      |       | 10.46 |       | 10.86 |       | 11.25 | ns    |
|                                   | Clock to Output – PIO Output                  | MachXO2-640ZE                      |       | 10.52 |       | 10.92 |       | 11.32 | ns    |
|                                   |                                               | MachXO2-1200ZE                     |       | 11.24 |       | 11.68 |       | 12.12 | ns    |
| t <sub>CO</sub>                   | Register                                      | MachXO2-2000ZE                     |       | 11.27 |       | 11.71 |       | 12.16 | ns    |
|                                   |                                               | MachXO2-4000ZE                     |       | 11.28 |       | 11.78 |       | 12.28 | ns    |
|                                   |                                               | MachXO2-7000ZE                     |       | 11.22 |       | 11.76 |       | 12.30 | ns    |
|                                   |                                               | MachXO2-256ZE                      | -0.21 | —     | -0.21 |       | -0.21 |       | ns    |
|                                   |                                               | MachXO2-640ZE                      | -0.22 | —     | -0.22 |       | -0.22 |       | ns    |
|                                   | Clock to Data Setup – PIO                     | MachXO2-1200ZE                     | -0.25 | —     | -0.25 |       | -0.25 |       | ns    |
| t <sub>SU</sub>                   | Input Register                                | MachXO2-2000ZE                     | -0.27 | —     | -0.27 |       | -0.27 |       | ns    |
|                                   |                                               | MachXO2-4000ZE                     | -0.31 | —     | -0.31 |       | -0.31 |       | ns    |
|                                   |                                               | MachXO2-7000ZE                     | -0.33 | —     | -0.33 |       | -0.33 |       | ns    |
|                                   | 1                                             | MachXO2-256ZE                      | 3.96  | —     | 4.25  | _     | 4.65  | _     | ns    |
|                                   |                                               | MachXO2-640ZE                      | 4.01  | —     | 4.31  |       | 4.71  |       | ns    |
|                                   | Clock to Data Hold – PIO Input                | MachXO2-1200ZE                     | 3.95  | —     | 4.29  |       | 4.73  |       | ns    |
| t <sub>H</sub>                    | Register                                      | MachXO2-2000ZE                     | 3.94  | —     | 4.29  | _     | 4.74  | _     | ns    |
|                                   |                                               | MachXO2-4000ZE                     | 3.96  | —     | 4.36  |       | 4.87  |       | ns    |
|                                   |                                               | MachXO2-7000ZE                     | 3.93  | —     | 4.37  | _     | 4.91  |       | ns    |
|                                   |                                               |                                    | 0.00  | 1     |       | 1     |       |       | 1     |

**Over Recommended Operating Conditions** 



|                                                                                                                                 |                                                                 |                                                       | -3        |          | _       | 2      | _       | 1       |                        |
|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------|-----------|----------|---------|--------|---------|---------|------------------------|
| Parameter                                                                                                                       | Description                                                     | Device                                                | Min.      | Max.     | Min.    | Max.   | Min.    | Max.    | Units                  |
| Generic DDR                                                                                                                     | Inputs with Clock and Data Cer                                  | ntered at Pin Using PC                                | LK Pin fo | or Clock | Input – | GDDRX4 | I_RX.EC | LK.Cent | ered <sup>9, 12</sup>  |
| t <sub>SU</sub>                                                                                                                 | Input Data Setup Before ECLK                                    |                                                       | 0.434     |          | 0.535   | —      | 0.630   | —       | ns                     |
| t <sub>HO</sub>                                                                                                                 | Input Data Hold After ECLK                                      | MachXO2-640U,                                         | 0.385     | —        | 0.395   | —      | 0.463   | —       | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX4 Serial Input Data<br>Speed                                | MachXO2-1200/U<br>and larger devices,                 | —         | 420      | _       | 352    | _       | 292     | Mbps                   |
| f <sub>DDRX4</sub>                                                                                                              | DDRX4 ECLK Frequency                                            | bottom side only <sup>11</sup>                        | —         | 210      | —       | 176    | —       | 146     | MHz                    |
| f <sub>SCLK</sub>                                                                                                               | SCLK Frequency                                                  |                                                       | —         | 53       | —       | 44     |         | 37      | MHz                    |
|                                                                                                                                 | uts – GDDR71_RX.ECLK.7.1 <sup>9, 1</sup>                        | 2                                                     |           |          |         |        |         |         |                        |
| t <sub>DVA</sub>                                                                                                                | Input Data Valid After ECLK                                     |                                                       | —         | 0.307    | —       | 0.316  |         | 0.326   | UI                     |
| t <sub>DVE</sub>                                                                                                                | Input Data Hold After ECLK                                      |                                                       | 0.662     | —        | 0.650   |        | 0.649   |         | UI                     |
| f <sub>DATA</sub>                                                                                                               | DDR71 Serial Input Data<br>Speed                                | MachXO2-640U,<br>MachXO2-1200/U                       | _         | 420      | _       | 352    | _       | 292     | Mbps                   |
| f <sub>DDR71</sub>                                                                                                              | DDR71 ECLK Frequency                                            | and larger devices,<br>bottom side only <sup>11</sup> | —         | 210      | —       | 176    | —       | 146     | MHz                    |
| f <sub>CLKIN</sub>                                                                                                              | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | bottom side only                                      | _         | 60       |         | 50     | _       | 42      | MHz                    |
| Generic DDR Outputs with Clock and Data Aligned at Pin Using PCLK Pin for Clock Input – GDDRX1_TX.SCLK.Aligned <sup>9, 12</sup> |                                                                 |                                                       |           |          |         |        |         |         |                        |
| t <sub>DIA</sub>                                                                                                                | Output Data Invalid After CLK<br>Output                         |                                                       | —         | 0.850    | —       | 0.910  | —       | 0.970   | ns                     |
| t <sub>DIB</sub>                                                                                                                | Output Data Invalid Before<br>CLK Output                        | All MachXO2<br>devices, all sides                     | _         | 0.850    | _       | 0.910  | _       | 0.970   | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX1 Output Data Speed                                         | · · · ·                                               |           | 140      |         | 116    |         | 98      | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                              | DDRX1 SCLK frequency                                            |                                                       | —         | 70       | —       | 58     | —       | 49      | MHz                    |
|                                                                                                                                 | Outputs with Clock and Data Ce                                  | ntered at Pin Using PC                                | LK Pin f  | or Clock | Input – | GDDRX  | 1_TX.SC | LK.Cen  | tered <sup>9, 12</sup> |
| t <sub>DVB</sub>                                                                                                                | Output Data Valid Before CLK<br>Output                          |                                                       | 2.720     | _        | 3.380   | _      | 4.140   |         | ns                     |
| t <sub>DVA</sub>                                                                                                                | Output Data Valid After CLK<br>Output                           | All MachXO2                                           | 2.720     | _        | 3.380   | _      | 4.140   |         | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX1 Output Data Speed                                         | devices, all sides                                    | —         | 140      | —       | 116    | —       | 98      | Mbps                   |
| f <sub>DDRX1</sub>                                                                                                              | DDRX1 SCLK Frequency<br>(minimum limited by PLL)                |                                                       | _         | 70       | _       | 58     | _       | 49      | MHz                    |
| Generic DDR                                                                                                                     | X2 Outputs with Clock and Data                                  | Aligned at Pin Using P                                | CLK Pin   | for Cloc | k Input | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup>  |
| t <sub>DIA</sub>                                                                                                                | Output Data Invalid After CLK<br>Output                         |                                                       |           | 0.270    |         | 0.300  |         | 0.330   | ns                     |
| t <sub>DIB</sub>                                                                                                                | Output Data Invalid Before<br>CLK Output                        | MachXO2-640U,<br>MachXO2-1200/U                       | _         | 0.270    | _       | 0.300  | _       | 0.330   | ns                     |
| f <sub>DATA</sub>                                                                                                               | DDRX2 Serial Output Data<br>Speed                               | and larger devices,<br>top side only                  | _         | 280      | _       | 234    | _       | 194     | Mbps                   |
| f <sub>DDRX2</sub>                                                                                                              | DDRX2 ECLK frequency                                            | 1                                                     |           | 140      |         | 117    | —       | 97      | MHz                    |
| f <sub>SCLK</sub>                                                                                                               | SCLK Frequency                                                  |                                                       | _         | 70       | _       | 59     | —       | 49      | MHz                    |
|                                                                                                                                 |                                                                 |                                                       |           |          |         |        |         |         |                        |



# **Pinout Information Summary**

|                                                           | MachXO2-256            |                        |             |             |              | Ма                     | achXO2-6    | MachXO2-640L |          |
|-----------------------------------------------------------|------------------------|------------------------|-------------|-------------|--------------|------------------------|-------------|--------------|----------|
|                                                           | 32<br>QFN <sup>1</sup> | 48<br>QFN <sup>3</sup> | 64<br>ucBGA | 100<br>TQFP | 132<br>csBGA | 48<br>QFN <sup>3</sup> | 100<br>TQFP | 132<br>csBGA | 144 TQFP |
| General Purpose I/O per Bank                              |                        |                        |             |             |              |                        |             | •            | •        |
| Bank 0                                                    | 8                      | 10                     | 9           | 13          | 13           | 10                     | 18          | 19           | 27       |
| Bank 1                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26       |
| Bank 2                                                    | 9                      | 10                     | 11          | 14          | 14           | 10                     | 20          | 20           | 28       |
| Bank 3                                                    | 2                      | 10                     | 12          | 14          | 14           | 10                     | 20          | 20           | 26       |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Total General Purpose Single Ended I/O                    | 21                     | 40                     | 44          | 55          | 55           | 40                     | 78          | 79           | 107      |
| Differential I/O per Bank                                 |                        |                        |             |             |              |                        |             |              |          |
| Bank 0                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 9           | 10           | 14       |
| Bank 1                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13       |
| Bank 2                                                    | 4                      | 5                      | 5           | 7           | 7            | 5                      | 10          | 10           | 14       |
| Bank 3                                                    | 1                      | 5                      | 6           | 7           | 7            | 5                      | 10          | 10           | 13       |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Total General Purpose Differential I/O                    | 10                     | 20                     | 22          | 28          | 28           | 20                     | 39          | 40           | 54       |
| Dual Function I/O                                         | 22                     | 25                     | 27          | 29          | 29           | 25                     | 29          | 29           | 33       |
| High-speed Differential I/O                               |                        | 1                      |             |             |              |                        |             | 1            |          |
| Bank 0                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| Gearboxes                                                 |                        |                        |             |             |              |                        |             |              | •        |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 7        |
| DQS Groups                                                |                        |                        |             |             |              |                        |             |              |          |
| Bank 1                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 2        |
| VCCIO Pins                                                |                        |                        |             |             |              |                        |             |              |          |
| Bank 0                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3        |
| Bank 1                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3        |
| Bank 2                                                    | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 3        |
| Bank 3                                                    | 1                      | 1                      | 2           | 2           | 2            | 1                      | 2           | 2            | 3        |
| Bank 4                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| Bank 5                                                    | 0                      | 0                      | 0           | 0           | 0            | 0                      | 0           | 0            | 0        |
| VCC                                                       | 2                      | 2                      | 2           | 2           | 2            | 2                      | 2           | 2            | 4        |
| GND <sup>2</sup>                                          | 2                      | 1                      | 8           | 8           | 8            | 1                      | 8           | 10           | 12       |
| NC                                                        | 0                      | 0                      | 1           | 26          | 58           | 0                      | 3           | 32           | 8        |
| Reserved for Configuration                                | 1                      | 1                      | 1           | 1           | 1            | 1                      | 1           | 1            | 1        |
|                                                           |                        |                        |             |             |              |                        |             |              |          |

1. Lattice recommends soldering the central thermal pad onto the top PCB ground for improved thermal resistance.

2. For 48 QFN package, exposed die pad is the device ground.

3. 48-pin QFN information is 'Advanced'.



### Ultra Low Power Industrial Grade Devices, Halogen Free (RoHS) Packaging

| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------------------------|-------------------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256ZE-1SG32I                    | 256               | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-2SG32I                    | 256               | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-3SG32I                    | 256               | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-256ZE-1UMG64I                   | 256               | 1.2 V          | -1    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-2UMG64I                   | 256               | 1.2 V          | -2    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-3UMG64I                   | 256               | 1.2 V          | -3    | Halogen-Free ucBGA | 64    | IND   |
| LCMXO2-256ZE-1TG100I                   | 256               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-2TG100I                   | 256               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-3TG100I                   | 256               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-256ZE-1MG132I                   | 256               | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-2MG132I                   | 256               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-256ZE-3MG132I                   | 256               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-640ZE-1TG100I                   | 640               | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-2TG100I                   | 640               | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-3TG100I                   | 640               | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-640ZE-1MG132I                   | 640               | 1.2 V          |       | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640ZE-2MG132I                   | 640               | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-640ZE-3MG132I                   | 640               | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
|                                        | 0.0               |                |       |                    |       |       |
| Part Number                            | LUTs              | Supply Voltage | Grade | Package            | Leads | Temp. |
| LCMXO2-1200ZE-1UWG25ITR1               | 1280              | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR50 <sup>3</sup> | <sup>3</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1UWG25ITR1K              | <sup>2</sup> 1280 | 1.2 V          | -1    | Halogen-Free WLCSP | 25    | IND   |
| LCMXO2-1200ZE-1SG32I                   | 1280              | 1.2 V          | -1    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-2SG32I                   | 1280              | 1.2 V          | -2    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-3SG32I                   | 1280              | 1.2 V          | -3    | Halogen-Free QFN   | 32    | IND   |
| LCMXO2-1200ZE-1TG100I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-2TG100I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-3TG100I                  | 1280              | 1.2 V          | -3    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200ZE-1MG132I                  | 1280              | 1.2 V          | -1    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-2MG132I                  | 1280              | 1.2 V          | -2    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-3MG132I                  | 1280              | 1.2 V          | -3    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200ZE-1TG144I                  | 1280              | 1.2 V          | -1    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200ZE-2TG144I                  | 1280              | 1.2 V          | -2    | Halogen-Free TQFP  | 144   | IND   |
|                                        |                   |                |       |                    |       |       |

1. This part number has a tape and reel quantity of 5,000 units with a minimum order quantity of 10,000 units. Order quantities must be in increments of 5,000 units. For example, a 10,000 unit order will be shipped in two reels with one reel containing 5,000 units and the other reel with less than 5,000 units (depending on test yields). Unserviced backlog will be canceled.

2. This part number has a tape and reel quantity of 1,000 units with a minimum order quantity of 1,000. Order quantities must be in increments of 1,000 units. For example, a 5,000 unit order will be shipped as 5 reels of 1000 units each.

3. This part number has a tape and reel quantity of 50 units with a minimum order quantity of 50. Order quantities must be in increments of 50 units. For example, a 1,000 unit order will be shipped as 20 reels of 50 units each.



| Part Number                          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|--------------------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-1200HC-4TG100IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-5TG100IR11             | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-6TG100IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-1200HC-4MG132IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-1200HC-4TG144IR11             | 1280 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-1200HC-6TG144IR11             | 1280 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |

1. Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet.



| Date          | Version | Section                             | Change Summary                                                                                                                                                                               |
|---------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2012 | 01.7    | All                                 | Updated document with new corporate logo.                                                                                                                                                    |
|               | 01.6    | —                                   | Data sheet status changed from preliminary to final.                                                                                                                                         |
|               |         | Introduction                        | MachXO2 Family Selection Guide table – Removed references to 49-ball WLCSP.                                                                                                                  |
|               |         | DC and Switching<br>Characteristics | Updated Flash Download Time table.                                                                                                                                                           |
|               |         |                                     | Modified Storage Temperature in the Absolute Maximum Ratings section.                                                                                                                        |
|               |         |                                     | Updated I <sub>DK</sub> max in Hot Socket Specifications table.                                                                                                                              |
|               |         |                                     | Modified Static Supply Current tables for ZE and HC/HE devices.                                                                                                                              |
|               |         |                                     | Updated Power Supply Ramp Rates table.                                                                                                                                                       |
|               |         |                                     | Updated Programming and Erase Supply Current tables.                                                                                                                                         |
|               |         |                                     | Updated data in the External Switching Characteristics table.                                                                                                                                |
|               |         |                                     | Corrected Absolute Maximum Ratings for Dedicated Input Voltage Applied for LCMXO2 HC.                                                                                                        |
|               |         |                                     | DC Electrical Characteristics table – Minor corrections to conditions for $\mathbf{I}_{IL},  \mathbf{I}_{IH.}$                                                                               |
|               |         | Pinout Information                  | Removed references to 49-ball WLCSP.                                                                                                                                                         |
|               |         |                                     | Signal Descriptions table – Updated description for GND, VCC, and VCCIOx.                                                                                                                    |
|               |         |                                     | Updated Pin Information Summary table – Number of VCCIOs,<br>GNDs, VCCs, and Total Count of Bonded Pins for MachXO2-256,<br>640, and 640U and Dual Function I/O for MachXO2-4000 332caBGA.   |
|               |         | Ordering Information                | Removed references to 49-ball WLCSP                                                                                                                                                          |
| August 2011   | 01.5    | DC and Switching<br>Characteristics | Updated ESD information.                                                                                                                                                                     |
|               |         | Ordering Information                | Updated footnote for ordering WLCSP devices.                                                                                                                                                 |
|               | 01.4    | Architecture                        | Updated information in Clock/Control Distribution Network and sys-<br>CLOCK Phase Locked Loops (PLLs).                                                                                       |
|               |         | DC and Switching<br>Characteristics | Updated ${\rm I}_{\rm IL}$ and ${\rm I}_{\rm IH}$ conditions in the DC Electrical Characteristics table.                                                                                     |
|               |         | Pinout Information                  | Included number of 7:1 and 8:1 gearboxes (input and output) in the pin information summary tables.                                                                                           |
|               |         |                                     | Updated Pin Information Summary table: Dual Function I/O, DQS<br>Groups Bank 1, Total General Purpose Single-Ended I/O, Differential<br>I/O Per Bank, Total Count of Bonded Pins, Gearboxes. |
|               |         |                                     | Added column of data for MachXO2-2000 49 WLCSP.                                                                                                                                              |
|               |         | Ordering Information                | Updated R1 Device Specifications text section with information on migration from MachXO2-1200-R1 to Standard (non-R1) devices.                                                               |
|               |         |                                     | Corrected Supply Voltage typo for part numbers: LCMX02-2000UHE-<br>4FG484I, LCMX02-2000UHE-5FG484I, LCMX02-2000UHE-<br>6FG484I.                                                              |
|               |         |                                     | Added footnote for WLCSP package parts.                                                                                                                                                      |
|               |         | Supplemental<br>Information         | Removed reference to Stand-alone Power Calculator for MachXO2<br>Devices. Added reference to AN8086, Designing for Migration from<br>MachXO2-1200-R1 to Standard (non-R1) Devices.           |