# E. CMX02-256HC-6SG48I Datasheet



Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                                                |
|--------------------------------|--------------------------------------------------------------------------------|
| Product Status                 | Active                                                                         |
| Number of LABs/CLBs            | 32                                                                             |
| Number of Logic Elements/Cells | 256                                                                            |
| Total RAM Bits                 | -                                                                              |
| Number of I/O                  | 40                                                                             |
| Number of Gates                | -                                                                              |
| Voltage - Supply               | 2.375V ~ 3.465V                                                                |
| Mounting Type                  | Surface Mount                                                                  |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                             |
| Package / Case                 | 48-VFQFN Exposed Pad                                                           |
| Supplier Device Package        | 48-QFNS (7x7)                                                                  |
| Purchase URL                   | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-256hc-6sg48i |
|                                |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## Table 1-1. MachXO2™ Family Selection Guide

| LUTs                                               |                    |     | XO2-640 | XO2-640U <sup>1</sup> | 702-1200 | 702-12000 | 702-2000 | 702-20000 | XU2-4000 | XO2-7000 |
|----------------------------------------------------|--------------------|-----|---------|-----------------------|----------|-----------|----------|-----------|----------|----------|
| 2010                                               |                    | 256 | 640     | 640                   | 1280     | 1280      | 2112     | 2112      | 4320     | 6864     |
| Distributed RAM (kbi                               | ts)                | 2   | 5       | 5                     | 10       | 10        | 16       | 16        | 34       | 54       |
| EBR SRAM (kbits)                                   | R SRAM (kbits)     |     | 18      | 64                    | 64       | 74        | 74       | 92        | 92       | 240      |
| Number of EBR SRA<br>kbits/block)                  | M Blocks (9        | 0   | 2       | 7                     | 7        | 8         | 8        | 10        | 10       | 26       |
| UFM (kbits)                                        |                    | 0   | 24      | 64                    | 64       | 80        | 80       | 96        | 96       | 256      |
| Device Options:                                    | HC <sup>2</sup>    | Yes | Yes     | Yes                   | Yes      | Yes       | Yes      | Yes       | Yes      | Yes      |
|                                                    | HE <sup>3</sup>    |     |         |                       |          |           | Yes      | Yes       | Yes      | Yes      |
|                                                    | ZE <sup>4</sup>    | Yes | Yes     |                       | Yes      |           | Yes      |           | Yes      | Yes      |
| Number of PLLs                                     |                    | 0   | 0       | 1                     | 1        | 1         | 1        | 2         | 2        | 2        |
| Hardened                                           | 12C                | 2   | 2       | 2                     | 2        | 2         | 2        | 2         | 2        | 2        |
| Functions:                                         | SPI                | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
|                                                    | Timer/Coun-<br>ter | 1   | 1       | 1                     | 1        | 1         | 1        | 1         | 1        | 1        |
| Packages                                           |                    |     |         |                       |          | ю         |          |           |          |          |
| 25-ball WLCSP⁵<br>(2.5 mm x 2.5 mm, 0.4 mm)        |                    |     |         |                       | 18       |           |          |           |          |          |
| 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 mm)       |                    | 21  |         |                       | 21       |           |          |           |          |          |
| 48 QFN <sup>8.9</sup><br>(7 mm x 7 mm, 0.5 mm)     |                    | 40  | 40      |                       |          |           |          |           |          |          |
| 49-ball WLCSP⁵<br>(3.2 mm x 3.2 mm, 0.4 mm)        |                    |     |         |                       |          |           | 38       |           |          |          |
| 64-ball ucBGA<br>(4 mm x 4 mm, 0.4 m               | וm)                | 44  |         |                       |          |           |          |           |          |          |
| 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5 m         | וm)                |     |         |                       |          |           |          |           | 68       |          |
| 100-pin TQFP<br>(14 mm x 14 mm)                    |                    | 55  | 78      |                       | 79       |           | 79       |           |          |          |
| 132-ball csBGA<br>(8 mm x 8 mm, 0.5 m              | וm)                | 55  | 79      |                       | 104      |           | 104      |           | 104      |          |
| 144-pin TQFP<br>(20 mm x 20 mm)                    |                    |     |         | 107                   | 107      |           | 111      |           | 114      | 114      |
| 184-ball csBGA <sup>7</sup><br>(8 mm x 8 mm, 0.5 m | וm)                |     |         |                       |          |           |          |           | 150      |          |
| 256-ball caBGA<br>(14 mm x 14 mm, 0.8              | 3 mm)              |     |         |                       |          |           | 206      |           | 206      | 206      |
| 256-ball ftBGA<br>(17 mm x 17 mm, 1.0              | ) mm)              |     |         |                       |          | 206       | 206      |           | 206      | 206      |
| 332-ball caBGA<br>(17 mm x 17 mm, 0.8              | 3 mm)              |     |         |                       |          |           |          |           | 274      | 278      |
| 484-ball ftBGA<br>(23 mm x 23 mm, 1.0              | ) mm)              |     |         |                       |          |           |          | 278       | 278      | 334      |

1. Ultra high I/O device.

2. High performance with regulator – VCC = 2.5 V, 3.3 V

3. High performance without regulator  $-V_{CC} = 1.2 V$ 4. Low power without regulator  $-V_{CC} = 1.2 V$ 5. WLCSP package only available for ZE devices.

6. 32 QFN package only available for HC and ZE devices.

7. 184 csBGA package only available for HE devices.

8. 48-pin QFN information is 'Advanced'.

9. 48 QFN package only available for HC devices.



# Introduction

The MachXO2 family of ultra low power, instant-on, non-volatile PLDs has six devices with densities ranging from 256 to 6864 Look-Up Tables (LUTs). In addition to LUT-based, low-cost programmable logic these devices feature Embedded Block RAM (EBR), Distributed RAM, User Flash Memory (UFM), Phase Locked Loops (PLLs), preengineered source synchronous I/O support, advanced configuration support including dual-boot capability and hardened versions of commonly used functions such as SPI controller, I<sup>2</sup>C controller and timer/counter. These features allow these devices to be used in low cost, high volume consumer and system applications.

The MachXO2 devices are designed on a 65 nm non-volatile low power process. The device architecture has several features such as programmable low swing differential I/Os and the ability to turn off I/O banks, on-chip PLLs and oscillators dynamically. These features help manage static and dynamic power consumption resulting in low static power for all members of the family.

The MachXO2 devices are available in two versions – ultra low power (ZE) and high performance (HC and HE) devices. The ultra low power devices are offered in three speed grades –1, –2 and –3, with –3 being the fastest. Similarly, the high-performance devices are offered in three speed grades: –4, –5 and –6, with –6 being the fastest. HC devices have an internal linear voltage regulator which supports external V<sub>CC</sub> supply voltages of 3.3 V or 2.5 V. ZE and HE devices only accept 1.2 V as the external V<sub>CC</sub> supply voltage. With the exception of power supply voltage all three types of devices (ZE, HC and HE) are functionally compatible and pin compatible with each other.

The MachXO2 PLDs are available in a broad range of advanced halogen-free packages ranging from the space saving 2.5 mm x 2.5 mm WLCSP to the 23 mm x 23 mm fpBGA. MachXO2 devices support density migration within the same package. Table 1-1 shows the LUT densities, package and I/O options, along with other key parameters.

The pre-engineered source synchronous logic implemented in the MachXO2 device family supports a broad range of interface standards, including LPDDR, DDR, DDR2 and 7:1 gearing for display I/Os.

The MachXO2 devices offer enhanced I/O features such as drive strength control, slew rate control, PCI compatibility, bus-keeper latches, pull-up resistors, pull-down resistors, open drain outputs and hot socketing. Pull-up, pull-down and bus-keeper features are controllable on a "per-pin" basis.

A user-programmable internal oscillator is included in MachXO2 devices. The clock output from this oscillator may be divided by the timer/counter for use as clock input in functions such as LED control, key-board scanner and similar state machines.

The MachXO2 devices also provide flexible, reliable and secure configuration from on-chip Flash memory. These devices can also configure themselves from external SPI Flash or be configured by an external master through the JTAG test access port or through the I<sup>2</sup>C port. Additionally, MachXO2 devices support dual-boot capability (using external Flash memory) and remote field upgrade (TransFR) capability.

Lattice provides a variety of design tools that allow complex designs to be efficiently implemented using the MachXO2 family of devices. Popular logic synthesis tools provide synthesis library support for MachXO2. Lattice design tools use the synthesis tool output along with the user-specified preferences and constraints to place and route the design in the MachXO2 device. These tools extract the timing from the routing and back-annotate it into the design for timing verification.

Lattice provides many pre-engineered IP (Intellectual Property) LatticeCORE<sup>™</sup> modules, including a number of reference designs licensed free of charge, optimized for the MachXO2 PLD family. By using these configurable soft core IP cores as standardized blocks, users are free to concentrate on the unique aspects of their design, increasing their productivity.



## Table 2-4. PLL Signal Descriptions (Continued)

| Port Name     | I/O | Description                                                                                            |
|---------------|-----|--------------------------------------------------------------------------------------------------------|
| CLKOP         | 0   | Primary PLL output clock (with phase shift adjustment)                                                 |
| CLKOS         | 0   | Secondary PLL output clock (with phase shift adjust)                                                   |
| CLKOS2        | 0   | Secondary PLL output clock2 (with phase shift adjust)                                                  |
| CLKOS3        | 0   | Secondary PLL output clock3 (with phase shift adjust)                                                  |
| LOCK          | 0   | PLL LOCK, asynchronous signal. Active high indicates PLL is locked to input and feed-<br>back signals. |
| DPHSRC        | 0   | Dynamic Phase source – ports or WISHBONE is active                                                     |
| STDBY         | I   | Standby signal to power down the PLL                                                                   |
| RST           | I   | PLL reset without resetting the M-divider. Active high reset.                                          |
| RESETM        | I   | PLL reset - includes resetting the M-divider. Active high reset.                                       |
| RESETC        | I   | Reset for CLKOS2 output divider only. Active high reset.                                               |
| RESETD        | I   | Reset for CLKOS3 output divider only. Active high reset.                                               |
| ENCLKOP       | I   | Enable PLL output CLKOP                                                                                |
| ENCLKOS       | I   | Enable PLL output CLKOS when port is active                                                            |
| ENCLKOS2      | I   | Enable PLL output CLKOS2 when port is active                                                           |
| ENCLKOS3      | I   | Enable PLL output CLKOS3 when port is active                                                           |
| PLLCLK        | I   | PLL data bus clock input signal                                                                        |
| PLLRST        | I   | PLL data bus reset. This resets only the data bus not any register values.                             |
| PLLSTB        | I   | PLL data bus strobe signal                                                                             |
| PLLWE         | I   | PLL data bus write enable signal                                                                       |
| PLLADDR [4:0] | I   | PLL data bus address                                                                                   |
| PLLDATI [7:0] | ļ   | PLL data bus data input                                                                                |
| PLLDATO [7:0] | 0   | PLL data bus data output                                                                               |
| PLLACK        | 0   | PLL data bus acknowledge signal                                                                        |

# sysMEM Embedded Block RAM Memory

The MachXO2-640/U and larger devices contain sysMEM Embedded Block RAMs (EBRs). The EBR consists of a 9-kbit RAM, with dedicated input and output registers. This memory can be used for a wide variety of purposes including data buffering, PROM for the soft processor and FIFO.

## sysMEM Memory Block

The sysMEM block can implement single port, dual port, pseudo dual port, or FIFO memories. Each block can be used in a variety of depths and widths as shown in Table 2-5.



#### Figure 2-8. sysMEM Memory Primitives



#### Table 2-6. EBR Signal Descriptions

| Port Name        | Description                 | Active State      |
|------------------|-----------------------------|-------------------|
| CLK              | Clock                       | Rising Clock Edge |
| CE               | Clock Enable                | Active High       |
| OCE <sup>1</sup> | Output Clock Enable         | Active High       |
| RST              | Reset                       | Active High       |
| BE <sup>1</sup>  | Byte Enable                 | Active High       |
| WE               | Write Enable                | Active High       |
| AD               | Address Bus                 | —                 |
| DI               | Data In                     | —                 |
| DO               | Data Out                    | —                 |
| CS               | Chip Select                 | Active High       |
| AFF              | FIFO RAM Almost Full Flag   | —                 |
| FF               | FIFO RAM Full Flag          | —                 |
| AEF              | FIFO RAM Almost Empty Flag  | —                 |
| EF               | FIFO RAM Empty Flag         | —                 |
| RPRST            | FIFO RAM Read Pointer Reset | —                 |

1. Optional signals.

2. For dual port EBR primitives a trailing 'A' or 'B' in the signal name specifies the EBR port A or port B respectively.

3. For FIFO RAM mode primitive, a trailing 'R' or 'W' in the signal name specifies the FIFO read port or write port respectively.

4. For FIFO RAM mode primitive FULLI has the same function as CSW(2) and EMPTYI has the same function as CSR(2).

5. In FIFO mode, CLKW is the write port clock, CSW is the write port chip select, CLKR is the read port clock, CSR is the read port chip select, ORE is the output read enable.



Figure 2-12. MachXO2 Input Register Block Diagram (PIO on Left, Top and Bottom Edges)



## Right Edge

The input register block on the right edge is a superset of the same block on the top, bottom, and left edges. In addition to the modes described above, the input register block on the right edge also supports DDR memory mode.

In DDR memory mode, two registers are used to sample the data on the positive and negative edges of the modified DQS (DQSR90) in the DDR Memory mode creating two data streams. Before entering the core, these two data streams are synchronized to the system clock to generate two data streams.

The signal DDRCLKPOL controls the polarity of the clock used in the synchronization registers. It ensures adequate timing when data is transferred to the system clock domain from the DQS domain. The DQSR90 and DDRCLKPOL signals are generated in the DQS read-write block.

Figure 2-13. MachXO2 Input Register Block Diagram (PIO on Right Edge)









## **Tri-state Register Block**

The tri-state register block registers tri-state control signals from the core of the device before they are passed to the sysIO buffers. The block contains a register for SDR operation. In SDR, TD input feeds one of the flip-flops that then feeds the output.

The tri-state register blocks on the right edge contain an additional register for DDR memory operation. In DDR memory mode, the register TS input is fed into another register that is clocked using the DQSW90 signal. The output of this register is used as a tri-state control.

# **Input Gearbox**

Each PIC on the bottom edge has a built-in 1:8 input gearbox. Each of these input gearboxes may be programmed as a 1:7 de-serializer or as one IDDRX4 (1:8) gearbox or as two IDDRX2 (1:4) gearboxes. Table 2-9 shows the gearbox signals.

| Name      | I/O Type | Description                                                                                                                                                |
|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D         | Input    | High-speed data input after programmable delay in PIO A input register block                                                                               |
| ALIGNWD   | Input    | Data alignment signal from device core                                                                                                                     |
| SCLK      | Input    | Slow-speed system clock                                                                                                                                    |
| ECLK[1:0] | Input    | High-speed edge clock                                                                                                                                      |
| RST       | Input    | Reset                                                                                                                                                      |
| Q[7:0]    | Output   | Low-speed data to device core:<br>Video RX(1:7): Q[6:0]<br>GDDRX4(1:8): Q[7:0]<br>GDDRX2(1:4)(IOL-A): Q4, Q5, Q6, Q7<br>GDDRX2(1:4)(IOL-C): Q0, Q1, Q2, Q3 |



# **Configuration and Testing**

This section describes the configuration and testing features of the MachXO2 family.

## IEEE 1149.1-Compliant Boundary Scan Testability

All MachXO2 devices have boundary scan cells that are accessed through an IEEE 1149.1 compliant test access port (TAP). This allows functional testing of the circuit board, on which the device is mounted, through a serial scan path that can access all critical logic nodes. Internal registers are linked internally, allowing test data to be shifted in and loaded directly onto test nodes, or test data to be captured and shifted out for verification. The test access port consists of dedicated I/Os: TDI, TDO, TCK and TMS. The test access port shares its power supply with V<sub>CCIO</sub> Bank 0 and can operate with LVCMOS3.3, 2.5, 1.8, 1.5, and 1.2 standards.

For more details on boundary scan test, see AN8066, Boundary Scan Testability with Lattice sysIO Capability and TN1087, Minimizing System Interruption During Configuration Using TransFR Technology.

## **Device Configuration**

All MachXO2 devices contain two ports that can be used for device configuration. The Test Access Port (TAP), which supports bit-wide configuration and the sysCONFIG port which supports serial configuration through I<sup>2</sup>C or SPI. The TAP supports both the IEEE Standard 1149.1 Boundary Scan specification and the IEEE Standard 1532 In-System Configuration specification. There are various ways to configure a MachXO2 device:

- 1. Internal Flash Download
- 2. JTAG
- 3. Standard Serial Peripheral Interface (Master SPI mode) interface to boot PROM memory
- 4. System microprocessor to drive a serial slave SPI port (SSPI mode)
- 5. Standard I<sup>2</sup>C Interface to system microprocessor

Upon power-up, the configuration SRAM is ready to be configured using the selected sysCONFIG port. Once a configuration port is selected, it will remain active throughout that configuration cycle. The IEEE 1149.1 port can be activated any time after power-up by sending the appropriate command through the TAP port. Optionally the device can run a CRC check upon entering the user mode. This will ensure that the device was configured correctly.

The sysCONFIG port has 10 dual-function pins which can be used as general purpose I/Os if they are not required for configuration. See TN1204, MachXO2 Programming and Configuration Usage Guide for more information about using the dual-use pins as general purpose I/Os.

Lattice design software uses proprietary compression technology to compress bit-streams for use in MachXO2 devices. Use of this technology allows Lattice to provide a lower cost solution. In the unlikely event that this technology is unable to compress bitstreams to fit into the amount of on-chip Flash memory, there are a variety of techniques that can be utilized to allow the bitstream to fit in the on-chip Flash memory. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

The Test Access Port (TAP) has five dual purpose pins (TDI, TDO, TMS, TCK and JTAGENB). These pins are dual function pins - TDI, TDO, TMS and TCK can be used as general purpose I/O if desired. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide.

## TransFR (Transparent Field Reconfiguration)

TransFR is a unique Lattice technology that allows users to update their logic in the field without interrupting system operation using a simple push-button solution. For more details refer to TN1087, Minimizing System Interruption During Configuration Using TransFR Technology for details.



# Typical Building Block Function Performance – ZE Devices<sup>1</sup>

## Pin-to-Pin Performance (LVCMOS25 12 mA Drive)

| Function        | –3 Timing | Units |
|-----------------|-----------|-------|
| Basic Functions |           |       |
| 16-bit decoder  | 13.9      | ns    |
| 4:1 MUX         | 10.9      | ns    |
| 16:1 MUX        | 12.0      | ns    |

## **Register-to-Register Performance**

| –3 Timing | Units                         |
|-----------|-------------------------------|
|           |                               |
| 191       | MHz                           |
| 134       | MHz                           |
| 148       | MHz                           |
| 77        | MHz                           |
|           |                               |
| 90        | MHz                           |
|           |                               |
| 214       | MHz                           |
|           | 191<br>134<br>148<br>77<br>90 |

1. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device.

# **Derating Logic Timing**

Logic timing provided in the following sections of the data sheet and the Lattice design tools are worst case numbers in the operating range. Actual delays may be much faster. Lattice design tools can provide logic timing numbers at a particular temperature and voltage.



# Maximum sysIO Buffer Performance

| I/O Standard | Max. Speed | Units |
|--------------|------------|-------|
| LVDS25       | 400        | MHz   |
| LVDS25E      | 150        | MHz   |
| RSDS25       | 150        | MHz   |
| RSDS25E      | 150        | MHz   |
| BLVDS25      | 150        | MHz   |
| BLVDS25E     | 150        | MHz   |
| MLVDS25      | 150        | MHz   |
| MLVDS25E     | 150        | MHz   |
| LVPECL33     | 150        | MHz   |
| LVPECL33E    | 150        | MHz   |
| SSTL25_I     | 150        | MHz   |
| SSTL25_II    | 150        | MHz   |
| SSTL25D_I    | 150        | MHz   |
| SSTL25D_II   | 150        | MHz   |
| SSTL18_I     | 150        | MHz   |
| SSTL18_II    | 150        | MHz   |
| SSTL18D_I    | 150        | MHz   |
| SSTL18D_II   | 150        | MHz   |
| HSTL18_I     | 150        | MHz   |
| HSTL18_II    | 150        | MHz   |
| HSTL18D_I    | 150        | MHz   |
| HSTL18D_II   | 150        | MHz   |
| PCI33        | 134        | MHz   |
| LVTTL33      | 150        | MHz   |
| LVTTL33D     | 150        | MHz   |
| LVCMOS33     | 150        | MHz   |
| LVCMOS33D    | 150        | MHz   |
| LVCMOS25     | 150        | MHz   |
| LVCMOS25D    | 150        | MHz   |
| LVCMOS25R33  | 150        | MHz   |
| LVCMOS18     | 150        | MHz   |
| LVCMOS18D    | 150        | MHz   |
| LVCMOS18R33  | 150        | MHz   |
| LVCMOS18R25  | 150        | MHz   |
| LVCMOS15     | 150        | MHz   |
| LVCMOS15D    | 150        | MHz   |
| LVCMOS15R33  | 150        | MHz   |
| LVCMOS15R25  | 150        | MHz   |
| LVCMOS12     | 91         | MHz   |
| LVCMOS12D    | 91         | MHz   |



# MachXO2 External Switching Characteristics – ZE Devices<sup>1, 2, 3, 4, 5, 6, 7</sup>

| MAX_PRI Tree                                                                        | Description                           | Device<br>All MachXO2 devices      | Min.  | Max.  | Min.  | Max.  | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                  | Max.                                                                                                                                                                                                                                                                                                            | Units |
|-------------------------------------------------------------------------------------|---------------------------------------|------------------------------------|-------|-------|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| Frimary Clocks   f <sub>MAX_PRI</sub> <sup>®</sup> Frequer<br>Tree   turner Clock P |                                       | All MachXO2 devices                |       |       |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                 |       |
| f <sub>MAX_PRI</sub> <sup>8</sup> Frequer<br>Tree<br>Clock P                        |                                       | All MachXO2 devices                |       |       |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                 |       |
| Tree Clock P                                                                        |                                       | All MachXO2 devices                |       |       |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                 |       |
|                                                                                     | ulse Width for Primary                |                                    | _     | 150   | _     | 125   | _                                                                                                                                                                                                                                                                                                                                                                                                                                     | 104                                                                                                                                                                                                                                                                                                             | MHz   |
|                                                                                     |                                       | All MachXO2 devices                | 1.00  | _     | 1.20  | _     | 1.40                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                                                               | ns    |
|                                                                                     |                                       | MachXO2-256ZE                      | _     | 1250  | _     | 1272  | _                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1296                                                                                                                                                                                                                                                                                                            | ps    |
|                                                                                     |                                       | MachXO2-640ZE                      |       | 1161  | _     | 1183  | _                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1206                                                                                                                                                                                                                                                                                                            | ps    |
| . Primarv                                                                           | Clock Skew Within a                   | MachXO2-1200ZE                     | _     | 1213  | _     | 1267  | —                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1322                                                                                                                                                                                                                                                                                                            | ps    |
| t <sub>SKEW_PRI</sub> Device                                                        |                                       | MachXO2-2000ZE                     | _     | 1204  | _     | 1250  | —                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1296                                                                                                                                                                                                                                                                                                            | ps    |
|                                                                                     |                                       | MachXO2-4000ZE                     |       | 1195  |       | 1233  | _                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1269                                                                                                                                                                                                                                                                                                            | ps    |
|                                                                                     |                                       | MachXO2-7000ZE                     | _     | 1243  | _     | 1268  | —                                                                                                                                                                                                                                                                                                                                                                                                                                     | -   104     1.40   -     -   1296     -   1206     -   1206     -   1206     -   1269     -   1269     -   1269     -   1269     -   1212     -   146     -   11.25     -   11.32     -   12.12     -   12.12     -   12.28     -   12.30     -0.21   -     -0.22   -     -0.25   -     -0.27   -     -0.31   - | ps    |
| Edge Clock                                                                          |                                       | 1                                  | I     | L     |       | L     |                                                                                                                                                                                                                                                                                                                                                                                                                                       | L                                                                                                                                                                                                                                                                                                               |       |
| f <sub>MAX_EDGE<sup>8</sup> Frequer</sub>                                           | ncy for Edge Clock                    | MachXO2-1200 and<br>larger devices | _     | 210   | _     | 175   | _                                                                                                                                                                                                                                                                                                                                                                                                                                     | 146                                                                                                                                                                                                                                                                                                             | MHz   |
| Pin-LUT-Pin Propaga                                                                 | tion Delay                            |                                    |       |       |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                 |       |
| t <sub>PD</sub> Best ca<br>through                                                  | se propagation delay<br>one LUT-4     | All MachXO2 devices                | _     | 9.35  | _     | 9.78  | _                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10.21                                                                                                                                                                                                                                                                                                           | ns    |
| General I/O Pin Parar                                                               | meters (Using Primary                 | Clock without PLL)                 |       |       |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                 |       |
|                                                                                     |                                       | MachXO2-256ZE                      |       | 10.46 |       | 10.86 |                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11.25                                                                                                                                                                                                                                                                                                           | ns    |
|                                                                                     |                                       | MachXO2-640ZE                      |       | 10.52 |       | 10.92 |                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11.32                                                                                                                                                                                                                                                                                                           | ns    |
| L Clock to                                                                          | ock to Output – PIO Output<br>∋gister | MachXO2-1200ZE                     | _     | 11.24 | _     | 11.68 | _                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12.12                                                                                                                                                                                                                                                                                                           | ns    |
| t <sub>CO</sub> Registe                                                             |                                       | MachXO2-2000ZE                     | _     | 11.27 |       | 11.71 |                                                                                                                                                                                                                                                                                                                                                                                                                                       | 12.16                                                                                                                                                                                                                                                                                                           | ns    |
|                                                                                     |                                       | MachXO2-4000ZE                     | _     | 11.28 |       | 11.78 |                                                                                                                                                                                                                                                                                                                                                                                                                                       | 12.28                                                                                                                                                                                                                                                                                                           | ns    |
|                                                                                     |                                       | MachXO2-7000ZE                     | _     | 11.22 | _     | 11.76 | Min.     5   —     5   —     5   —     6   —     7   —     0   —     3   —     6   —     7   —     6   —     7   —     6   —     7   —     6   —     7   —     6   —     7   —     6   —     7   —     6   —     7   —     7   —     6   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7   —     7 <t< td=""><td>12.30</td><td>ns</td></t<> | 12.30                                                                                                                                                                                                                                                                                                           | ns    |
|                                                                                     |                                       | MachXO2-256ZE                      | -0.21 |       | -0.21 |       | -0.21                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                                                                                                                                                                                                                                                                                                               | ns    |
|                                                                                     |                                       | MachXO2-640ZE                      | -0.22 |       | -0.22 |       | -0.22                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                                                                                                                                                                                                                                                                                                               | ns    |
| L Clock to                                                                          | Data Setup – PIO                      | MachXO2-1200ZE                     | -0.25 |       | -0.25 |       | -0.25                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                 | ns    |
| t <sub>SU</sub> Input Re                                                            |                                       | MachXO2-2000ZE                     | -0.27 |       | -0.27 |       | -0.27                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                 | ns    |
|                                                                                     |                                       | MachXO2-4000ZE                     | -0.31 |       | -0.31 |       | -0.31                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                 | ns    |
|                                                                                     |                                       | MachXO2-7000ZE                     | -0.33 |       | -0.33 |       | -0.33                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                                                                                                                                                                                                                                                                                                               | ns    |
|                                                                                     |                                       | MachXO2-256ZE                      | 3.96  | —     | 4.25  | _     | 4.65                                                                                                                                                                                                                                                                                                                                                                                                                                  | —                                                                                                                                                                                                                                                                                                               | ns    |
|                                                                                     |                                       | MachXO2-640ZE                      | 4.01  | _     | 4.31  | _     | 4.71                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                                                               | ns    |
| Lock to                                                                             | Data Hold – PIO Input                 | MachXO2-1200ZE                     | 3.95  | _     | 4.29  | _     | 4.73                                                                                                                                                                                                                                                                                                                                                                                                                                  | —                                                                                                                                                                                                                                                                                                               | ns    |
| t <sub>H</sub> Registe                                                              |                                       | MachXO2-2000ZE                     | 3.94  | _     | 4.29  | _     | 4.74                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                                                               | ns    |
|                                                                                     |                                       | MachXO2-4000ZE                     | 3.96  | _     | 4.36  | _     | 4.87                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                                                               | ns    |
|                                                                                     |                                       | MachXO2-7000ZE                     | 3.93  | _     | 4.37  |       | 4.91                                                                                                                                                                                                                                                                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                                                               | ns    |

**Over Recommended Operating Conditions** 







#### Figure 3-6. Receiver RX.CLK.Centered Waveforms



## Figure 3-7. Transmitter TX.CLK.Aligned Waveforms



Figure 3-8. Transmitter TX.CLK.Centered and MEM DDR Output Waveforms





# sysCLOCK PLL Timing

| Parameter                         | Descriptions                                         | Conditions                              | Min.   | Max.  | Units  |
|-----------------------------------|------------------------------------------------------|-----------------------------------------|--------|-------|--------|
| f <sub>IN</sub>                   | Input Clock Frequency (CLKI, CLKFB)                  |                                         | 7      | 400   | MHz    |
| fout                              | Output Clock Frequency (CLKOP, CLKOS, CLKOS2)        |                                         | 1.5625 | 400   | MHz    |
| fout2                             | Output Frequency (CLKOS3 cascaded from CLKOS2)       |                                         | 0.0122 | 400   | MHz    |
| f <sub>VCO</sub>                  | PLL VCO Frequency                                    |                                         | 200    | 800   | MHz    |
| f <sub>PFD</sub>                  | Phase Detector Input Frequency                       |                                         | 7      | 400   | MHz    |
| AC Characteri                     | stics                                                | •                                       |        |       |        |
| t <sub>DT</sub>                   | Output Clock Duty Cycle                              | Without duty trim selected <sup>3</sup> | 45     | 55    | %      |
| t <sub>DT_TRIM</sub> <sup>7</sup> | Edge Duty Trim Accuracy                              |                                         | -75    | 75    | %      |
| t <sub>PH</sub> ⁴                 | Output Phase Accuracy                                |                                         | -6     | 6     | %      |
|                                   | Output Clock Pariad littar                           | f <sub>OUT</sub> > 100 MHz              | —      | 150   | ps p-p |
|                                   | Output Clock Period Jitter                           | f <sub>OUT</sub> < 100 MHz              | _      | 0.007 | UIPP   |
|                                   | Output Olaski Ousla ta susla littari                 | f <sub>OUT</sub> > 100 MHz              | _      | 180   | ps p-p |
| t <sub>opjit</sub> 1, 8           | Output Clock Cycle-to-cycle Jitter                   | f <sub>OUT</sub> < 100 MHz              | —      | 0.009 | UIPP   |
|                                   | Output Clock Phase Jitter                            | f <sub>PFD</sub> > 100 MHz              | —      | 160   | ps p-p |
|                                   |                                                      | f <sub>PFD</sub> < 100 MHz              | —      | 0.011 | UIPP   |
|                                   | Output Clock Period Jitter (Fractional-N)            | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p |
|                                   |                                                      | f <sub>OUT</sub> < 100 MHz              | _      | 0.12  | UIPP   |
|                                   | Output Clock Cycle-to-cycle Jitter<br>(Fractional-N) | f <sub>OUT</sub> > 100 MHz              | —      | 230   | ps p-p |
|                                   |                                                      | f <sub>OUT</sub> < 100 MHz              | _      | 0.12  | UIPP   |
| t <sub>SPO</sub>                  | Static Phase Offset                                  | Divider ratio = integer                 | -120   | 120   | ps     |
| t <sub>W</sub>                    | Output Clock Pulse Width                             | At 90% or 10% <sup>3</sup>              | 0.9    | —     | ns     |
| tLOCK <sup>2, 5</sup>             | PLL Lock-in Time                                     |                                         | _      | 15    | ms     |
| t <sub>UNLOCK</sub>               | PLL Unlock Time                                      |                                         | _      | 50    | ns     |
| <b>.</b> 6                        | Innut Clask Daviad Littar                            | f <sub>PFD</sub> ≥ 20 MHz               | —      | 1,000 | ps p-p |
| t <sub>IPJIT</sub> <sup>6</sup>   | Input Clock Period Jitter                            | f <sub>PFD</sub> < 20 MHz               | —      | 0.02  | UIPP   |
| t <sub>HI</sub>                   | Input Clock High Time                                | 90% to 90%                              | 0.5    | —     | ns     |
| t <sub>LO</sub>                   | Input Clock Low Time                                 | 10% to 10%                              | 0.5    | —     | ns     |
| t <sub>STABLE</sub> <sup>5</sup>  | STANDBY High to PLL Stable                           |                                         |        | 15    | ms     |
| t <sub>RST</sub>                  | RST/RESETM Pulse Width                               |                                         | 1      |       | ns     |
| t <sub>RSTREC</sub>               | RST Recovery Time                                    |                                         | 1      |       | ns     |
| t <sub>RST_DIV</sub>              | RESETC/D Pulse Width                                 |                                         | 10     |       | ns     |
| t <sub>RSTREC_DIV</sub>           | RESETC/D Recovery Time                               |                                         | 1      |       | ns     |
| t <sub>ROTATE-SETUP</sub>         | PHASESTEP Setup Time                                 |                                         | 10     |       | ns     |

## **Over Recommended Operating Conditions**



# sysCLOCK PLL Timing (Continued)

#### **Over Recommended Operating Conditions**

| Parameter              | Descriptions          | Conditions | Min. | Max. | Units      |
|------------------------|-----------------------|------------|------|------|------------|
| t <sub>ROTATE_WD</sub> | PHASESTEP Pulse Width |            | 4    | _    | VCO Cycles |

1. Period jitter sample is taken over 10,000 samples of the primary PLL output with a clean reference clock. Cycle-to-cycle jitter is taken over 1000 cycles. Phase jitter is taken over 2000 cycles. All values per JESD65B.

2. Output clock is valid after  $t_{LOCK}$  for PLL reset and dynamic delay adjustment.

3. Using LVDS output buffers.

4. CLKOS as compared to CLKOP output for one phase step at the maximum VCO frequency. See TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide for more details.

5. At minimum  $f_{PFD}$  As the  $f_{PFD}$  increases the time will decrease to approximately 60% the value listed.

6. Maximum allowed jitter on an input clock. PLL unlock may occur if the input jitter exceeds this specification. Jitter on the input clock may be transferred to the output clocks, resulting in jitter measurements outside the output specifications listed in this table.

7. Edge Duty Trim Accuracy is a percentage of the setting value. Settings available are 70 ps, 140 ps, and 280 ps in addition to the default value of none.

8. Jitter values measured with the internal oscillator operating. The jitter values will increase with loading of the PLD fabric and in the presence of SSO noise.





\_

|                                                           | MachXO2-7000 |           |           |           |           |           |
|-----------------------------------------------------------|--------------|-----------|-----------|-----------|-----------|-----------|
|                                                           | 144 TQFP     | 256 caBGA | 256 ftBGA | 332 caBGA | 400 caBGA | 484 fpBGA |
| General Purpose I/O per Bank                              |              | 1         | 1         |           |           | 1         |
| Bank 0                                                    | 27           | 50        | 50        | 68        | 83        | 82        |
| Bank 1                                                    | 29           | 52        | 52        | 70        | 84        | 84        |
| Bank 2                                                    | 29           | 52        | 52        | 70        | 84        | 84        |
| Bank 3                                                    | 9            | 16        | 16        | 24        | 28        | 28        |
| Bank 4                                                    | 10           | 16        | 16        | 16        | 24        | 24        |
| Bank 5                                                    | 10           | 20        | 20        | 30        | 32        | 32        |
| Total General Purpose Single Ended I/O                    | 114          | 206       | 206       | 278       | 335       | 334       |
| Differential I/O per Bank                                 |              |           |           |           |           |           |
| Bank 0                                                    | 14           | 25        | 25        | 34        | 42        | 41        |
| Bank 1                                                    | 14           | 26        | 26        | 35        | 42        | 42        |
| Bank 2                                                    | 14           | 26        | 26        | 35        | 42        | 42        |
| Bank 3                                                    | 4            | 8         | 8         | 12        | 14        | 14        |
| Bank 4                                                    | 5            | 8         | 8         | 8         | 12        | 12        |
| Bank 5                                                    | 5            | 10        | 10        | 15        | 16        | 16        |
| Total General Purpose Differential I/O                    | 56           | 103       | 103       | 139       | 168       | 167       |
| Dual Function I/O                                         | 37           | 37        | 37        | 37        | 37        | 37        |
| High-speed Differential I/O                               |              | -         | -         | -         | -         | -         |
| Bank 0                                                    | 9            | 20        | 20        | 21        | 21        | 21        |
| Gearboxes                                                 |              |           |           |           |           |           |
| Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 9            | 20        | 20        | 21        | 21        | 21        |
| Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2)  | 14           | 20        | 20        | 21        | 21        | 21        |
| DQS Groups                                                |              |           | •         |           | •         | •         |
| Bank 1                                                    | 2            | 2         | 2         | 2         | 2         | 2         |
| VCCIO Pins                                                |              |           |           |           |           |           |
| Bank 0                                                    | 3            | 4         | 4         | 4         | 5         | 10        |
| Bank 1                                                    | 3            | 4         | 4         | 4         | 5         | 10        |
| Bank 2                                                    | 3            | 4         | 4         | 4         | 5         | 10        |
| Bank 3                                                    | 1            | 1         | 1         | 2         | 2         | 3         |
| Bank 4                                                    | 1            | 2         | 2         | 1         | 2         | 4         |
| Bank 5                                                    | 1            | 1         | 1         | 2         | 2         | 3         |
|                                                           |              | -         | -         | -         |           |           |
| VCC                                                       | 4            | 8         | 8         | 8         | 10        | 12        |
| GND                                                       | 12           | 24        | 24        | 27        | 33        | 48        |
| NC                                                        | 1            | 1         | 1         | 1         | 0         | 49        |
| Reserved for Configuration                                | 1            | 1         | 1         | 1         | 1         | 1         |
| Total Count of Bonded Pins                                | 144          | 256       | 256       | 332       | 400       | 484       |



# **For Further Information**

For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files.

# **Thermal Management**

Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values.

## For Further Information

For further information regarding Thermal Management, refer to the following:

- Thermal Management document
- TN1198, Power Estimation and Management for MachXO2 Devices
- The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software



# **Ordering Information**

MachXO2 devices have top-side markings, for commercial and industrial grades, as shown below:



Notes:

- 1. Markings are abbreviated for small packages.
- 2. See PCN 05A-12 for information regarding a change to the top-side mark logo.



# High-Performance Commercial Grade Devices with Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-256HC-4SG32C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-5SG32C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-6SG32C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 32    | COM   |
| LCMXO2-256HC-4SG48C  | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-5SG48C  | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-6SG48C  | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-256HC-4UMG64C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-5UMG64C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-6UMG64C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free ucBGA | 64    | COM   |
| LCMXO2-256HC-4TG100C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-5TG100C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-6TG100C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-256HC-4MG132C | 256  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-5MG132C | 256  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-256HC-6MG132C | 256  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number          | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|----------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-640HC-4SG48C  | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-5SG48C  | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-6SG48C  | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 48    | COM   |
| LCMXO2-640HC-4TG100C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-5TG100C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-6TG100C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 100   | COM   |
| LCMXO2-640HC-4MG132C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-5MG132C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | COM   |
| LCMXO2-640HC-6MG132C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | COM   |

| Part Number           | LUTs | Supply Voltage | Grade | Package           | Leads | Temp. |
|-----------------------|------|----------------|-------|-------------------|-------|-------|
| LCMXO2-640UHC-4TG144C | 640  | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-5TG144C | 640  | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP | 144   | COM   |
| LCMXO2-640UHC-6TG144C | 640  | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP | 144   | COM   |



| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-4000HC-4QN84I   | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-5QN84I   | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-6QN84I   | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free QFN   | 84    | IND   |
| LCMXO2-4000HC-4TG144I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-5TG144I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-6TG144I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-4000HC-4MG132I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-5MG132I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-6MG132I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-4000HC-4BG256I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-5BG256I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-6BG256I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-4000HC-4FTG256I | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-5FTG256I | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-6FTG256I | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-4000HC-4BG332I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-5BG332I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-6BG332I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-4000HC-4FG484I  | 4320 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-5FG484I  | 4320 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-4000HC-6FG484I  | 4320 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-7000HC-4TG144I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-5TG144I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-6TG144I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-7000HC-4BG256I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-5BG256I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-6BG256I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-7000HC-4FTG256I | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-5FTG256I | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-6FTG256I | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-7000HC-4BG332I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-5BG332I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-6BG332I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free caBGA | 332   | IND   |
| LCMXO2-7000HC-4FG400I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-5FG400I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-6FG400I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 400   | IND   |
| LCMXO2-7000HC-4FG484I  | 6864 | 2.5 V / 3.3 V  | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-5FG484I  | 6864 | 2.5 V / 3.3 V  | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-7000HC-6FG484I  | 6864 | 2.5 V / 3.3 V  | -6    | Halogen-Free fpBGA | 484   | IND   |



# High Performance Industrial Grade Devices Without Voltage Regulator, Halogen Free (RoHS) Packaging

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000HE-4TG100I  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-5TG100I  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-6TG100I  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 100   | IND   |
| LCMXO2-2000HE-4MG132I  | 2112 | 1.2 V          | -4    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-5MG132I  | 2112 | 1.2 V          | -5    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-6MG132I  | 2112 | 1.2 V          | -6    | Halogen-Free csBGA | 132   | IND   |
| LCMXO2-2000HE-4TG144I  | 2112 | 1.2 V          | -4    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-5TG144I  | 2112 | 1.2 V          | -5    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-6TG144I  | 2112 | 1.2 V          | -6    | Halogen-Free TQFP  | 144   | IND   |
| LCMXO2-2000HE-4BG256I  | 2112 | 1.2 V          | -4    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-5BG256I  | 2112 | 1.2 V          | -5    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-6BG256I  | 2112 | 1.2 V          | -6    | Halogen-Free caBGA | 256   | IND   |
| LCMXO2-2000HE-4FTG256I | 2112 | 1.2 V          | -4    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HE-5FTG256I | 2112 | 1.2 V          | -5    | Halogen-Free ftBGA | 256   | IND   |
| LCMXO2-2000HE-6FTG256I | 2112 | 1.2 V          | -6    | Halogen-Free ftBGA | 256   | IND   |

| Part Number            | LUTs | Supply Voltage | Grade | Package            | Leads | Temp. |
|------------------------|------|----------------|-------|--------------------|-------|-------|
| LCMXO2-2000UHE-4FG484I | 2112 | 1.2 V          | -4    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHE-5FG484I | 2112 | 1.2 V          | -5    | Halogen-Free fpBGA | 484   | IND   |
| LCMXO2-2000UHE-6FG484I | 2112 | 1.2 V          | -6    | Halogen-Free fpBGA | 484   | IND   |



| Date          | Version          | Section                                                                                                                                                      | Change Summary                                                                                                                                                                                                  |
|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2014 | cember 2014 2.9  | Introduction                                                                                                                                                 | Updated the Features section. Revised Table 1-1, MachXO2 Family<br>Selection Guide.<br>— Removed XO2-4000U data.<br>— Removed 400-ball ftBGA.<br>— Removed 25-ball WLCSP value for XO2-2000U.                   |
|               |                  | DC and Switching<br>Characteristics                                                                                                                          | Updated the Recommended Operating Conditions section. Adjusted Max. values for $V_{CC}$ and $V_{CCIO}$                                                                                                          |
|               |                  |                                                                                                                                                              | Updated the sysIO Recommended Operating Conditions section.<br>Adjusted Max. values for LVCMOS 3.3, LVTTL, PCI, LVDS33 and<br>LVPECL.                                                                           |
|               |                  | Pinout Information                                                                                                                                           | Updated the Pinout Information Summary section. Removed MachXO2-4000U.                                                                                                                                          |
|               |                  | Ordering Information                                                                                                                                         | Updated the MachXO2 Part Number Description section. Removed BG400 package.                                                                                                                                     |
|               |                  |                                                                                                                                                              | Updated the High-Performance Commercial Grade Devices with Volt-<br>age Regulator, Halogen Free (RoHS) Packaging section. Removed<br>LCMXO2-4000UHC part numbers.                                               |
|               |                  |                                                                                                                                                              | Updated the High-Performance Industrial Grade Devices with Voltage<br>Regulator, Halogen Free (RoHS) Packaging section. Removed<br>LCMXO2-4000UHC part numbers.                                                 |
| November 2014 | ovember 2014 2.8 | Introduction                                                                                                                                                 | Updated the Features section.<br>— Revised I/Os under Flexible Logic Architecture.<br>— Revised standby power under Ultra Low Power Devices.<br>— Revise input frequency range under Flexible On-Chip Clocking. |
|               |                  | Updated Table 1-1, MachXO2 Family Selection Guide.<br>— Added XO2-4000U data.<br>— Removed HE and ZE device options for XO2-4000.<br>— Added 400-ball ftBGA. |                                                                                                                                                                                                                 |
|               |                  | Pinout Information                                                                                                                                           | Updated the Pinout Information Summary section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400.                                                                                                         |
|               |                  | Ordering Information                                                                                                                                         | Updated the MachXO2 Part Number Description section. Added BG400 package.                                                                                                                                       |
|               |                  |                                                                                                                                                              | Updated the Ordering Information section. Added MachXO2-4000U caBGA400 and MachXO2-7000 caBGA400 part numbers.                                                                                                  |
| October 2014  | 2.7              | Ordering Information                                                                                                                                         | Updated the Ultra Low Power Industrial Grade Devices, Halogen Free<br>(RoHS) Packaging section. Fixed typo in LCMXO2-2000ZE-<br>1UWG49ITR part number package.                                                  |
|               |                  | Architecture                                                                                                                                                 | Updated the Supported Standards section. Added MIPI information to Table 2-12. Supported Input Standards and Table 2-13. Supported Output Standards.                                                            |
|               |                  | DC and Switching<br>Characteristics                                                                                                                          | Updated the BLVDS section. Changed output impedance nominal values in Table 3-2, BLVDS DC Condition.                                                                                                            |
|               |                  |                                                                                                                                                              | Updated the LVPECL section. Changed output impedance nominal value in Table 3-3, LVPECL DC Condition.                                                                                                           |
|               |                  |                                                                                                                                                              | Updated the sysCONFIG Port Timing Specifications section.<br>Updated INITN low time values.                                                                                                                     |
| July 2014     | 2.6              | DC and Switching<br>Characteristics                                                                                                                          | Updated sysIO Single-Ended DC Electrical Characteristics <sup>1, 2</sup> section.<br>Updated footnote 4.                                                                                                        |
|               |                  |                                                                                                                                                              | Updated Register-to-Register Performance section. Updated foot-<br>note.                                                                                                                                        |
|               |                  | Ordering Information                                                                                                                                         | Updated UW49 package to UWG49 in MachXO2 Part Number Description.                                                                                                                                               |
|               |                  |                                                                                                                                                              | Updated LCMXO2-2000ZE-1UWG49CTR package in Ultra Low Power Commercial Grade Devices, Halogen Free (RoHS) Packaging.                                                                                             |