Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 32 | | Number of Logic Elements/Cells | 256 | | Total RAM Bits | - | | Number of I/O | 55 | | Number of Gates | - | | Voltage - Supply | 1.14V ~ 1.26V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 100-LQFP | | Supplier Device Package | 100-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/lattice-semiconductor/lcmxo2-256ze-2tg100c | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 1-1. MachXO2™ Family Selection Guide | | | XO2-256 | XO2-640 | XO2-640U <sup>1</sup> | XO2-1200 | XO2-1200U <sup>1</sup> | XO2-2000 | XO2-2000U <sup>1</sup> | XO2-4000 | XO2-7000 | |---------------------------------------------------|--------------------|---------|---------|-----------------------|----------|------------------------|----------|------------------------|----------|----------| | LUTs | | 256 | 640 | 640 | 1280 | 1280 | 2112 | 2112 | 4320 | 6864 | | Distributed RAM (kb | oits) | 2 | 5 | 5 | 10 | 10 | 16 | 16 | 34 | 54 | | EBR SRAM (kbits) | | 0 | 18 | 64 | 64 | 74 | 74 | 92 | 92 | 240 | | Number of EBR SR.<br>kbits/block) | AM Blocks (9 | 0 | 2 | 7 | 7 | 8 | 8 | 10 | 10 | 26 | | UFM (kbits) | | 0 | 24 | 64 | 64 | 80 | 80 | 96 | 96 | 256 | | Device Options: | HC <sup>2</sup> | Yes | | HE <sup>3</sup> | | | | | | Yes | Yes | Yes | Yes | | | ZE <sup>4</sup> | Yes | Yes | | Yes | | Yes | | Yes | Yes | | Number of PLLs | | 0 | 0 | 1 | 1 | 1 | 1 | 2 | 2 | 2 | | Hardened | I2C | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | Functions: | SPI | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Timer/Coun-<br>ter | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Packages | | I | | | <u>l</u> | Ю | <u>l</u> | | <u> </u> | | | 25-ball WLCSP <sup>5</sup><br>(2.5 mm x 2.5 mm, 0 | 0.4 mm) | | | | 18 | | | | | | | 32 QFN <sup>6</sup><br>(5 mm x 5 mm, 0.5 i | mm) | 21 | | | 21 | | | | | | | 48 QFN <sup>8, 9</sup><br>(7 mm x 7 mm, 0.5 ı | mm) | 40 | 40 | | | | | | | | | 49-ball WLCSP <sup>5</sup><br>(3.2 mm x 3.2 mm, 0 | 0.4 mm) | | | | | | 38 | | | | | 64-ball ucBGA<br>(4 mm x 4 mm, 0.4 ı | mm) | 44 | | | | | | | | | | 84 QFN <sup>7</sup><br>(7 mm x 7 mm, 0.5 i | mm) | | | | | | | | 68 | | | 100-pin TQFP<br>(14 mm x 14 mm) | | 55 | 78 | | 79 | | 79 | | | | | 132-ball csBGA<br>(8 mm x 8 mm, 0.5 i | mm) | 55 | 79 | | 104 | | 104 | | 104 | | | 144-pin TQFP<br>(20 mm x 20 mm) | | | | 107 | 107 | | 111 | | 114 | 114 | | 184-ball csBGA <sup>7</sup> (8 mm x 8 mm, 0.5 mm) | | | | | | | | | 150 | _ | | 256-ball caBGA<br>(14 mm x 14 mm, 0.8 mm) | | | | | | | 206 | | 206 | 206 | | 256-ball ftBGA<br>(17 mm x 17 mm, 1.0 mm) | | | | | | 206 | 206 | | 206 | 206 | | 332-ball caBGA<br>(17 mm x 17 mm, 0. | .8 mm) | | | | | | | | 274 | 278 | | 484-ball ftBGA<br>(23 mm x 23 mm, 1. | .0 mm) | | | | | | | 278 | 278 | 334 | - 1. Ultra high I/O device. - 2. High performance with regulator VCC = 2.5 V, 3.3 V - High performance without regulator V<sub>CC</sub> = 1.2 V Low power without regulator V<sub>CC</sub> = 1.2 V WLCSP package only available for ZE devices. - 6. 32 QFN package only available for HC and ZE devices. - 7. 184 csBGA package only available for HE devices. - 8. 48-pin QFN information is 'Advanced'. - 9. 48 QFN package only available for HC devices. Figure 2-5. Primary Clocks for MachXO2 Devices Primary clocks for MachXO2-640U, MachXO2-1200/U and larger devices. Note: MachXO2-640 and smaller devices do not have inputs from the Edge Clock Divider or PLL and fewer routing inputs. These devices have 17:1 muxes instead of 27:1 muxes. Eight secondary high fanout nets are generated from eight 8:1 muxes as shown in Figure 2-6. One of the eight inputs to the secondary high fanout net input mux comes from dual function clock pins and the remaining seven come from internal routing. The maximum frequency for the secondary clock network is shown in MachXO2 External Switching Characteristics table. Figure 2-6. Secondary High Fanout Nets for MachXO2 Devices #### sysCLOCK Phase Locked Loops (PLLs) The sysCLOCK PLLs provide the ability to synthesize clock frequencies. The MachXO2-640U, MachXO2-1200/U and larger devices have one or more sysCLOCK PLL. CLKI is the reference frequency input to the PLL and its source can come from an external I/O pin or from internal routing. CLKFB is the feedback signal to the PLL which can come from internal routing or an external I/O pin. The feedback divider is used to multiply the reference frequency and thus synthesize a higher frequency clock output. The MachXO2 sysCLOCK PLLs support high resolution (16-bit) fractional-N synthesis. Fractional-N frequency synthesis allows the user to generate an output clock which is a non-integer multiple of the input frequency. For more information about using the PLL with Fractional-N synthesis, please see TN1199, MachXO2 sysCLOCK PLL Design and Usage Guide. Each output has its own output divider, thus allowing the PLL to generate different frequencies for each output. The output dividers can have a value from 1 to 128. The output dividers may also be cascaded together to generate low frequency clocks. The CLKOP, CLKOS, CLKOS2, and CLKOS3 outputs can all be used to drive the MachXO2 clock distribution network directly or general purpose routing resources can be used. The LOCK signal is asserted when the PLL determines it has achieved lock and de-asserted if a loss of lock is detected. A block diagram of the PLL is shown in Figure 2-7. The setup and hold times of the device can be improved by programming a phase shift into the CLKOS, CLKOS2, and CLKOS3 output clocks which will advance or delay the output clock with reference to the CLKOP output clock. The EBR memory supports three forms of write behavior for single or dual port operation: - 1. **Normal** Data on the output appears only during the read cycle. During a write cycle, the data (at the current address) does not appear on the output. This mode is supported for all data widths. - 2. **Write Through** A copy of the input data appears at the output of the same port. This mode is supported for all data widths. - 3. Read-Before-Write When new data is being written, the old contents of the address appears at the output. #### **FIFO Configuration** The FIFO has a write port with data-in, CEW, WE and CLKW signals. There is a separate read port with data-out, RCE, RE and CLKR signals. The FIFO internally generates Almost Full, Full, Almost Empty and Empty Flags. The Full and Almost Full flags are registered with CLKW. The Empty and Almost Empty flags are registered with CLKR. Table 2-7 shows the range of programming values for these flags. Table 2-7. Programmable FIFO Flag Ranges | Flag Name | Programming Range | |-------------------|------------------------------------| | Full (FF) | 1 to max (up to 2 <sup>N</sup> -1) | | Almost Full (AF) | 1 to Full-1 | | Almost Empty (AE) | 1 to Full-1 | | Empty (EF) | 0 | N = Address bit width. The FIFO state machine supports two types of reset signals: RST and RPRST. The RST signal is a global reset that clears the contents of the FIFO by resetting the read/write pointer and puts the FIFO flags in their initial reset state. The RPRST signal is used to reset the read pointer. The purpose of this reset is to retransmit the data that is in the FIFO. In these applications it is important to keep careful track of when a packet is written into or read from the FIFO. #### **Memory Core Reset** The memory core contains data output latches for ports A and B. These are simple latches that can be reset synchronously or asynchronously. RSTA and RSTB are local signals, which reset the output latches associated with port A and port B respectively. The Global Reset (GSRN) signal resets both ports. The output data latches and associated resets for both ports are as shown in Figure 2-9. There are some limitations on the use of the hardened user SPI. These are defined in the following technical notes: - TN1087, Minimizing System Interruption During Configuration Using TransFR Technology (Appendix B) - TN1205, Using User Flash Memory and Hardened Control Functions in MachXO2 Devices Figure 2-22. SPI Core Block Diagram Table 2-16 describes the signals interfacing with the SPI cores. Table 2-16. SPI Core Signal Description | Signal Name | I/O | Master/Slave | Description | |-------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | spi_csn[0] | 0 | Master | SPI master chip-select output | | spi_csn[17] | 0 | Master | Additional SPI chip-select outputs (total up to eight slaves) | | spi_scsn | I | Slave | SPI slave chip-select input | | spi_irq | 0 | Master/Slave | Interrupt request | | spi_clk | I/O | Master/Slave | SPI clock. Output in master mode. Input in slave mode. | | spi_miso | I/O | Master/Slave | SPI data. Input in master mode. Output in slave mode. | | spi_mosi | I/O | Master/Slave | SPI data. Output in master mode. Input in slave mode. | | ufm_sn | I | Slave | Configuration Slave Chip Select (active low), dedicated for selecting the User Flash Memory (UFM). | | cfg_stdby | 0 | Master/Slave | Stand-by signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | | cfg_wake | 0 | Master/Slave | Wake-up signal – To be connected only to the power module of the MachXO2 device. The signal is enabled only if the "Wakeup Enable" feature has been set within the EFB GUI, SPI Tab. | When implementing background programming of the on-chip Flash, care must be taken for the operation of the PLL. For devices that have two PLLs (XO2-2000U, -4000 and -7000), the system must put the RPLL (Right-side PLL) in reset state during the background Flash programming. More detailed description can be found in TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Security and One-Time Programmable Mode (OTP)** For applications where security is important, the lack of an external bitstream provides a solution that is inherently more secure than SRAM-based FPGAs. This is further enhanced by device locking. MachXO2 devices contain security bits that, when set, prevent the readback of the SRAM configuration and non-volatile Flash memory spaces. The device can be in one of two modes: - Unlocked Readback of the SRAM configuration and non-volatile Flash memory spaces is allowed. - 2. Permanently Locked The device is permanently locked. Once set, the only way to clear the security bits is to erase the device. To further complement the security of the device, a One Time Programmable (OTP) mode is available. Once the device is set in this mode it is not possible to erase or re-program the Flash and SRAM OTP portions of the device. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Dual Boot** MachXO2 devices can optionally boot from two patterns, a primary bitstream and a golden bitstream. If the primary bitstream is found to be corrupt while being downloaded into the SRAM, the device shall then automatically re-boot from the golden bitstream. Note that the primary bitstream must reside in the on-chip Flash. The golden image MUST reside in an external SPI Flash. For more details, refer to TN1204, MachXO2 Programming and Configuration Usage Guide. #### **Soft Error Detection** The SED feature is a CRC check of the SRAM cells after the device is configured. This check ensures that the SRAM cells were configured successfully. This feature is enabled by a configuration bit option. The Soft Error Detection can also be initiated in user mode via an input to the fabric. The clock for the Soft Error Detection circuit is generated using a dedicated divider. The undivided clock from the on-chip oscillator is the input to this divider. For low power applications users can switch off the Soft Error Detection circuit. For more details, refer to TN1206, MachXO2 Soft Error Detection Usage Guide. #### **TraceID** Each MachXO2 device contains a unique (per device), TraceID that can be used for tracking purposes or for IP security applications. The TraceID is 64 bits long. Eight out of 64 bits are user-programmable, the remaining 56 bits are factory-programmed. The TraceID is accessible through the EFB WISHBONE interface and can also be accessed through the SPI, I<sup>2</sup>C, or JTAG interfaces. ## **Density Shifting** The MachXO2 family has been designed to enable density migration within the same package. Furthermore, the architecture ensures a high success rate when performing design migration from lower density devices to higher density devices. In many cases, it is also possible to shift a lower utilization design targeted for a high-density device to a lower density device. However, the exact details of the final resource utilization will impact the likely success in each case. When migrating from lower to higher density or higher to lower density, ensure to review all the power supplies and NC pins of the chosen devices. For more details refer to the MachXO2 migration files. # Programming and Erase Flash Supply Current – ZE Devices<sup>1, 2, 3, 4</sup> | Symbol | Parameter | Device | Typ.⁵ | Units | |-------------------|--------------------------------|---------------|-------|-------| | | | LCMXO2-256ZE | 13 | mA | | Icc | | LCMXO2-640ZE | 14 | mA | | | Core Power Supply | LCMXO2-1200ZE | 15 | mA | | | Core Fower Supply | LCMXO2-2000ZE | 17 | mA | | | | LCMXO2-4000ZE | 18 | mA | | | | LCMXO2-7000ZE | 20 | mA | | I <sub>CCIO</sub> | Bank Power Supply <sup>6</sup> | All devices | 0 | mA | - 1. For further information on supply current, please refer to TN1198, Power Estimation and Management for MachXO2 Devices. - 2. Assumes all inputs are held at $\ensuremath{V_{\text{CCIO}}}$ or GND and all outputs are tri-stated. - 3. Typical user pattern. - 4. JTAG programming is at 25 MHz. - 5. TJ = 25 °C, power supplies at nominal voltage. - 6. Per bank. $V_{CCIO} = 2.5 \text{ V}$ . Does not include pull-up/pull-down. | Input/Output | V <sub>IL</sub> | | V <sub>IH</sub> | | V <sub>OL</sub> Max. | V <sub>OH</sub> Min. | I <sub>OL</sub> Max. <sup>4</sup> | I <sub>OH</sub> Max. <sup>4</sup> | | |--------------|-----------------------|------------------------|------------------------|----------|----------------------|----------------------|-----------------------------------|-----------------------------------|--| | Standard | Min. (V) <sup>3</sup> | Max. (V) | Min. (V) | Max. (V) | (V) | (V) | (mA) | (mA) | | | LVCMOS10R25 | -0.3 | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | 3.6 | 0.40 | NA Open<br>Drain | 16, 12, 8, 4 | NA Open<br>Drain | | - MachXO2 devices allow LVCMOS inputs to be placed in I/O banks where V<sub>CCIO</sub> is different from what is specified in the applicable JEDEC specification. This is referred to as a ratioed input buffer. In a majority of cases this operation follows or exceeds the applicable JEDEC specification. The cases where MachXO2 devices do not meet the relevant JEDEC specification are documented in the table below. - MachXO2 devices allow for LVCMOS referenced I/Os which follow applicable JEDEC specifications. For more details about mixed mode operation please refer to please refer to TN1202, MachXO2 sysIO Usage Guide. - 3. The dual function $I^2C$ pins SCL and SDA are limited to a $V_{IL}$ min of -0.25 V or to -0.3 V with a duration of <10 ns. - 4. For electromigration, the average DC current sourced or sinked by I/O pads between two consecutive VCCIO or GND pad connections, or between the last VCCIO or GND in an I/O bank and the end of an I/O bank, as shown in the Logic Signal Connections table (also shown as I/O grouping) shall not exceed a maximum of n \* 8 mA. "n" is the number of I/O pads between the two consecutive bank VCCIO or GND connections or between the last VCCIO and GND in a bank and the end of a bank. IO Grouping can be found in the Data Sheet Pin Tables, which can also be generated from the Lattice Diamond software. | Input Standard | V <sub>CCIO</sub> (V) | V <sub>IL</sub> Max. (V) | |----------------|-----------------------|--------------------------| | LVCMOS 33 | 1.5 | 0.685 | | LVCMOS 25 | 1.5 | 0.687 | | LVCMOS 18 | 1.5 | 0.655 | ## sysIO Differential Electrical Characteristics The LVDS differential output buffers are available on the top side of MachXO2-640U, MachXO2-1200/U and higher density devices in the MachXO2 PLD family. #### **LVDS** #### **Over Recommended Operating Conditions** | Parameter<br>Symbol | Parameter Description | Test Conditions | Min. | Тур. | Max. | Units | |-----------------------------------|------------------------------------------------------------|-------------------------------------------------|-------|-------|-------|-------| | V <sub>INP</sub> V <sub>INM</sub> | Input Voltage | V <sub>CCIO</sub> = 3.3 V | 0 | _ | 2.605 | V | | VINP VINM | Imput voltage | V <sub>CCIO</sub> = 2.5 V | 0 | _ | 2.05 | V | | $V_{THD}$ | Differential Input Threshold | | ±100 | _ | | mV | | V | Input Common Mode Voltage | V <sub>CCIO</sub> = 3.3 V | 0.05 | _ | 2.6 | V | | V <sub>CM</sub> | Imput Common wode voltage | V <sub>CCIO</sub> = 2.5 V | 0.05 | _ | 2.0 | V | | I <sub>IN</sub> | Input current | Power on | _ | _ | ±10 | μΑ | | V <sub>OH</sub> | Output high voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | _ | 1.375 | | V | | V <sub>OL</sub> | Output low voltage for V <sub>OP</sub> or V <sub>OM</sub> | R <sub>T</sub> = 100 Ohm | 0.90 | 1.025 | _ | V | | V <sub>OD</sub> | Output voltage differential | $(V_{OP} - V_{OM}), R_T = 100 Ohm$ | 250 | 350 | 450 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between high and low | | _ | _ | 50 | mV | | V <sub>OS</sub> | Output voltage offset | $(V_{OP} + V_{OM})/2$ , $R_T = 100 \text{ Ohm}$ | 1.125 | 1.20 | 1.395 | V | | ΔV <sub>OS</sub> | Change in V <sub>OS</sub> between H and L | | _ | _ | 50 | mV | | I <sub>OSD</sub> | Output short circuit current | V <sub>OD</sub> = 0 V driver outputs shorted | | | 24 | mA | #### **LVPECL** The MachXO2 family supports the differential LVPECL standard through emulation. This output standard is emulated using complementary LVCMOS outputs in conjunction with resistors across the driver outputs on all the devices. The LVPECL input standard is supported by the LVDS differential input buffer. The scheme shown in Differential LVPECL is one possible solution for point-to-point signals. Figure 3-3. Differential LVPECL Table 3-3. LVPECL DC Conditions1 #### **Over Recommended Operating Conditions** | Symbol | Description | Nominal | Units | |-------------------|-----------------------------|---------|-------| | Z <sub>OUT</sub> | Output impedance | 20 | Ohms | | R <sub>S</sub> | Driver series resistor | 93 | Ohms | | R <sub>P</sub> | Driver parallel resistor | 196 | Ohms | | R <sub>T</sub> | Receiver termination | 100 | Ohms | | V <sub>OH</sub> | Output high voltage | 2.05 | V | | V <sub>OL</sub> | Output low voltage | 1.25 | V | | $V_{OD}$ | Output differential voltage | 0.80 | V | | V <sub>CM</sub> | Output common mode voltage | 1.65 | V | | Z <sub>BACK</sub> | Back impedance | 100.5 | Ohms | | I <sub>DC</sub> | DC output current | 12.11 | mA | <sup>1.</sup> For input buffer, see LVDS table. For further information on LVPECL, BLVDS and other differential interfaces please see details of additional technical documentation at the end of the data sheet. # Typical Building Block Function Performance – HC/HE Devices<sup>1</sup> Pin-to-Pin Performance (LVCMOS25 12 mA Drive) | Function | -6 Timing | Units | |-----------------|-----------|-------| | Basic Functions | · | | | 16-bit decoder | 8.9 | ns | | 4:1 MUX | 7.5 | ns | | 16:1 MUX | 8.3 | ns | ### **Register-to-Register Performance** | Function | -6 Timing | Units | |------------------------------------------------------------------------------|-----------|-------| | Basic Functions | | • | | 16:1 MUX | 412 | MHz | | 16-bit adder | 297 | MHz | | 16-bit counter | 324 | MHz | | 64-bit counter | 161 | MHz | | Embedded Memory Functions | | • | | 1024x9 True-Dual Port RAM<br>(Write Through or Normal, EBR output registers) | 183 | MHz | | Distributed Memory Functions | | | | 16x4 Pseudo-Dual Port RAM (one PFU) | 500 | MHz | <sup>1.</sup> The above timing numbers are generated using the Diamond design tool. Exact performance may vary with device and tool version. The tool uses internal parameters that have been characterized but are not tested on every device. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. | | | | _ | -6 | _ | ·5 | _ | -4 | | |--------------------|-----------------------------------------------------------------|--------------------------------------------------------|----------|----------|-----------|----------------|---------|---------|------------------------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | | R4 Inputs with Clock and Data A | | | | | | | | | | t <sub>DVA</sub> | Input Data Valid After ECLK | | | 0.290 | | 0.320 | | 0.345 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | Mash VOO CAOU | 0.739 | _ | 0.699 | _ | 0.703 | _ | UI | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, | _ | 756 | _ | 630 | _ | 524 | Mbps | | foody | DDRX4 ECLK Frequency | bottom side only.11 | | 378 | | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | | 95 | | 79 | | 66 | MHz | | | R4 Inputs with Clock and Data Co | <br>entered at Pin Using PC | K Pin fo | | Input – | | 1 BX.FC | | | | t <sub>SU</sub> | Input Data Setup Before ECLK | | 0.233 | | 0.219 | | 0.198 | | ns | | t <sub>HO</sub> | Input Data Hold After ECLK | 1 | 0.287 | _ | 0.287 | | 0.344 | | ns | | f <sub>DATA</sub> | DDRX4 Serial Input Data<br>Speed | MachXO2-640U,<br>MachXO2-1200/U and<br>larger devices, | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDRX4</sub> | DDRX4 ECLK Frequency | bottom side only.11 | | 378 | | 315 | _ | 262 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | | | 95 | | 79 | _ | 66 | MHz | | | outs (GDDR71_RX.ECLK.7:1) <sup>9,</sup> | 12 | | | | , , | | | 1 1111 12 | | t <sub>DVA</sub> | Input Data Valid After ECLK | | _ | 0.290 | _ | 0.320 | _ | 0.345 | UI | | t <sub>DVE</sub> | Input Data Hold After ECLK | | 0.739 | _ | 0.699 | _ | 0.703 | _ | UI | | f <sub>DATA</sub> | DDR71 Serial Input Data Speed | MachXO2-640U,<br>MachXO2-1200/U and | _ | 756 | _ | 630 | _ | 524 | Mbps | | f <sub>DDR71</sub> | DDR71 ECLK Frequency | larger devices, bottom | | 378 | | 315 | | 262 | MHz | | f <sub>CLKIN</sub> | 7:1 Input Clock Frequency<br>(SCLK) (minimum limited by<br>PLL) | side only. <sup>11</sup> | _ | 108 | _ | 90 | _ | 75 | MHz | | Generic DDF | R Outputs with Clock and Data | <br>Aligned at Pin Using PC | LK Pin f | or Clock | l<br> | - GDDRX | (1 TX.S | CLK.Ali | aned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | | 0.520 | _ | 0.550 | _ | 0.580 | ns | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | All MachXO2 devices, all sides. | _ | 0.520 | _ | 0.550 | _ | 0.580 | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | un sides. | | 300 | | 250 | | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK frequency | | | 150 | | 125 | | 104 | MHz | | | R Outputs with Clock and Data C | entered at Pin Using PC | LK Pin f | or Clock | Input – | GDDRX | 1_TX.SC | LK.Cen | tered <sup>9, 12</sup> | | t <sub>DVB</sub> | Output Data Valid Before CLK Output | | 1.210 | _ | 1.510 | _ | 1.870 | _ | ns | | t <sub>DVA</sub> | Output Data Valid After CLK Output | All MachXO2 devices, | 1.210 | _ | 1.510 | _ | 1.870 | _ | ns | | f <sub>DATA</sub> | DDRX1 Output Data Speed | all sides. | | 300 | _ | 250 | _ | 208 | Mbps | | f <sub>DDRX1</sub> | DDRX1 SCLK Frequency<br>(minimum limited by PLL) | | _ | 150 | _ | 125 | _ | 104 | MHz | | Generic DDF | RX2 Outputs with Clock and Data | a Aligned at Pin Using P | CLK Pin | for Cloc | k Input - | - GDDR | X2_TX.E | CLK.Ali | gned <sup>9, 12</sup> | | t <sub>DIA</sub> | Output Data Invalid After CLK Output | | _ | 0.200 | _ | 0.215 | | 0.230 | ns | | t <sub>DIB</sub> | Output Data Invalid Before<br>CLK Output | MachXO2-640U, | _ | 0.200 | _ | 0.215 | _ | 0.230 | ns | | f <sub>DATA</sub> | DDRX2 Serial Output Data<br>Speed | MachXO2-1200/U and larger devices, top side only. | _ | 664 | _ | 554 | _ | 462 | Mbps | | f <sub>DDRX2</sub> | DDRX2 ECLK frequency | <b>,</b> | _ | 332 | _ | 277 | _ | 231 | MHz | | f <sub>SCLK</sub> | SCLK Frequency | 1 | _ | 166 | _ | 139 | _ | 116 | MHz | | JOLA | 11.1.17 | | l | | l | - <del>-</del> | l | ı - | 1 | | | | | _ | -3 | | 2 | _ | -1 | | |------------------------|-----------------------------------------|-------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------| | Parameter | Description | Device | Min. | Max. | Min. | Max. | Min. | Max. | Units | | LPDDR <sup>9, 12</sup> | | l | 1 | | | | | | I | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.349 | _ | 0.381 | _ | 0.396 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.665 | _ | 0.630 | _ | 0.613 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | and larger devices,<br>right side only. <sup>13</sup> | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM LPDDR Serial Data<br>Speed | | | 120 | _ | 110 | _ | 96 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 60 | | 55 | | 48 | MHz | | f <sub>LPDDR</sub> | LPDDR Data Transfer Rate | | 0 | 120 | 0 | 110 | 0 | 96 | Mbps | | DDR <sup>9, 12</sup> | • | | • | | | • | | • | • | | t <sub>DVADQ</sub> | Input Data Valid After DQS<br>Input | | _ | 0.347 | _ | 0.374 | _ | 0.393 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.665 | _ | 0.637 | _ | 0.616 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U<br>and larger devices, | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | right side only. <sup>13</sup> | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM DDR Serial Data Speed | | _ | 140 | _ | 116 | _ | 98 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | | _ | 70 | _ | 58 | _ | 49 | MHz | | f <sub>MEM_DDR</sub> | MEM DDR Data Transfer Rate | | N/A | 140 | N/A | 116 | N/A | 98 | Mbps | | DDR2 <sup>9, 12</sup> | • | | • | | | • | | | • | | t <sub>DVADQ</sub> | Input Data Valid After DQS Input | | _ | 0.372 | _ | 0.394 | _ | 0.410 | UI | | t <sub>DVEDQ</sub> | Input Data Hold After DQS<br>Input | | 0.690 | _ | 0.658 | _ | 0.618 | _ | UI | | t <sub>DQVBS</sub> | Output Data Invalid Before DQS Output | MachXO2-1200/U | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | t <sub>DQVAS</sub> | Output Data Invalid After DQS<br>Output | and larger devices,<br>right side only. <sup>13</sup> | 0.25 | _ | 0.25 | _ | 0.25 | _ | UI | | f <sub>DATA</sub> | MEM DDR Serial Data Speed | 1 | _ | 140 | _ | 116 | _ | 98 | Mbps | | f <sub>SCLK</sub> | SCLK Frequency | 1 | _ | 70 | _ | 58 | _ | 49 | MHz | | f <sub>MEM_DDR2</sub> | MEM DDR2 Data Transfer<br>Rate | | N/A | 140 | N/A | 116 | N/A | 98 | Mbps | - 1. Exact performance may vary with device and design implementation. Commercial timing numbers are shown at 85 °C and 1.14 V. Other operating conditions, including industrial, can be extracted from the Diamond software. - 2. General I/O timing numbers based on LVCMOS 2.5, 8 mA, 0 pf load, fast slew rate. - 3. Generic DDR timing numbers based on LVDS I/O (for input, output, and clock ports). - 4. DDR timing numbers based on SSTL25. DDR2 timing numbers based on SSTL18. LPDDR timing numbers based in LVCMOS18. - 5. 7:1 LVDS (GDDR71) uses the LVDS I/O standard (for input, output, and clock ports). - 6. For Generic DDRX1 mode $t_{SU} = t_{HO} = (t_{DVE} t_{DVA} 0.03 \text{ ns})/2$ . - 7. The $t_{SU\_DEL}$ and $t_{H\_DEL}$ values use the SCLK\_ZERHOLD default step size. Each step is 167 ps (-3), 182 ps (-2), 195 ps (-1). - 8. This number for general purpose usage. Duty cycle tolerance is +/-10%. - 9. Duty cycle is +/- 5% for system usage. - 10. The above timing numbers are generated using the Diamond design tool. Exact performance may vary with the device selected. - 11. High-speed DDR and LVDS not supported in SG32 (32-Pin QFN) packages. - 12. Advance information for MachXO2 devices in 48 QFN packages. - 13. DDR memory interface not supported in QN84 (84 QFN) and SG32 (32 QFN) packages. Figure 3-12. JTAG Port Timing Waveforms # I<sup>2</sup>C Port Timing Specifications<sup>1, 2</sup> | Symbol | Parameter | Min. | Max. | Units | |------------------|-----------------------------|------|------|-------| | f <sub>MAX</sub> | Maximum SCL clock frequency | _ | 400 | kHz | - 1. MachXO2 supports the following modes: - Standard-mode (Sm), with a bit rate up to 100 kbit/s (user and configuration mode) - Fast-mode (Fm), with a bit rate up to 400 kbit/s (user and configuration mode) - 2. Refer to the I<sup>2</sup>C specification for timing requirements. # SPI Port Timing Specifications<sup>1</sup> | Symbol | Parameter | Min. | Max. | Units | |------------------|-----------------------------|------|------|-------| | f <sub>MAX</sub> | Maximum SCK clock frequency | _ | 45 | MHz | Applies to user mode only. For configuration mode timing specifications, refer to sysCONFIG Port Timing Specifications table in this data sheet. ## **Switching Test Conditions** Figure 3-13 shows the output test load used for AC testing. The specific values for resistance, capacitance, voltage, and other test conditions are shown in Table 3-5. Figure 3-13. Output Test Load, LVTTL and LVCMOS Standards Table 3-5. Test Fixture Required Components, Non-Terminated Interfaces | Test Condition | R1 | CL | Timing Ref. | VT | |-----------------------------------------------|----------|-----|-----------------------------------|-----------------| | | | 0pF | LVTTL, LVCMOS 3.3 = 1.5 V | _ | | | | | LVCMOS 2.5 = V <sub>CCIO</sub> /2 | _ | | LVTTL and LVCMOS settings (L -> H, H -> L) | $\infty$ | | LVCMOS 1.8 = V <sub>CCIO</sub> /2 | _ | | | | | LVCMOS 1.5 = V <sub>CCIO</sub> /2 | _ | | | | | LVCMOS 1.2 = V <sub>CCIO</sub> /2 | _ | | LVTTL and LVCMOS 3.3 (Z -> H) | | | 1.5 V | V <sub>OL</sub> | | LVTTL and LVCMOS 3.3 (Z -> L) | | | 1.5 V | V <sub>OH</sub> | | Other LVCMOS (Z -> H) | 188 | 0pF | V <sub>CCIO</sub> /2 | V <sub>OL</sub> | | Other LVCMOS (Z -> L) VTTL + LVCMOS (H -> Z) | 100 | Opi | V <sub>CCIO</sub> /2 | V <sub>OH</sub> | | | | | V <sub>OH</sub> – 0.15 V | V <sub>OL</sub> | | LVTTL + LVCMOS (L -> Z) | | | V <sub>OL</sub> – 0.15 V | V <sub>OH</sub> | Note: Output test conditions for all other interfaces are determined by the respective standards. # **Signal Descriptions (Cont.)** | Signal Name | I/O | Descriptions | |-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INITN | I/O | Open Drain pin. Indicates the FPGA is ready to be configured. During configuration, or when reserved as INITn in user mode, this pin has an active pull-up. | | DONE | I/O | Open Drain pin. Indicates that the configuration sequence is complete, and the start-up sequence is in progress. During configuration, or when reserved as DONE in user mode, this pin has an active pull-up. | | MCLK/CCLK | I/O | Input Configuration Clock for configuring an FPGA in Slave SPI mode. Output Configuration Clock for configuring an FPGA in SPI and SPIm configuration modes. | | SN | I | Slave SPI active low chip select input. | | CSSPIN | I/O | Master SPI active low chip select output. | | SI/SPISI | I/O | Slave SPI serial data input and master SPI serial data output. | | SO/SPISO | I/O | Slave SPI serial data output and master SPI serial data input. | | SCL | I/O | Slave I <sup>2</sup> C clock input and master I <sup>2</sup> C clock output. | | SDA | I/O | Slave I <sup>2</sup> C data input and master I <sup>2</sup> C data output. | | | MachXO2-4000 | | | | | | | | |-----------------------------------------------------------|--------------|--------------|-------------|--------------|--------------|--------------|--------------|--------------| | | 84<br>QFN | 132<br>csBGA | 144<br>TQFP | 184<br>csBGA | 256<br>caBGA | 256<br>ftBGA | 332<br>caBGA | 484<br>fpBGA | | General Purpose I/O per Bank | | | | | | | | | | Bank 0 | 27 | 25 | 27 | 37 | 50 | 50 | 68 | 70 | | Bank 1 | 10 | 26 | 29 | 37 | 52 | 52 | 68 | 68 | | Bank 2 | 22 | 28 | 29 | 39 | 52 | 52 | 70 | 72 | | Bank 3 | 0 | 7 | 9 | 10 | 16 | 16 | 24 | 24 | | Bank 4 | 9 | 8 | 10 | 12 | 16 | 16 | 16 | 16 | | Bank 5 | 0 | 10 | 10 | 15 | 20 | 20 | 28 | 28 | | Total General Purpose Single Ended I/O | 68 | 104 | 114 | 150 | 206 | 206 | 274 | 278 | | Differential I/O per Bank | | | | | | | | | | Bank 0 | 13 | 13 | 14 | 18 | 25 | 25 | 34 | 35 | | Bank 1 | 4 | 13 | 14 | 18 | 26 | 26 | 34 | 34 | | Bank 2 | 11 | 14 | 14 | 19 | 26 | 26 | 35 | 36 | | Bank 3 | 0 | 3 | 4 | 4 | 8 | 8 | 12 | 12 | | Bank 4 | 4 | 4 | 5 | 6 | 8 | 8 | 8 | 8 | | Bank 5 | 0 | 5 | 5 | 7 | 10 | 10 | 14 | 14 | | Total General Purpose Differential I/O | 32 | 52 | 56 | 72 | 103 | 103 | 137 | 139 | | Dual Function I/O | 28 | 37 | 37 | 37 | 37 | 37 | 37 | 37 | | High-speed Differential I/O | | | | | | | | | | Bank 0 | 8 | 8 | 9 | 8 | 18 | 18 | 18 | 18 | | Gearboxes | | 1 | | ı | I | | | | | Number of 7:1 or 8:1 Output Gearbox<br>Available (Bank 0) | 8 | 8 | 9 | 9 | 18 | 18 | 18 | 18 | | Number of 7:1 or 8:1 Input Gearbox<br>Available (Bank 2) | 11 | 14 | 14 | 12 | 18 | 18 | 18 | 18 | | DQS Groups | | | | | | | | | | Bank 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | VCCIO Pins | | | | | | | | | | Bank 0 | 3 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 1 | 1 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 2 | 2 | 3 | 3 | 3 | 4 | 4 | 4 | 10 | | Bank 3 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | Bank 4 | 1 | 1 | 1 | 1 | 2 | 2 | 1 | 4 | | Bank 5 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | 3 | | VCC | 4 | 4 | 4 | 4 | 8 | 8 | 8 | 12 | | GND | 4 | 10 | 12 | 16 | 24 | 24 | 27 | 48 | | NC | 1 | 1 | 1 | 1 | 1 | 1 | 5 | 105 | | Reserved for configuration | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Total Count of Bonded Pins | 84 | 132 | 144 | 184 | 256 | 256 | 332 | 484 | #### For Further Information For further information regarding logic signal connections for various packages please refer to the MachXO2 Device Pinout Files. ## **Thermal Management** Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets. Users must complete a thermal analysis of their specific design to ensure that the device and package do not exceed the junction temperature limits. Refer to the Thermal Management document to find the device/package specific thermal values. #### For Further Information For further information regarding Thermal Management, refer to the following: - Thermal Management document - TN1198, Power Estimation and Management for MachXO2 Devices - The Power Calculator tool is included with the Lattice design tools, or as a standalone download from www.latticesemi.com/software | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-----------------------|------|----------------|----------------|--------------------|-------|-------| | LCMXO2-1200HC-4SG32C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-5SG32C | 1280 | 2.5 V / 3.3 V | <del>-</del> 5 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-6SG32C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free QFN | 32 | COM | | LCMXO2-1200HC-4TG100C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-5TG100C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-6TG100C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-1200HC-4MG132C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-5MG132C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-6MG132C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-1200HC-4TG144C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-5TG144C | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-1200HC-6TG144C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |-------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200UHC-4FTG256C | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-1200UHC-5FTG256C | 1280 | 2.5 V / 3.3 V | <b>–</b> 5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-1200UHC-6FTG256C | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-2000HC-4TG100C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-5TG100C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-6TG100C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | COM | | LCMXO2-2000HC-4MG132C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-5MG132C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-6MG132C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | COM | | LCMXO2-2000HC-4TG144C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-5TG144C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-6TG144C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | COM | | LCMXO2-2000HC-4BG256C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-5BG256C | 2112 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-6BG256C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free caBGA | 256 | COM | | LCMXO2-2000HC-4FTG256C | 2112 | 2.5 V / 3.3 V | -4 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HC-5FTG256C | 2112 | 2.5 V / 3.3 V | -5 | Halogen-Free ftBGA | 256 | COM | | LCMXO2-2000HC-6FTG256C | 2112 | 2.5 V / 3.3 V | -6 | Halogen-Free ftBGA | 256 | COM | | Part Number | LUTs | Supply Voltage | Grade | Package | Leads | Temp. | |--------------------------------------|------|----------------|------------|--------------------|-------|-------| | LCMXO2-1200HC-4TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-5TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-6TG100IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 100 | IND | | LCMXO2-1200HC-4MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-5MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-6MG132IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free csBGA | 132 | IND | | LCMXO2-1200HC-4TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -4 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-5TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | <b>-</b> 5 | Halogen-Free TQFP | 144 | IND | | LCMXO2-1200HC-6TG144IR1 <sup>1</sup> | 1280 | 2.5 V / 3.3 V | -6 | Halogen-Free TQFP | 144 | IND | Specifications for the "LCMXO2-1200HC-speed package IR1" are the same as the "LCMXO2-1200ZE-speed package I" devices respectively, except as specified in the R1 Device Specifications section of this data sheet. ## **R1 Device Specifications** The LCMXO2-1200ZE/HC "R1" devices have the same specifications as their Standard (non-R1) counterparts except as listed below. For more details on the R1 to Standard migration refer to AN8086, Designing for Migration from MachXO2-1200-R1 to Standard Non-R1) Devices. - The User Flash Memory (UFM) cannot be programmed through the internal WISHBONE interface. It can still be programmed through the JTAG/SPI/I<sup>2</sup>C ports. - The on-chip differential input termination resistor value is higher than intended. It is approximately $200\Omega$ as opposed to the intended $100\Omega$ . It is recommended to use external termination resistors for differential inputs. The on-chip termination resistors can be disabled through Lattice design software. - Soft Error Detection logic may not produce the correct result when it is run for the first time after configuration. To use this feature, discard the result from the first operation. Subsequent operations will produce the correct result. - Under certain conditions, IIH exceeds data sheet specifications. The following table provides more details: | Condition | Clamp | Pad Rising<br>IIH Max. | Pad Falling<br>IIH Min. | Steady State Pad<br>High IIH | Steady State Pad<br>Low IIL | |--------------|-------|------------------------|-------------------------|------------------------------|-----------------------------| | VPAD > VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD = VCCIO | ON | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | | VPAD = VCCIO | OFF | 1 mA | –1 mA | 1 mA | 10 μΑ | | VPAD < VCCIO | OFF | 10 μΑ | –10 μA | 10 μΑ | 10 μΑ | - The user SPI interface does not operate correctly in some situations. During master read access and slave write access, the last byte received does not generate the RRDY interrupt. - In GDDRX2, GDDRX4 and GDDR71 modes, ECLKSYNC may have a glitch in the output under certain conditions, leading to possible loss of synchronization. - When using the hard I<sup>2</sup>C IP core, the I<sup>2</sup>C status registers I2C\_1\_SR and I2C\_2\_SR may not update correctly. - PLL Lock signal will glitch high when coming out of standby. This glitch lasts for about 10 µsec before returning low. - Dual boot only available on HC devices, requires tying VCC and VCCIO2 to the same 3.3 V or 2.5 V supply.